US20050274994A1 - High dielectric constant spacer for imagers - Google Patents
High dielectric constant spacer for imagers Download PDFInfo
- Publication number
- US20050274994A1 US20050274994A1 US10/865,762 US86576204A US2005274994A1 US 20050274994 A1 US20050274994 A1 US 20050274994A1 US 86576204 A US86576204 A US 86576204A US 2005274994 A1 US2005274994 A1 US 2005274994A1
- Authority
- US
- United States
- Prior art keywords
- transistor
- oxide
- layer
- pixel sensor
- sensor cell
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 125000006850 spacer group Chemical group 0.000 title claims abstract description 51
- 238000012546 transfer Methods 0.000 claims abstract description 34
- 239000003989 dielectric material Substances 0.000 claims abstract description 8
- 238000000034 method Methods 0.000 claims description 36
- 239000000463 material Substances 0.000 claims description 26
- 239000004020 conductor Substances 0.000 claims description 17
- 239000012212 insulator Substances 0.000 claims description 17
- 238000012545 processing Methods 0.000 claims description 17
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 16
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims description 16
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 claims description 16
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 16
- 229910001936 tantalum oxide Inorganic materials 0.000 claims description 16
- 229910052454 barium strontium titanate Inorganic materials 0.000 claims description 15
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 12
- 239000000758 substrate Substances 0.000 claims description 11
- 238000003860 storage Methods 0.000 claims description 5
- 238000005530 etching Methods 0.000 claims description 3
- 229910000449 hafnium oxide Inorganic materials 0.000 claims 12
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 claims 12
- 229910044991 metal oxide Inorganic materials 0.000 claims 8
- 150000004706 metal oxides Chemical class 0.000 claims 8
- 150000004767 nitrides Chemical class 0.000 claims 8
- 229910052814 silicon oxide Inorganic materials 0.000 claims 8
- 229910008486 TiSix Inorganic materials 0.000 claims 4
- 229910052751 metal Inorganic materials 0.000 claims 4
- 239000002184 metal Substances 0.000 claims 4
- 229910021332 silicide Inorganic materials 0.000 claims 4
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims 4
- 238000009792 diffusion process Methods 0.000 description 13
- 238000007667 floating Methods 0.000 description 13
- 241000220010 Rhode Species 0.000 description 5
- 238000002513 implantation Methods 0.000 description 5
- 238000002955 isolation Methods 0.000 description 5
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 5
- 229920005591 polysilicon Polymers 0.000 description 5
- 239000004065 semiconductor Substances 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 4
- 238000005036 potential barrier Methods 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- 238000010586 diagram Methods 0.000 description 3
- 230000008569 process Effects 0.000 description 3
- 229910015802 BaSr Inorganic materials 0.000 description 2
- 229910010252 TiO3 Inorganic materials 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 238000004891 communication Methods 0.000 description 2
- 238000007796 conventional method Methods 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 2
- 238000003384 imaging method Methods 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 230000002093 peripheral effect Effects 0.000 description 2
- 230000004044 response Effects 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 229910008479 TiSi2 Inorganic materials 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 238000009825 accumulation Methods 0.000 description 1
- DFJQEGUNXWZVAH-UHFFFAOYSA-N bis($l^{2}-silanylidene)titanium Chemical compound [Si]=[Ti]=[Si] DFJQEGUNXWZVAH-UHFFFAOYSA-N 0.000 description 1
- 239000005380 borophosphosilicate glass Substances 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 238000003672 processing method Methods 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4983—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET with a lateral structure, e.g. a Polysilicon gate with a lateral doping variation or with a lateral composition variation or characterised by the sidewalls being composed of conductive, resistive or dielectric material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14603—Special geometry or disposition of pixel-elements, address-lines or gate-electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14609—Pixel-elements with integrated switching, control, storage or amplification elements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14643—Photodiode arrays; MOS imagers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/14689—MOS based technologies
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/148—Charge coupled imagers
- H01L27/14806—Structural or functional details thereof
- H01L27/14812—Special geometry or disposition of pixel-elements, address lines or gate-electrodes
Definitions
- the invention relates generally to a method and apparatus relating to a pixel array of an imager.
- the invention relates to imagers having pixels with an improved gate structure.
- a digital imager array typically includes a focal plane array of pixel cells, each one of the cells including a photoconversion device, e.g. a photogate, photoconductor, or a photodiode.
- a photoconversion device e.g. a photogate, photoconductor, or a photodiode.
- a readout circuit is connected to each pixel cell which typically includes a source follower output transistor.
- the photoconversion device converts photons to electrons which are typically transferred to a floating diffusion region connected to the gate of the source follower output transistor.
- a charge transfer device e.g., transistor
- imager cells typically have a transistor for resetting the floating diffusion region to a predetermined charge level prior to charge transference.
- the output of the source follower transistor is gated as an output signal by a row select transistor.
- CMOS imaging circuits Exemplary CMOS imaging circuits, processing steps thereof, and detailed descriptions of the functions of various CMOS elements of an imaging circuit are described, for example, in U.S. Pat. No. 6,140,630 to Rhodes, U.S. Pat. No. 6,376,868 to Rhodes, U.S. Pat. No. 6,310,366 to Rhodes et al., U.S. Pat. No. 6,326,652 to Rhodes, U.S. Pat. No. 6,204,524 to Rhodes, and U.S. Pat. No. 6,333,205 to Rhodes.
- the disclosures of each of the forgoing patents are hereby incorporated by reference in their entirety.
- FIG. 1 illustrates a block diagram of an exemplary CMOS imager device 308 having a pixel array 200 with each pixel cell being constructed as described above.
- Pixel array 200 comprises a plurality of pixels arranged in a predetermined number of columns and rows (not shown). The pixels of each row in array 200 are all turned on at the same time by a row select line, and the pixels of each column are selectively output by respective column select lines. A plurality of row and column lines are provided for the entire array 200 .
- the row lines are selectively activated by a row driver 210 in response to row address decoder 220 .
- the column select lines are selectively activated by a column driver 260 in response to column address decoder 270 . Thus, a row and column address is provided for each pixel.
- the CMOS imager is operated by the timing and control circuit 250 , which controls address decoders 220 , 270 for selecting the appropriate row and column lines for pixel readout.
- the control circuit 250 also controls the row and column driver circuitry 210 , 260 such that these apply driving voltages to the drive transistors of the selected row and column lines.
- the pixel column signals which typically include a pixel reset signal (V rst ) and a pixel image signal (V sig ), are read by a sample and hold circuit 261 associated with the column device 260 .
- a differential signal (V rst ⁇ V sig ) is produced by differential amplifier 262 for each pixel which is digitized by analog-to-digital converter 275 (ADC).
- ADC analog-to-digital converter 275 supplies the digitized pixel signals to an image processor 280 , which forms a digital image.
- a photoconversion device e.g., a photodiode
- electron/hole pairs are generated in the p-n junction of the photodiode.
- the generated electrons are collected in the n-type region of the photodiode.
- the photo charge moves from the initial charge accumulation region to the floating diffusion region or it may be transferred to the floating diffusion region via a transfer transistor.
- the charge at the floating diffusion region is typically converted to a pixel output voltage by a source follower transistor (described above).
- Image lag can be a problem for imagers, whether the imager is a CMOS, CCD or other type of imager.
- Image lag can occur, for example, in CMOS image sensor pixels using transfer transistors to transfer charge from the photodiode to the floating diffusion region.
- a potential barrier in the photodiode/transfer gate region may cause incomplete charge transfer reducing the charge transfer efficiency (CTE) of the pixel cell. Charge remaining in the photodiode from a prior image can affect a subsequent image, causing image lag, where a ghost image from the initial charge is apparent in a subsequent image.
- CTE charge transfer efficiency
- Fringing fields improve charge transfer from a photoconversion device, e.g. a photodiode, to a charge collection region.
- Conventional imagers typically utilize low dielectric (K) oxide spacers for transistor gates, which create smaller fringing fields.
- K dielectric
- a larger fringing field in, for example, a transfer gate of a CMOS imager would improve charge transfer from the photodiode to the floating diffusion region. This would thereby reduce image lag because more carriers are transferred.
- larger fringing fields improve charge transfer efficiency (CTE) in addition to improving image lag characteristics.
- CTE charge transfer efficiency
- CCD devices that use overlapping polysilicon 1 and polysilicon 2 electrodes achieve a high fringing field by applying high voltages to the polysilicon electrodes. This is not desireable on CMOS imagers which are advantageously low voltage devices so they will compatible with CMOS logic circuit and devices.
- Another imager device, the single polysilicon CCD imager does not have overlapping polysilicon electrodes and could also benefit from a method to achieve high fringing fields to achieve improved charge transfer.
- Embodiments of the invention provide an imager having gates with spacers formed of a high dielectric constant material.
- the high dielectric spacers provide larger fringing fields for charge transfer and also improve image lag and charge transfer efficiency.
- FIG. 1 is a block diagram of a conventional imager device having a pixel array
- FIG. 2 is a cross-sectional view of a portion of a pixel of an image sensor according to an embodiment of the invention
- FIG. 3 shows a cross-sectional view of a portion of the FIG. 2 photodiode during an initial stage of processing performed in accordance with a method of the invention
- FIG. 4 shows a stage of processing subsequent to that shown in FIG. 3 ;
- FIG. 5 shows a stage of processing subsequent to that shown in FIG. 4 ;
- FIG. 6 shows a stage of processing subsequent to that shown in FIG. 5 ;
- FIG. 7 shows a stage of processing subsequent to that shown in FIG. 6 ;
- FIG. 8 shows a stage of processing subsequent to that shown in FIG. 7 ;
- FIG. 9 shows a stage of processing subsequent to that shown in FIG. 8 ;
- FIG. 10 shows a stage of processing subsequent to that shown in FIG. 9 ;
- FIG. 11 is a cross-sectional view of a portion of a pixel of an image sensor according to another embodiment of the invention.
- FIGS. 12 a , 12 b and 12 c are cross-sectional views of a portion of a pixel of an image sensor according to another embodiment of the invention.
- FIG. 13 is a schematic diagram of a processing system employing an imager constructed in accordance with any of the various embodiments of the present invention.
- wafer and substrate are to be understood as including silicon, silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, and other semiconductor structures.
- SOI silicon-on-insulator
- SOS silicon-on-sapphire
- doped and undoped semiconductors and other semiconductor structures.
- previous processing steps may have been utilized to form regions, junctions, or material layers in or over the base semiconductor structure or foundation.
- the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, gallium arsenide or other semiconductors.
- pixel refers to a photo-element unit cell containing a photoconversion device and associated transistors for converting photons to an electrical signal.
- a single representative pixel and its manner of formation is illustrated in the figures and description herein; however, typically fabrication of a plurality of like pixels proceeds simultaneously. Accordingly, the following detailed description is not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims.
- FIG. 2 illustrates a pixel sensor cell of a CMOS imager constructed in accordance with a first exemplary embodiment of the invention.
- a photoconversion device 50 is formed in a substrate 60 having a doped layer or well 61 , which for exemplary purposes is a p-type well.
- the illustrated photoconversion device 50 is a photodiode and may be a p-n junction photodiode, npn photodiode, a photoconductor, a Schottky photodiode, or any other suitable photodiode, but for exemplary purposes is discussed as a p-n-p photodiode.
- substrate 60 is a p-type substrate and well 61 is a p-type well.
- the illustrated photodiode 50 consists of a p+region 22 and an n-type region 24 .
- the remaining structures shown in FIG. 2 include a transfer transistor with associated gate 26 and a reset transistor with associated gate 28 .
- Floating diffusion region 16 , source/drain region 30 and shallow trench isolation (STI) regions 55 are also shown.
- a source follower transistor 40 and row select transistor 42 with associated gates are also included in the pixel sensor cell, but are depicted in electrical schematic form with the output of the row select transistor 40 being connected with a column line 31 .
- the invention can also be utilized in a three-transistor (3T) configuration, without a transfer transistor, and in pixels with other transistor configurations (e.g., 2T, 5T, 6T, 7T, etc.).
- a high dielectric constant material is used for the spacer layers 43 of the transfer transistor and associated gate 26 .
- the high dielectric constant spacers may be used as spacer material for any other transistor in the image sensor. Any suitable material having a high dielectric constant may be used for the spacer layer 43 .
- the spacer material should be an insulator material and should have a dielectric constant higher than silicon dioxide.
- high dielectric constant materials which may be used to form the spacer layer 43 are materials having a dielectric constant of greater than 3.9, and including but not limited to, aluminum oxide (Al 2 O 3 ), hafnium oxide (HfO 2 ), tantalum oxide (Ta 2 O 3 ), barium strontium titanate ((BaSr)TiO 3 also known as BST) and silicon nitride (Si 3 N 4 ).
- FIGS. 3-10 show one exemplary method of forming a pixel sensor cell with a high dielectric constant spacer of FIG. 2 of the invention at various stages of formation.
- FIGS. 3-10 show one exemplary method of forming a pixel sensor cell with a high dielectric constant spacer of FIG. 2 of the invention at various stages of formation.
- the same cross-sectional view of FIG. 2 is utilized in FIGS. 3-10 for the ensuing description.
- the source follower and row select transistors 40 , 42 FIG. 2
- the source follower and row select transistors 40 , 42 are not illustrated but it should be appreciated that they are present in the final pixel sensor cell.
- Isolation regions 55 are formed to electrically isolate regions of the substrate where pixel cells will later be formed.
- the isolation regions 55 can be formed by any known technique such as thermal oxidation of the underlying silicon in a LOCOS process, or by etching trenches and filling them with oxide in an STI (shallow trench isolation) process.
- FIG. 4 shows a blanket deposition of a gate oxide layer 38 over substrate 60 .
- FIGS. 4-9 show the formation of one exemplary gate stack 15 for a transfer transistor which has high dielectric constant (high K) spacers according to an embodiment of the invention. However, more than one gate stack with high K spacers constructed according to the invention may also be formed. For example, embodiments of the invention may be employed on storage transistors, high dynamic range transistors, source follower transistors, row select transistors or global shutter transistors.
- Gate stacks 15 and 19 are formed over gate oxide layer 38 by conventional methods and have an insulator layer 34 and conductor layer 36 .
- Conductor layer 36 may be formed of any conductive material and insulator layer 34 may be formed of any insulating material known in the art.
- the conductor 36 is, for example, poly, polysilicide, poly/WSix 2 , poly TiSi 2 , poly/WNx/W.
- the insulator layer may be oxide or a high K material or a sandwich structure of these insulators.
- the insulator layer 34 is not required.
- the p-type well 61 may be formed by blanket implantation or by masked implantation.
- P-type well 61 may be formed before or after the formation of isolation regions 55 and gate stack 15 .
- the p-well implant may be conducted so that the pixel array well 61 and a p-type periphery logic well, which will contain logic circuits for controlling the pixel array, have different doping profiles. As known in the art, multiple high energy implants may be used to tailor the profile and position of the p-type well 61 .
- the p-type well shown in FIG. 5 is shown as a p-type well formed using a masked ion implantation.
- Formed floating diffusion region 16 and source/drain region 30 are depicted in FIG. 6 .
- the doped regions 16 , 30 are formed in the p-well 61 and are doped to an n-type conductivity in this embodiment.
- regions 16 , 30 are n+ doped to form an n-channel gate transistor, however, regions 16 and 30 may also be p-type doped to form a p-channel gate transistor.
- Regions 16 , 30 may be formed by applying a mask to the substrate and doping the regions 16 , 30 by ion implantation.
- FIG. 6 also shows n-type implantation of region 24 by methods known in the art. Doped region 16 could also be a n-implanted region.
- FIG. 7 shows the deposition of a high K dielectric layer 43 over gate stacks 15 , 19 and gate oxide layer 38 .
- Layer 43 may be formed of any material having high dielectric constant properties, including for example, aluminum oxide (Al 2 O 3 ), hafnium oxide (HfO 2 ), silicon nitride (Si 3 N 4 ), tantalum oxide (Ta 2 O 3 ), and barium strontium titanate ((BaSr)TiO 3 ).
- a dual high dielectric constant material spacer may also be used.
- the thickness of the high K dielectric layer 43 may be in the range of about 100 ⁇ to about 1500 ⁇ , preferably in the range of about 200 ⁇ to about 800 ⁇ .
- a high dielectric constant material used on the spacers of a transistor in this embodiment a transfer transistor, creates a larger fringing field in the gate channel of the transistor.
- the larger fringing field produced by the high dielectric constant spacer on the transfer transistor gate 26 improves charge transfer from the photodiode 50 to the floating diffusion region 16 and reduces image lag.
- FIG. 8 shows implantation of p-type region 22 of photodiode 50 .
- the implantation of p-type region 22 may occur by methods known in the art.
- a masked spacer etch with mask 45 is performed to remove the high dielectric constant material, except for areas covered by mask 45 , including a portion of gate stacks 15 , 19 on one side and on a sidewall of gate stacks 15 , 19 on the opposite side.
- the masked spacer etch step leaves areas of the transfer transistor and associated gate 26 and a sidewall covered with the high dielectric constant layer 43 , as shown in FIG. 10 .
- FIG. 10 also shows a formed reset transistor and associated gate 28 .
- the reset transistor or any other transistor may also be formed with or without a high dielectric constant spacers.
- some transistors of a pixel sensor cell may be formed with a high dielectric constant spacers, while other transistors of the same pixel sensor cell may be formed according to conventional methods with conventional spacers known in the art.
- the method of forming a gate stack having a high dielectric constant spacer may also be performed on other types of imagers such as for example, a charge coupled device (CCD).
- CCD charge coupled device
- the pixel sensor cell is essentially complete at this stage, and conventional processing methods may be used to form insulating, shielding, and metallization layers to connect gate lines and other connections to the pixel sensor cells.
- a passivation layer 88 of, for example, silicon dioxide, BSG, PSG, or BPSG, which is CMP planarized and etched to provide contact holes, which are then metallized to provide contacts.
- Conventional layers of conductors and insulators may also be used to interconnect the structures and to connect the pixel to peripheral circuitry.
- FIG. 11 shows another embodiment of the invention which is similar to the embodiment described above in relation to FIGS. 3-10 except that a blanket spacer etch step is used to remove the dielectric layer 43 , rather than the masked step shown above in FIG. 9 .
- FIG. 12 a - c show embodiments of the invention as applied to a CCD imager. For simplicity, only the transistors are shown.
- the high dielectric material is employed as spacers 25 , as described above in relation to FIGS. 3-10 except that a blanket spacer etch step is used to remove the dielectric layer 43 , rather than the masked step shown above in FIG. 9 .
- FIG. 12 b shows a single gate CCD imager having high dielectric material as sidewalls 27 .
- FIG. 12 c shows an embodiment according to the invention having an overlapping gate 32 between two transistor gates on a CCD imager.
- the embodiment of FIG. 12 c has a first gate oxide layer 35 and a second gate oxide layer 33 .
- High dielectric constant spacers 25 are formed as described above in reference to FIGS. 3-10 with the exception of a blanket spacer etch step instead of the masked step shown in FIG. 9 .
- the gate stacks also have a conductive layer 36 and an insulator layer 34 , as described above.
- FIG. 13 shows a processor system 300 , which includes an imager device 308 ( FIG. 1 ) constructed in accordance with an embodiment of the invention; that is, the imager device 308 uses a pixel array having pixels constructed in accordance with the various embodiments of the invention.
- the imager device 308 may receive control or other data from system 300 .
- System 300 includes a processor 302 having a central processing unit (CPU) that communicates with various devices over a bus 304 . Some of the devices connected to the bus 304 provide communication into and out of the system 300 ; an input/output (I/O) device 306 and imager device 308 are such communication devices.
- CPU central processing unit
- the imager device 308 may be constructed as shown in FIG. 1 with the pixel array 200 having the characteristics of the invention as described above in connection with FIGS. 2-12 .
- the invention provides an imager having gates with spacers formed of a high dielectric material. The high dielectric spacers provide larger fringing fields for charge transfer and also improve image lag and charge transfer efficiency.
- the imager device 308 may, in turn, be coupled to processor 302 for image processing, or other image handling operations.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Electromagnetism (AREA)
- Ceramic Engineering (AREA)
- Solid State Image Pick-Up Elements (AREA)
Abstract
An imager having gates with spacers formed of a high dielectric material. The high dielectric spacer provides larger fringing fields for charge transfer and improves image lag and charge transfer efficiency.
Description
- The invention relates generally to a method and apparatus relating to a pixel array of an imager. In particular, the invention relates to imagers having pixels with an improved gate structure.
- Typically, a digital imager array includes a focal plane array of pixel cells, each one of the cells including a photoconversion device, e.g. a photogate, photoconductor, or a photodiode. In a CMOS imager a readout circuit is connected to each pixel cell which typically includes a source follower output transistor. The photoconversion device converts photons to electrons which are typically transferred to a floating diffusion region connected to the gate of the source follower output transistor. A charge transfer device (e.g., transistor) can be included for transferring charge from the photoconversion device to the floating diffusion region. In addition, such imager cells typically have a transistor for resetting the floating diffusion region to a predetermined charge level prior to charge transference. The output of the source follower transistor is gated as an output signal by a row select transistor.
- Exemplary CMOS imaging circuits, processing steps thereof, and detailed descriptions of the functions of various CMOS elements of an imaging circuit are described, for example, in U.S. Pat. No. 6,140,630 to Rhodes, U.S. Pat. No. 6,376,868 to Rhodes, U.S. Pat. No. 6,310,366 to Rhodes et al., U.S. Pat. No. 6,326,652 to Rhodes, U.S. Pat. No. 6,204,524 to Rhodes, and U.S. Pat. No. 6,333,205 to Rhodes. The disclosures of each of the forgoing patents are hereby incorporated by reference in their entirety.
-
FIG. 1 illustrates a block diagram of an exemplaryCMOS imager device 308 having apixel array 200 with each pixel cell being constructed as described above.Pixel array 200 comprises a plurality of pixels arranged in a predetermined number of columns and rows (not shown). The pixels of each row inarray 200 are all turned on at the same time by a row select line, and the pixels of each column are selectively output by respective column select lines. A plurality of row and column lines are provided for theentire array 200. The row lines are selectively activated by arow driver 210 in response torow address decoder 220. The column select lines are selectively activated by acolumn driver 260 in response tocolumn address decoder 270. Thus, a row and column address is provided for each pixel. The CMOS imager is operated by the timing andcontrol circuit 250, which controlsaddress decoders control circuit 250 also controls the row andcolumn driver circuitry circuit 261 associated with thecolumn device 260. A differential signal (Vrst−Vsig) is produced bydifferential amplifier 262 for each pixel which is digitized by analog-to-digital converter 275 (ADC). The analog-to-digital converter 275 supplies the digitized pixel signals to animage processor 280, which forms a digital image. - In a digital CMOS imager, when incident light strikes the surface of a photoconversion device, e.g., a photodiode, electron/hole pairs are generated in the p-n junction of the photodiode. The generated electrons are collected in the n-type region of the photodiode. The photo charge moves from the initial charge accumulation region to the floating diffusion region or it may be transferred to the floating diffusion region via a transfer transistor. The charge at the floating diffusion region is typically converted to a pixel output voltage by a source follower transistor (described above).
- Image lag can be a problem for imagers, whether the imager is a CMOS, CCD or other type of imager. Image lag can occur, for example, in CMOS image sensor pixels using transfer transistors to transfer charge from the photodiode to the floating diffusion region. There is a potential barrier corresponding to the photodiode/transfer gate region. If this potential barrier is too high, a portion of the charge will be unable to move from the photodiode to the floating diffusion region. The greater the potential barrier, the less charge will be transferred to the floating diffusion region. A potential barrier in the photodiode/transfer gate region may cause incomplete charge transfer reducing the charge transfer efficiency (CTE) of the pixel cell. Charge remaining in the photodiode from a prior image can affect a subsequent image, causing image lag, where a ghost image from the initial charge is apparent in a subsequent image.
- Fringing fields improve charge transfer from a photoconversion device, e.g. a photodiode, to a charge collection region. Conventional imagers typically utilize low dielectric (K) oxide spacers for transistor gates, which create smaller fringing fields. A larger fringing field in, for example, a transfer gate of a CMOS imager would improve charge transfer from the photodiode to the floating diffusion region. This would thereby reduce image lag because more carriers are transferred. In CCD imagers, larger fringing fields improve charge transfer efficiency (CTE) in addition to improving image lag characteristics.
- CCD devices that use overlapping polysilicon 1 and polysilicon 2 electrodes achieve a high fringing field by applying high voltages to the polysilicon electrodes. This is not desireable on CMOS imagers which are advantageously low voltage devices so they will compatible with CMOS logic circuit and devices. Another imager device, the single polysilicon CCD imager does not have overlapping polysilicon electrodes and could also benefit from a method to achieve high fringing fields to achieve improved charge transfer. Thus, there is a desire and need to increase fringing fields and thereby improve charge transfer and reduce image lag in imager devices.
- Embodiments of the invention provide an imager having gates with spacers formed of a high dielectric constant material. The high dielectric spacers provide larger fringing fields for charge transfer and also improve image lag and charge transfer efficiency.
- Additional features of the present invention will be apparent from the following detailed description and drawings which illustrate exemplary embodiments of the invention, in which:
-
FIG. 1 is a block diagram of a conventional imager device having a pixel array; -
FIG. 2 is a cross-sectional view of a portion of a pixel of an image sensor according to an embodiment of the invention; -
FIG. 3 shows a cross-sectional view of a portion of theFIG. 2 photodiode during an initial stage of processing performed in accordance with a method of the invention; -
FIG. 4 shows a stage of processing subsequent to that shown inFIG. 3 ; -
FIG. 5 shows a stage of processing subsequent to that shown inFIG. 4 ; -
FIG. 6 shows a stage of processing subsequent to that shown inFIG. 5 ; -
FIG. 7 shows a stage of processing subsequent to that shown inFIG. 6 ; -
FIG. 8 shows a stage of processing subsequent to that shown inFIG. 7 ; -
FIG. 9 shows a stage of processing subsequent to that shown inFIG. 8 ; -
FIG. 10 shows a stage of processing subsequent to that shown inFIG. 9 ; -
FIG. 11 is a cross-sectional view of a portion of a pixel of an image sensor according to another embodiment of the invention; -
FIGS. 12 a, 12 b and 12 c are cross-sectional views of a portion of a pixel of an image sensor according to another embodiment of the invention; and -
FIG. 13 is a schematic diagram of a processing system employing an imager constructed in accordance with any of the various embodiments of the present invention. - In the following detailed description, reference is made to the accompanying drawings, which form a part hereof and show by way of illustration specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized, and that structural, logical, and electrical changes may be made without departing from the spirit and scope of the present invention. The progression of processing steps described is exemplary of embodiments of the invention; however, the sequence of steps is not limited to that set forth herein and may be changed as is known in the art, with the exception of steps necessarily occurring in a certain order.
- The terms “wafer” and “substrate,” as used herein, are to be understood as including silicon, silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, and other semiconductor structures. Furthermore, when reference is made to a “wafer” or “substrate” in the following description, previous processing steps may have been utilized to form regions, junctions, or material layers in or over the base semiconductor structure or foundation. In addition, the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, gallium arsenide or other semiconductors.
- The term “pixel,” as used herein, refers to a photo-element unit cell containing a photoconversion device and associated transistors for converting photons to an electrical signal. For purposes of illustration, a single representative pixel and its manner of formation is illustrated in the figures and description herein; however, typically fabrication of a plurality of like pixels proceeds simultaneously. Accordingly, the following detailed description is not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims.
- In the following description, the invention is described in relation to CMOS and CCD imagers for convenience; however, the invention has wider applicability to other solid state imagers. Now referring to the figures, where like reference numbers designate like elements,
FIG. 2 illustrates a pixel sensor cell of a CMOS imager constructed in accordance with a first exemplary embodiment of the invention. Aphotoconversion device 50 is formed in asubstrate 60 having a doped layer or well 61, which for exemplary purposes is a p-type well. The illustratedphotoconversion device 50 is a photodiode and may be a p-n junction photodiode, npn photodiode, a photoconductor, a Schottky photodiode, or any other suitable photodiode, but for exemplary purposes is discussed as a p-n-p photodiode. In addition and for exemplary purposes only,substrate 60 is a p-type substrate and well 61 is a p-type well. - The illustrated
photodiode 50 consists of a p+region 22 and an n-type region 24. The remaining structures shown inFIG. 2 include a transfer transistor with associatedgate 26 and a reset transistor with associatedgate 28. Floatingdiffusion region 16, source/drain region 30 and shallow trench isolation (STI)regions 55 are also shown. Asource follower transistor 40 and rowselect transistor 42 with associated gates are also included in the pixel sensor cell, but are depicted in electrical schematic form with the output of the rowselect transistor 40 being connected with acolumn line 31. Although shown inFIG. 2 as a four-transistor (4T) configuration with a transfer transistor and associatedgate 26, the invention can also be utilized in a three-transistor (3T) configuration, without a transfer transistor, and in pixels with other transistor configurations (e.g., 2T, 5T, 6T, 7T, etc.). - In the exemplary embodiment shown in
FIG. 2 , a high dielectric constant material is used for the spacer layers 43 of the transfer transistor and associatedgate 26. Although shown in this embodiment as being utilized in association with a transfer transistor, the high dielectric constant spacers may be used as spacer material for any other transistor in the image sensor. Any suitable material having a high dielectric constant may be used for thespacer layer 43. The spacer material should be an insulator material and should have a dielectric constant higher than silicon dioxide. Examples of high dielectric constant materials which may be used to form thespacer layer 43 are materials having a dielectric constant of greater than 3.9, and including but not limited to, aluminum oxide (Al2O3), hafnium oxide (HfO2), tantalum oxide (Ta2O3), barium strontium titanate ((BaSr)TiO3 also known as BST) and silicon nitride (Si3N4). -
FIGS. 3-10 show one exemplary method of forming a pixel sensor cell with a high dielectric constant spacer ofFIG. 2 of the invention at various stages of formation. For convenience, the same cross-sectional view ofFIG. 2 is utilized inFIGS. 3-10 for the ensuing description. In addition, for clarity purposes, the source follower and rowselect transistors 40, 42 (FIG. 2 ) are not illustrated but it should be appreciated that they are present in the final pixel sensor cell. - Referring to
FIG. 3 , first a p-type silicon substrate 60 is provided.Isolation regions 55 are formed to electrically isolate regions of the substrate where pixel cells will later be formed. Theisolation regions 55, can be formed by any known technique such as thermal oxidation of the underlying silicon in a LOCOS process, or by etching trenches and filling them with oxide in an STI (shallow trench isolation) process. -
FIG. 4 shows a blanket deposition of agate oxide layer 38 oversubstrate 60.FIGS. 4-9 show the formation of oneexemplary gate stack 15 for a transfer transistor which has high dielectric constant (high K) spacers according to an embodiment of the invention. However, more than one gate stack with high K spacers constructed according to the invention may also be formed. For example, embodiments of the invention may be employed on storage transistors, high dynamic range transistors, source follower transistors, row select transistors or global shutter transistors. Gate stacks 15 and 19 are formed overgate oxide layer 38 by conventional methods and have aninsulator layer 34 andconductor layer 36.Conductor layer 36 may be formed of any conductive material andinsulator layer 34 may be formed of any insulating material known in the art. Theconductor 36 is, for example, poly, polysilicide, poly/WSix2, poly TiSi2, poly/WNx/W. The insulator layer may be oxide or a high K material or a sandwich structure of these insulators. Theinsulator layer 34 is not required. - As shown in
FIG. 5 , if the p-type well 61 has not yet been formed, it may be formed by blanket implantation or by masked implantation. P-type well 61 may be formed before or after the formation ofisolation regions 55 andgate stack 15. The p-well implant may be conducted so that the pixel array well 61 and a p-type periphery logic well, which will contain logic circuits for controlling the pixel array, have different doping profiles. As known in the art, multiple high energy implants may be used to tailor the profile and position of the p-type well 61. The p-type well shown inFIG. 5 is shown as a p-type well formed using a masked ion implantation. - Formed floating
diffusion region 16 and source/drain region 30 are depicted inFIG. 6 . The dopedregions regions regions Regions regions FIG. 6 also shows n-type implantation ofregion 24 by methods known in the art.Doped region 16 could also be a n-implanted region. -
FIG. 7 shows the deposition of a high Kdielectric layer 43 over gate stacks 15, 19 andgate oxide layer 38.Layer 43 may be formed of any material having high dielectric constant properties, including for example, aluminum oxide (Al2O3), hafnium oxide (HfO2), silicon nitride (Si3N4), tantalum oxide (Ta2O3), and barium strontium titanate ((BaSr)TiO3). A dual high dielectric constant material spacer may also be used. The thickness of the high Kdielectric layer 43 may be in the range of about 100 Å to about 1500 Å, preferably in the range of about 200 Å to about 800 Å. A high dielectric constant material used on the spacers of a transistor, in this embodiment a transfer transistor, creates a larger fringing field in the gate channel of the transistor. The larger fringing field produced by the high dielectric constant spacer on thetransfer transistor gate 26 improves charge transfer from thephotodiode 50 to the floatingdiffusion region 16 and reduces image lag. -
FIG. 8 shows implantation of p-type region 22 ofphotodiode 50. The implantation of p-type region 22 may occur by methods known in the art. A masked spacer etch withmask 45, as illustrated inFIG. 9 , is performed to remove the high dielectric constant material, except for areas covered bymask 45, including a portion of gate stacks 15, 19 on one side and on a sidewall of gate stacks 15, 19 on the opposite side. The masked spacer etch step leaves areas of the transfer transistor and associatedgate 26 and a sidewall covered with the high dielectricconstant layer 43, as shown inFIG. 10 . Although described above in conjunction withFIGS. 9 and 10 as a masked spacer etch step, the spacer etch could also be performed without amask 45.FIG. 10 also shows a formed reset transistor and associatedgate 28. - The reset transistor or any other transistor may also be formed with or without a high dielectric constant spacers. Alternatively, some transistors of a pixel sensor cell may be formed with a high dielectric constant spacers, while other transistors of the same pixel sensor cell may be formed according to conventional methods with conventional spacers known in the art. In addition, although described above in reference to a CMOS image sensor, the method of forming a gate stack having a high dielectric constant spacer may also be performed on other types of imagers such as for example, a charge coupled device (CCD).
- The pixel sensor cell is essentially complete at this stage, and conventional processing methods may be used to form insulating, shielding, and metallization layers to connect gate lines and other connections to the pixel sensor cells. For example, the entire surface may be covered with a
passivation layer 88 of, for example, silicon dioxide, BSG, PSG, or BPSG, which is CMP planarized and etched to provide contact holes, which are then metallized to provide contacts. Conventional layers of conductors and insulators may also be used to interconnect the structures and to connect the pixel to peripheral circuitry. -
FIG. 11 shows another embodiment of the invention which is similar to the embodiment described above in relation toFIGS. 3-10 except that a blanket spacer etch step is used to remove thedielectric layer 43, rather than the masked step shown above inFIG. 9 . -
FIG. 12 a-c show embodiments of the invention as applied to a CCD imager. For simplicity, only the transistors are shown.FIGS. 12 a and 12 b depict a single gate CCD imager with a vertical or horizontal shift register. In the embodiment ofFIG. 12 a, the high dielectric material is employed asspacers 25, as described above in relation toFIGS. 3-10 except that a blanket spacer etch step is used to remove thedielectric layer 43, rather than the masked step shown above inFIG. 9 .FIG. 12 b shows a single gate CCD imager having high dielectric material assidewalls 27. -
FIG. 12 c shows an embodiment according to the invention having an overlappinggate 32 between two transistor gates on a CCD imager. The embodiment ofFIG. 12 c has a firstgate oxide layer 35 and a secondgate oxide layer 33. High dielectricconstant spacers 25 are formed as described above in reference toFIGS. 3-10 with the exception of a blanket spacer etch step instead of the masked step shown inFIG. 9 . The gate stacks also have aconductive layer 36 and aninsulator layer 34, as described above. -
FIG. 13 shows aprocessor system 300, which includes an imager device 308 (FIG. 1 ) constructed in accordance with an embodiment of the invention; that is, theimager device 308 uses a pixel array having pixels constructed in accordance with the various embodiments of the invention. Theimager device 308 may receive control or other data fromsystem 300.System 300 includes aprocessor 302 having a central processing unit (CPU) that communicates with various devices over abus 304. Some of the devices connected to thebus 304 provide communication into and out of thesystem 300; an input/output (I/O)device 306 andimager device 308 are such communication devices. Other devices connected to thebus 304 provide memory, illustratively including a random access memory (RAM) 310,hard drive 312, and one or more peripheral memory devices such as afloppy disk drive 314 and compact disk (CD)drive 316. Theimager device 308 may be constructed as shown inFIG. 1 with thepixel array 200 having the characteristics of the invention as described above in connection withFIGS. 2-12 . The invention provides an imager having gates with spacers formed of a high dielectric material. The high dielectric spacers provide larger fringing fields for charge transfer and also improve image lag and charge transfer efficiency. Theimager device 308 may, in turn, be coupled toprocessor 302 for image processing, or other image handling operations. - The processes and devices described above illustrate preferred methods and typical devices of many that could be used and produced. The above description and drawings illustrate embodiments, which achieve the objects, features, and advantages of the present invention. However, it is not intended that the present invention be strictly limited to the above-described and illustrated embodiments. Any modifications, though presently unforeseeable, of the present invention that come within the spirit and scope of the following claims should be considered part of the present invention.
Claims (93)
1. A pixel sensor cell comprising:
a photoconversion device; and
at least one gate stack, said at least one gate stack having at least one portion covered by a spacer layer comprising high dielectric constant material.
2. The pixel sensor cell of claim 1 , wherein said high dielectric material is selected from the group consisting of metal oxide, aluminum oxide, hafnium oxide, tantalum oxide, silicon nitride and barium strontium titanate.
3. The pixel sensor cell of claim 1 , wherein said at least one gate stack is part of a transistor selected from the group consisting of a transfer transistor, storage transistor, high dynamic range transistor, source follower transistor, row select transistor and a global shutter transistor.
4. The pixel sensor cell of claim 3 , wherein said transistor is part of a pixel sensor cell selected from the group consisting of a four transistor, five transistor, six transistor and seven transistor pixel sensor cell.
5. The pixel sensor cell of claim 1 , wherein said pixel sensor cell is part of a CCD sensor.
6. The pixel sensor cell of claim 5 , wherein the CCD sensor is a single gate CCD sensor.
7. The pixel sensor cell of claim 5 , wherein the CCD sensor is an overlapping gate sensor.
8. The pixel sensor cell of claim 1 , wherein the photoconversion device is selected from the group consisting of a photodiode, a photogate and a photosensor.
9. The pixel sensor cell of claim 8 , wherein said photodiode is a pnp photodiode.
10. The pixel sensor cell of claim 8 , wherein said photodiode is an npn photodiode.
11. The pixel sensor cell of claim 1 , wherein said gate stack is part of an n-channel transistor.
12. The pixel sensor cell of claim 1 , wherein said gate stack is part of a p-channel transistor.
13. The pixel sensor cell of claim 1 , wherein said gate stack is formed of a gate oxide layer and a conductor layer.
14. The pixel sensor cell of claim 1 , wherein said gate stack is formed of a gate oxide layer, a conductor layer and an insulator layer.
15. The pixel sensor cell of claim 13 , wherein said conductor layer is formed of at least one of poly, poly/silicide, poly WSix, poly/TiSix, poly/metal and poly/WNx/W.
16. The pixel sensor cell of claim 14 , wherein said insulator layer is formed of at least one of oxide, nitride, aluminum oxide, hafnium oxide, tantalum oxide and BST.
17. The pixel sensor cell of claim 13 , wherein said gate oxide layer is a grown layer.
18. The pixel sensor cell of claim 17 wherein said grown oxide layer is formed of at least one of silicon oxide, silicon nitride, and silicon oxide/silicon nitride.
19. The pixel sensor cell of claim 13 , wherein said gate oxide layer is a deposited layer.
20. The pixel sensor cell of claim 19 , wherein said deposited oxide layer is formed of at least one of nitride, metal oxide, aluminum oxide, hafnium oxide, tantalum oxide and BST.
21. The pixel sensor cell of claim 1 , wherein said high dielectric constant material spacer has a thickness of about 100 Åto about 1500 Å.
22. The pixel sensor cell of claim 1 , wherein said high dielectric constant material spacer has a thickness of about 200 Å to about 800 Å.
23. The pixel sensor cell of claim 1 , wherein said pixel sensor cell is part of a CMOS imager.
24. An imager integrated circuit comprising:
a doped layer formed in a substrate;
an array of pixel sensor cells formed in said doped layer, wherein each pixel sensor cell has at least one gate stack, said at least one gate stack having at least one portion covered by a spacer layer of high dielectric constant material; and
signal processing circuitry formed in said substrate and electrically connected to the array for receiving and processing pixel signals representing an image acquired by the array and for providing output data representing said image.
25. The imager integrated circuit of claim 24 , wherein said high dielectric material is selected from the group consisting of metal oxide, aluminum oxide, hafnium oxide, tantalum oxide, silicon nitride and barium strontium titanate.
26. The imager integrated circuit of claim 24 , wherein said at least one gate stack is part of a transistor selected from the group consisting of a transfer transistor, storage transistor, high dynamic range transistor, source follower transistor, row select transistor and a global shutter transistor.
27. The imager integrated circuit of claim 26 , wherein said transistor is part of a pixel sensor cell selected from the group consisting of a four transistor, five transistor, six transistor and seven transistor pixel sensor cell.
28. The imager integrated circuit of claim 24 , wherein said pixel sensor cell is part of a CCD sensor.
29. The imager integrated circuit of claim 28 , wherein the CCD sensor is a single gate CCD sensor.
30. The imager integrated circuit of claim 28 , wherein the CCD sensor is an overlapping gate sensor.
31. The imager integrated circuit of claim 24 , wherein the photoconversion device is selected from the group consisting of a photodiode, a photogate and a photosensor.
32. The imager integrated circuit of claim 31 , wherein said photodiode is a pnp photodiode.
33. The imager integrated circuit of claim 31 , wherein said photodiode is an npn photodiode.
34. The imager integrated circuit of claim 24 , wherein said gate stack is part of an n-channel transistor.
35. The imager integrated circuit of claim 24 , wherein said gate stack is part of a p-channel transistor.
36. The imager integrated circuit of claim 24 , wherein said gate stack is formed of a gate oxide layer and a conductor layer.
37. The imager integrated circuit of claim 24 , wherein said gate stack is formed of a gate oxide layer, a conductor layer and an insulator layer.
38. The imager integrated circuit of claim 36 , wherein said conductor layer is formed of at least one of poly, poly/silicide, poly WSix, poly/TiSix, poly/metal and poly/WNx/W.
39. The imager integrated circuit of claim 37 , wherein said insulator layer is formed of at least one of oxide, nitride, aluminum oxide, hafnium oxide, tantalum oxide and BST.
40. The imager integrated circuit of claim 36 , wherein said gate oxide layer is a grown layer.
41. The imager integrated circuit of claim 40 , wherein said grown oxide layer is formed of at least one of silicon oxide, silicon nitride, and silicon oxide/silicon nitride.
42. The imager integrated circuit of claim 36 , wherein said gate oxide layer is a deposited layer.
43. The imager integrated circuit of claim 42 , wherein said deposited oxide layer is formed of at least one of nitride, metal oxide, aluminum oxide, hafnium oxide, tantalum oxide and BST.
44. The imager integrated circuit of claim 24 , wherein said high dielectric constant material spacer has a thickness of about 100 Å to about 1500 Å.
45. The imager integrated circuit of claim 24 , wherein said high dielectric constant material spacer has a thickness of about 200 Å to about 800 Å.
46. The imager integrated circuit of claim 24 , wherein said pixel sensor cell is part of a CMOS imager.
47. A processing system comprising:
a processor; and
an imager coupled to said processor, having pixel sensor cells, wherein each pixel sensor cell has at least one gate stack, said at least one gate stack having at least one portion covered by a spacer layer of high dielectric constant material.
48. The system of claim 47 , wherein said high dielectric material is selected from the group consisting of metal oxide, aluminum oxide, hafnium oxide, tantalum oxide, silicon nitride and barium strontium titanate.
49. The system of claim 47 , wherein said at least one gate stack is part of a transistor selected from the group consisting of a transfer transistor, storage transistor, high dynamic range transistor, source follower transistor, row select transistor and a global shutter transistor.
50. The system of claim 49 , wherein said transistor is part of a pixel sensor cell selected from the group consisting of a four transistor, five transistor, six transistor and seven transistor pixel sensor cell.
51. The system of claim 47 , wherein said pixel sensor cell is part of a CCD sensor.
52. The system of claim 51 , wherein the CCD sensor is a single gate CCD sensor.
53. The system of claim 51 , wherein the CCD sensor is an overlapping gate sensor.
54. The system of claim 47 , wherein the photoconversion device is selected from the group consisting of a photodiode, a photogate and a photo sensor.
55. The system of claim 54 , wherein said photodiode is a pnp photodiode.
56. The system of claim 54 , wherein said photodiode is an npn photodiode.
57. The system of claim 47 , wherein said gate stack is part of an n-channel transistor.
58. The system of claim 47 , wherein said gate stack is part of a p-channel transistor.
59. The system of claim 47 , wherein said gate stack is formed of a gate oxide layer and a conductor layer.
60. The system of claim 47 , wherein said gate stack is formed of a gate oxide layer, a conductor layer and an insulator layer.
61. The system of claim 59 , wherein said conductor layer is formed of at least one of poly, poly/silicide, poly WSix, poly/TiSix, poly/metal and poly/WNx/W.
62. The system of claim 60 , wherein said insulator layer is formed of at least one of oxide, nitride, aluminum oxide, hafnium oxide, tantalum oxide and BST.
63. The system of claim 59 , wherein said gate oxide layer is a grown layer.
64. The system of claim 63 , wherein said grown oxide layer is formed of at least one of silicon oxide, silicon nitride, and silicon oxide/silicon nitride.
65. The system of claim 59 , wherein said gate oxide layer is a deposited layer.
66. The system of claim 65 , wherein said deposited oxide layer is formed of at least one of nitride, metal oxide, aluminum oxide, hafnium oxide, tantalum oxide and BST.
67. The system of claim 47 , wherein said high dielectric constant material spacer has a thickness of about 100 Å to about 1500 Å.
68. The system of claim 47 , wherein said high dielectric constant material spacer has a thickness of about 200 Å to about 800 Å.
69. The system of claim 47 , wherein said pixel sensor cell is part of a CMOS imager.
70. A method of forming a pixel sensor cell comprising:
forming at least one gate stack;
forming a spacer over at least one portion of said at least one gate stack, wherein said spacer is comprised of a high dielectric constant material.
71. The method of claim 70 , wherein said forming a spacer step comprises forming the spacer with a thickness of about 100 Å to about 1500 Å.
72. The method of claim 70 , wherein said forming a spacer step comprises forming the spacer with a thickness of about 200 Å to about 600 Å.
73. The method of claim 70 , further comprising etching said spacer layer.
74. The method of claim 73 , wherein said pixel sensor cell is masked before said etching step.
75. The method of claim 70 , wherein said high dielectric material is selected from the group consisting of metal oxide, aluminum oxide, hafnium oxide, tantalum oxide, silicon nitride and barium strontium titanate.
76. The method of claim 70 , wherein said at least one gate stack is part of a transistor selected from the group consisting of a transfer transistor, storage transistor, high dynamic range transistor, source follower transistor, row select transistor and a global shutter transistor.
77. The method of claim 76 , wherein said transistor is part of a pixel sensor cell selected from the group consisting of a four transistor, five transistor, six transistor and seven transistor pixel sensor cell.
78. The method of claim 70 , wherein said pixel sensor cell is part of a CCD sensor.
79. The method of claim 78 , wherein the CCD sensor is a single gate CCD sensor.
80. The method of claim 78 , wherein the CCD sensor is an overlapping gate sensor.
81. The method of claim 70 , wherein said gate stack is part of an n-channel transistor.
82. The method of claim 70 , wherein said gate stack is part of a p-channel transistor.
83. The method of claim 70 , wherein said gate stack is formed of a gate oxide layer and a conductor layer.
84. The method of claim 70 , wherein said gate stack is formed of a gate oxide layer, a conductor layer and an insulator layer.
85. The method of claim 84 , wherein said conductor layer is formed of at least one of poly, poly/silicide, poly WSix, poly/TiSix, poly/metal and poly/WNx/W.
86. The method of claim 84 , wherein said insulator layer is formed of at least one of oxide, nitride, aluminum oxide, hafnium oxide, tantalum oxide and BST.
87. The method of claim 83 , wherein said gate oxide layer is a grown layer.
88. The method of claim 87 , wherein said grown oxide layer is formed of at least one of silicon oxide, silicon nitride, and silicon oxide/silicon nitride.
89. The method of claim 83 , wherein said gate oxide layer is a deposited layer.
90. The method of claim 89 , wherein said deposited oxide layer is formed of at least one of nitride, metal oxide, aluminum oxide, hafnium oxide, tantalum oxide and BST.
91. The method of claim 70 , wherein said high dielectric constant material spacer has a thickness of about 100 Å to about 1500 Å.
92. The method of claim 70 , wherein said high dielectric constant material spacer has a thickness of about 200 Å to about 800 Å.
93. The method of claim 70 , wherein said pixel sensor cell is part of a CMOS imager.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/865,762 US20050274994A1 (en) | 2004-06-14 | 2004-06-14 | High dielectric constant spacer for imagers |
US11/483,202 US7622321B2 (en) | 2004-06-14 | 2006-07-10 | High dielectric constant spacer for imagers |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/865,762 US20050274994A1 (en) | 2004-06-14 | 2004-06-14 | High dielectric constant spacer for imagers |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/483,202 Division US7622321B2 (en) | 2004-06-14 | 2006-07-10 | High dielectric constant spacer for imagers |
Publications (1)
Publication Number | Publication Date |
---|---|
US20050274994A1 true US20050274994A1 (en) | 2005-12-15 |
Family
ID=35459606
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/865,762 Abandoned US20050274994A1 (en) | 2004-06-14 | 2004-06-14 | High dielectric constant spacer for imagers |
US11/483,202 Expired - Lifetime US7622321B2 (en) | 2004-06-14 | 2006-07-10 | High dielectric constant spacer for imagers |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/483,202 Expired - Lifetime US7622321B2 (en) | 2004-06-14 | 2006-07-10 | High dielectric constant spacer for imagers |
Country Status (1)
Country | Link |
---|---|
US (2) | US20050274994A1 (en) |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060001043A1 (en) * | 2004-07-01 | 2006-01-05 | Dongbuanam Semiconductor Inc. | CMOS image sensor and fabricating method thereof |
WO2007081881A1 (en) * | 2006-01-09 | 2007-07-19 | Micron Technology, Inc. | Image sensor with improved surface depletion |
US20080035968A1 (en) * | 2006-04-17 | 2008-02-14 | Jhy-Jyi Sze | Image sensor and method of forming the same |
US20080074523A1 (en) * | 2006-08-29 | 2008-03-27 | Micron Technology, Inc. | In-pixel analog memory with non-destructive read sense circuit for high dynamic range global shutter pixel operation |
US20100060758A1 (en) * | 2008-09-10 | 2010-03-11 | Sony Corporation | Solid-state imaging device and method of producing solid-state imaging device |
CN102280463A (en) * | 2007-05-07 | 2011-12-14 | 索尼株式会社 | Solid state imaging device, method of manufacturing the same, and imaging apparatus |
US8383443B2 (en) | 2010-05-14 | 2013-02-26 | International Business Machines Corporation | Non-uniform gate dielectric charge for pixel sensor cells and methods of manufacturing |
US20140291737A1 (en) * | 2013-03-29 | 2014-10-02 | Walid M. Hafez | Transistor architecture having extended recessed spacer and source/drain regions and method of making same |
US9006753B2 (en) | 2006-09-12 | 2015-04-14 | Qd Vision, Inc. | Electroluminescent display useful for displaying a predetermined pattern |
US20170234995A1 (en) * | 2014-08-21 | 2017-08-17 | Sony Semiconductor Solutions Corporation | Solid-state image sensor, manufacturing method, and radiation imaging device |
CN108573984A (en) * | 2017-03-07 | 2018-09-25 | 中芯国际集成电路制造(上海)有限公司 | Cmos image sensor and preparation method thereof |
US10164205B2 (en) | 2008-04-03 | 2018-12-25 | Samsung Research America, Inc. | Device including quantum dots |
US10333090B2 (en) | 2008-04-03 | 2019-06-25 | Samsung Research America, Inc. | Light-emitting device including quantum dots |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2007227851A (en) * | 2006-02-27 | 2007-09-06 | Matsushita Electric Ind Co Ltd | Semiconductor device, and its manufacturing method |
KR100810423B1 (en) * | 2006-12-27 | 2008-03-04 | 동부일렉트로닉스 주식회사 | Image sensor and method of manufacturing image sensor |
JP5487798B2 (en) * | 2009-08-20 | 2014-05-07 | ソニー株式会社 | Solid-state imaging device, electronic apparatus, and manufacturing method of solid-state imaging device |
US8298853B2 (en) | 2010-08-10 | 2012-10-30 | International Business Machines Corporation | CMOS pixel sensor cells with poly spacer transfer gates and methods of manufacture |
Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5698883A (en) * | 1989-10-09 | 1997-12-16 | Kabushiki Kaisha Toshiba | MOS field effect transistor and method for manufacturing the same |
US6023081A (en) * | 1997-11-14 | 2000-02-08 | Motorola, Inc. | Semiconductor image sensor |
US6140630A (en) * | 1998-10-14 | 2000-10-31 | Micron Technology, Inc. | Vcc pump for CMOS imagers |
US6204524B1 (en) * | 1999-07-14 | 2001-03-20 | Micron Technology, Inc. | CMOS imager with storage capacitor |
US20010032988A1 (en) * | 2000-02-17 | 2001-10-25 | Toshio Yoshida | Solid state image sensing device |
US6310366B1 (en) * | 1999-06-16 | 2001-10-30 | Micron Technology, Inc. | Retrograde well structure for a CMOS imager |
US20010039068A1 (en) * | 1999-06-28 | 2001-11-08 | Hyundai Electronics Industries Co., Ltd. | CMOS image sensor and method for fabricating the same |
US6326652B1 (en) * | 1999-06-18 | 2001-12-04 | Micron Technology, Inc., | CMOS imager with a self-aligned buried contact |
US6333205B1 (en) * | 1999-08-16 | 2001-12-25 | Micron Technology, Inc. | CMOS imager with selectively silicided gates |
US6376868B1 (en) * | 1999-06-15 | 2002-04-23 | Micron Technology, Inc. | Multi-layered gate for a CMOS imager |
US6504196B1 (en) * | 2001-08-30 | 2003-01-07 | Micron Technology, Inc. | CMOS imager and method of formation |
US20030030083A1 (en) * | 1998-06-27 | 2003-02-13 | Hyundai Electronics Industries Co., Ltd. | Photodiode having a plurality of PN injections and image sensor having the same |
US6531725B2 (en) * | 2000-03-17 | 2003-03-11 | Taiwan Semiconductor Manufacturing Company | Pinned photodiode structure in a 3T active pixel sensor |
US20040089883A1 (en) * | 2002-08-20 | 2004-05-13 | Kim Yi-Tae | CMOS image sensor and method of fabricating the same |
US20040129990A1 (en) * | 2002-12-27 | 2004-07-08 | Ju-Il Lee | Method for manufacturing CMOS image sensor using spacer etching barrier film |
US20040169127A1 (en) * | 2002-08-29 | 2004-09-02 | Narumi Ohkawa | Semiconductor device for reading signal from photodiode via transistors |
US20050006676A1 (en) * | 2003-05-15 | 2005-01-13 | Canon Kabushiki Kaisha | Solid-state image sensor, production method for solid-state image sensor, and camera using solid-state image sensor |
US6869817B2 (en) * | 2001-11-16 | 2005-03-22 | Hynix Semiconductor Inc. | Image sensor and method of manufacturing the same |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3909925A (en) * | 1974-05-06 | 1975-10-07 | Telex Computer Products | N-Channel charge coupled device fabrication process |
FR2533371B1 (en) * | 1982-09-21 | 1985-12-13 | Thomson Csf | GRID STRUCTURE FOR AN INTEGRATED CIRCUIT COMPRISING ELEMENTS OF THE GRID-INSULATOR-SEMICONDUCTOR TYPE AND METHOD FOR PRODUCING AN INTEGRATED CIRCUIT USING SUCH A STRUCTURE |
NL8502478A (en) * | 1985-09-11 | 1987-04-01 | Philips Nv | METHOD FOR MANUFACTURING A SEMICONDUCTOR DEVICE |
JP2509706B2 (en) * | 1989-08-18 | 1996-06-26 | 株式会社東芝 | Mask ROM manufacturing method |
JP2577093B2 (en) * | 1989-09-14 | 1997-01-29 | 三星電子株式会社 | Self-alignment ion implantation method for a semiconductor device having a multi-gate type MOS transistor structure |
EP0501275A3 (en) * | 1991-03-01 | 1992-11-19 | Motorola, Inc. | Method of making symmetrical and asymmetrical mesfets |
US5422504A (en) * | 1994-05-02 | 1995-06-06 | Motorola Inc. | EEPROM memory device having a sidewall spacer floating gate electrode and process |
KR0161403B1 (en) * | 1995-03-31 | 1998-12-01 | 김광호 | Semiconductor memory device & method for making the same |
JP2000500296A (en) * | 1996-09-10 | 2000-01-11 | フィリップス エレクトロニクス ネムローゼ フェンノートシャップ | Charge coupled device and method of manufacturing such a device |
US6159800A (en) * | 1997-04-11 | 2000-12-12 | Programmable Silicon Solutions | Method of forming a memory cell |
US6121138A (en) * | 1998-04-28 | 2000-09-19 | Advanced Micro Devices, Inc. | Collimated deposition of titanium onto a substantially vertical nitride spacer sidewall to prevent silicide bridging |
US20010020723A1 (en) * | 1998-07-07 | 2001-09-13 | Mark I. Gardner | Transistor having a transition metal oxide gate dielectric and method of making same |
US5904517A (en) * | 1998-07-08 | 1999-05-18 | Advanced Micro Devices, Inc. | Ultra thin high K spacer material for use in transistor fabrication |
TW510048B (en) * | 2001-11-16 | 2002-11-11 | Macronix Int Co Ltd | Manufacturing method of non-volatile memory |
DE10255849B4 (en) * | 2002-11-29 | 2006-06-14 | Advanced Micro Devices, Inc., Sunnyvale | Improved drain / source extension structure of a field effect transistor with high permittivity doped sidewall spacers and method of making the same |
US7115923B2 (en) * | 2003-08-22 | 2006-10-03 | Micron Technology, Inc. | Imaging with gate controlled charge storage |
US20050121733A1 (en) * | 2003-12-09 | 2005-06-09 | Taiwan Semiconductor Manufacturing Co. | Method of forming a semiconductor device with a high dielectric constant material and an offset spacer |
-
2004
- 2004-06-14 US US10/865,762 patent/US20050274994A1/en not_active Abandoned
-
2006
- 2006-07-10 US US11/483,202 patent/US7622321B2/en not_active Expired - Lifetime
Patent Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5698883A (en) * | 1989-10-09 | 1997-12-16 | Kabushiki Kaisha Toshiba | MOS field effect transistor and method for manufacturing the same |
US6023081A (en) * | 1997-11-14 | 2000-02-08 | Motorola, Inc. | Semiconductor image sensor |
US20030030083A1 (en) * | 1998-06-27 | 2003-02-13 | Hyundai Electronics Industries Co., Ltd. | Photodiode having a plurality of PN injections and image sensor having the same |
US6140630A (en) * | 1998-10-14 | 2000-10-31 | Micron Technology, Inc. | Vcc pump for CMOS imagers |
US6376868B1 (en) * | 1999-06-15 | 2002-04-23 | Micron Technology, Inc. | Multi-layered gate for a CMOS imager |
US6310366B1 (en) * | 1999-06-16 | 2001-10-30 | Micron Technology, Inc. | Retrograde well structure for a CMOS imager |
US6326652B1 (en) * | 1999-06-18 | 2001-12-04 | Micron Technology, Inc., | CMOS imager with a self-aligned buried contact |
US20010039068A1 (en) * | 1999-06-28 | 2001-11-08 | Hyundai Electronics Industries Co., Ltd. | CMOS image sensor and method for fabricating the same |
US6204524B1 (en) * | 1999-07-14 | 2001-03-20 | Micron Technology, Inc. | CMOS imager with storage capacitor |
US6333205B1 (en) * | 1999-08-16 | 2001-12-25 | Micron Technology, Inc. | CMOS imager with selectively silicided gates |
US20010032988A1 (en) * | 2000-02-17 | 2001-10-25 | Toshio Yoshida | Solid state image sensing device |
US6531725B2 (en) * | 2000-03-17 | 2003-03-11 | Taiwan Semiconductor Manufacturing Company | Pinned photodiode structure in a 3T active pixel sensor |
US6504196B1 (en) * | 2001-08-30 | 2003-01-07 | Micron Technology, Inc. | CMOS imager and method of formation |
US6869817B2 (en) * | 2001-11-16 | 2005-03-22 | Hynix Semiconductor Inc. | Image sensor and method of manufacturing the same |
US20040089883A1 (en) * | 2002-08-20 | 2004-05-13 | Kim Yi-Tae | CMOS image sensor and method of fabricating the same |
US20040169127A1 (en) * | 2002-08-29 | 2004-09-02 | Narumi Ohkawa | Semiconductor device for reading signal from photodiode via transistors |
US20040129990A1 (en) * | 2002-12-27 | 2004-07-08 | Ju-Il Lee | Method for manufacturing CMOS image sensor using spacer etching barrier film |
US20050006676A1 (en) * | 2003-05-15 | 2005-01-13 | Canon Kabushiki Kaisha | Solid-state image sensor, production method for solid-state image sensor, and camera using solid-state image sensor |
Cited By (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060001043A1 (en) * | 2004-07-01 | 2006-01-05 | Dongbuanam Semiconductor Inc. | CMOS image sensor and fabricating method thereof |
WO2007081881A1 (en) * | 2006-01-09 | 2007-07-19 | Micron Technology, Inc. | Image sensor with improved surface depletion |
US7619266B2 (en) | 2006-01-09 | 2009-11-17 | Aptina Imaging Corporation | Image sensor with improved surface depletion |
US7586138B2 (en) * | 2006-04-17 | 2009-09-08 | United Microelectronics Corp. | Image sensor and method of forming the same |
US20080035968A1 (en) * | 2006-04-17 | 2008-02-14 | Jhy-Jyi Sze | Image sensor and method of forming the same |
US20080074523A1 (en) * | 2006-08-29 | 2008-03-27 | Micron Technology, Inc. | In-pixel analog memory with non-destructive read sense circuit for high dynamic range global shutter pixel operation |
US7514716B2 (en) * | 2006-08-29 | 2009-04-07 | Aptina Imaging Corporation | In-pixel analog memory with non-destructive read sense circuit for high dynamic range global shutter pixel operation |
US9006753B2 (en) | 2006-09-12 | 2015-04-14 | Qd Vision, Inc. | Electroluminescent display useful for displaying a predetermined pattern |
CN102280463A (en) * | 2007-05-07 | 2011-12-14 | 索尼株式会社 | Solid state imaging device, method of manufacturing the same, and imaging apparatus |
US11005058B2 (en) | 2008-04-03 | 2021-05-11 | Samsung Research America, Inc. | Light-emitting device including quantum dots |
US10164205B2 (en) | 2008-04-03 | 2018-12-25 | Samsung Research America, Inc. | Device including quantum dots |
US10333090B2 (en) | 2008-04-03 | 2019-06-25 | Samsung Research America, Inc. | Light-emitting device including quantum dots |
US20100060758A1 (en) * | 2008-09-10 | 2010-03-11 | Sony Corporation | Solid-state imaging device and method of producing solid-state imaging device |
US10361242B2 (en) * | 2008-09-10 | 2019-07-23 | Sony Corporation | Solid-state imaging device and method of producing solid-state imaging device |
US8610185B2 (en) | 2010-05-14 | 2013-12-17 | International Business Machines Corporation | Non-uniform gate dielectric charge for pixel sensor cells and methods of manufacturing |
US8383443B2 (en) | 2010-05-14 | 2013-02-26 | International Business Machines Corporation | Non-uniform gate dielectric charge for pixel sensor cells and methods of manufacturing |
US9786783B2 (en) * | 2013-03-29 | 2017-10-10 | Intel Corporation | Transistor architecture having extended recessed spacer and source/drain regions and method of making same |
US20140291737A1 (en) * | 2013-03-29 | 2014-10-02 | Walid M. Hafez | Transistor architecture having extended recessed spacer and source/drain regions and method of making same |
US20170234995A1 (en) * | 2014-08-21 | 2017-08-17 | Sony Semiconductor Solutions Corporation | Solid-state image sensor, manufacturing method, and radiation imaging device |
CN108573984A (en) * | 2017-03-07 | 2018-09-25 | 中芯国际集成电路制造(上海)有限公司 | Cmos image sensor and preparation method thereof |
Also Published As
Publication number | Publication date |
---|---|
US20070018211A1 (en) | 2007-01-25 |
US7622321B2 (en) | 2009-11-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7622321B2 (en) | High dielectric constant spacer for imagers | |
US12002836B2 (en) | Pixel with strained silicon layer for improving carrier mobility and blue response in imagers | |
US7071505B2 (en) | Method and apparatus for reducing imager floating diffusion leakage | |
US7394056B2 (en) | Image sensor having pinned floating diffusion diode | |
US7557335B2 (en) | CMOS image sensor with photo diode gate | |
US7687832B2 (en) | Method of fabricating a storage gate pixel design | |
US6835637B2 (en) | Multi-layered gate for a CMOS imager | |
US7344937B2 (en) | Methods and apparatus with silicide on conductive structures | |
US7407830B2 (en) | CMOS image sensor and method of fabrication | |
US6847051B2 (en) | Elevated photodiode in an image sensor | |
US7037764B2 (en) | Method of forming a contact in a pixel cell |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RHONES, HOWARD E.;REEL/FRAME:015461/0029 Effective date: 20040528 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |