[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

US20050224767A1 - Dielectric composition for forming dielectric layer for use in circuitized substrates - Google Patents

Dielectric composition for forming dielectric layer for use in circuitized substrates Download PDF

Info

Publication number
US20050224767A1
US20050224767A1 US10/812,889 US81288904A US2005224767A1 US 20050224767 A1 US20050224767 A1 US 20050224767A1 US 81288904 A US81288904 A US 81288904A US 2005224767 A1 US2005224767 A1 US 2005224767A1
Authority
US
United States
Prior art keywords
dielectric
dielectric composition
layer
composition
dielectric layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/812,889
Other versions
US7270845B2 (en
Inventor
Robert Japp
Kostas Papathomas
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Wachovia Capital Finance Corp New England
TTM Technologies North America LLC
Original Assignee
Endicott Interconnect Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US10/812,889 priority Critical patent/US7270845B2/en
Application filed by Endicott Interconnect Technologies Inc filed Critical Endicott Interconnect Technologies Inc
Assigned to ENDICOTT INTERCONNECT TECHNOLOGIES, INC. reassignment ENDICOTT INTERCONNECT TECHNOLOGIES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JAPP, ROBERT, PAPATHOMAS, KOSTAS
Priority to TW094108442A priority patent/TW200614276A/en
Priority to EP05251747A priority patent/EP1583108A1/en
Priority to JP2005088940A priority patent/JP2005294829A/en
Assigned to WACHOVIA BANK, NATIONAL ASSOCIATION, AS AGENT reassignment WACHOVIA BANK, NATIONAL ASSOCIATION, AS AGENT SECURITY AGREEMENT Assignors: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
Publication of US20050224767A1 publication Critical patent/US20050224767A1/en
Priority to US11/265,287 priority patent/US7931830B2/en
Assigned to WACHOVIA CAPITAL FINANCE CORPORATION ( NEW ENGLAND), AS AGENT reassignment WACHOVIA CAPITAL FINANCE CORPORATION ( NEW ENGLAND), AS AGENT ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WACHOVIA BANK, NATIONAL ASSOCIATION, AS AGENT
Priority to US11/896,786 priority patent/US8445094B2/en
Publication of US7270845B2 publication Critical patent/US7270845B2/en
Application granted granted Critical
Assigned to ENDICOTT INTERCONNECT TECHNOLOGIES, INC. reassignment ENDICOTT INTERCONNECT TECHNOLOGIES, INC. RELEASE OF SECURITY INTEREST Assignors: WACHOVIA CAPITAL FINANCE CORPORATION
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT SECURITY AGREEMENT Assignors: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
Assigned to PNC BANK, NATIONAL ASSOCIATION reassignment PNC BANK, NATIONAL ASSOCIATION SECURITY AGREEMENT Assignors: EI TRANSPORTATION COMPANY LLC, ENDICOTT INTERCONNECT TECHNOLOGIES, INC., ENDICOTT MEDTECH, INC.
Assigned to ENDICOTT INTERCONNECT TECHNOLOGIES, INC. reassignment ENDICOTT INTERCONNECT TECHNOLOGIES, INC. RELEASE BY SECURED PARTY Assignors: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT
Assigned to INTEGRIAN HOLDINGS, LLC reassignment INTEGRIAN HOLDINGS, LLC ASSIGNMENT OF SECURITY AGREEMENT Assignors: PNC BANK, NATIONAL ASSOCIATION
Assigned to M&T BANK reassignment M&T BANK SECURITY AGREEMENT Assignors: EI TRANSPORTATION COMPANY LLC, ENDICOTT INTERCONNECT TECHNOLOGIES, INC., ENDICOTT MEDTECH, INC., INTEGRIAN HOLDINGS, LLC
Assigned to MAINES, WILLIAM, MAINES, DAVID reassignment MAINES, WILLIAM SECURITY AGREEMENT Assignors: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
Assigned to ENDICOTT INTERCONNECT TECHNOLOGIES, INC. reassignment ENDICOTT INTERCONNECT TECHNOLOGIES, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MAINES, DAVID, MAINES, WILLIAM
Assigned to I3 ELECTRONICS, INC. reassignment I3 ELECTRONICS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
Assigned to M&T BANK reassignment M&T BANK SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: I3 ELECTRONICS, INC.
Assigned to TTM TECHNOLOGIES NORTH AMERICA, LLC reassignment TTM TECHNOLOGIES NORTH AMERICA, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: I3 ELECTRONICS, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT PATENT SECURITY AGREEMENT (ABL) Assignors: TELEPHONICS CORPORATION, TTM TECHNOLOGIES NORTH AMERICA, LLC, TTM TECHNOLOGIES, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT PATENT SECURITY AGREEMENT (TERM LOAN) Assignors: TELEPHONICS CORPORATION, TTM TECHNOLOGIES NORTH AMERICA, LLC, TTM TECHNOLOGIES, INC.
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/0313Organic insulating material
    • H05K1/0353Organic insulating material consisting of two or more materials, e.g. two or more polymers, polymer + filler, + reinforcement
    • H05K1/0373Organic insulating material consisting of two or more materials, e.g. two or more polymers, polymer + filler, + reinforcement containing additives, e.g. fillers
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4602Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/02Fillers; Particles; Fibers; Reinforcement materials
    • H05K2201/0203Fillers and particles
    • H05K2201/0206Materials
    • H05K2201/0209Inorganic, non-metallic particles
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/02Fillers; Particles; Fibers; Reinforcement materials
    • H05K2201/0203Fillers and particles
    • H05K2201/0206Materials
    • H05K2201/0239Coupling agent for particles
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/24Structurally defined web or sheet [e.g., overall dimension, etc.]
    • Y10T428/24273Structurally defined web or sheet [e.g., overall dimension, etc.] including aperture
    • Y10T428/24322Composite web or sheet
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/24Structurally defined web or sheet [e.g., overall dimension, etc.]
    • Y10T428/24355Continuous and nonuniform or irregular surface on layer or component [e.g., roofing, etc.]
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/24Structurally defined web or sheet [e.g., overall dimension, etc.]
    • Y10T428/24802Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.]
    • Y10T428/24917Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.] including metal layer

Definitions

  • Conductive thru-holes are used to electrically connect individual circuit layers within the structure to each other and to the outer surfaces and typically pass through all or a portion of the stack. Thru-holes are generally formed prior to the formation of circuits on the exterior surfaces by drilling holes through the stack at appropriate locations. Following several pre-treatment steps, the walls of the holes are catalyzed by contact with a plating catalyst and metallized, typically by contact with an electroless or electrolytic copper plating solution to form conductive pathways between circuit layers. Following formation of the conductive thru-holes, exterior circuits, or outerlayers are formed using the procedure described above.
  • solder pads are typically formed by coating an organic solder mask coating over the exterior circuit layers.
  • the solder mask may be applied by screen coating a liquid solder mask coating material over the surface of the exterior circuit layers using a screen having openings defining areas where solder mount pads are to be formed.
  • a photoimageable solder mask may be coated onto the board and exposed and developed to yield an array of openings defining the pads. The openings are then coated with solder using processes known to the art such as wave soldering.
  • PCBs for mainframe computers may have as many as 36 layers of circuitry or more, with the complete stack having a thickness of as much as about 0.250 inch (250 mils). These boards are typically designed with three or five mil wide signal lines and twelve mil diameter thru-holes.
  • the industry desires to reduce signal lines to a width of two mils or less and thru-hole diameters to two mils or less.
  • Most known commercial procedures, especially those of the nature described herein, are incapable of economically forming the dimensions desired by the industry.
  • innerlayer materials that are glass-reinforced resin or other suitable dielectric material layers having a thickness of from about two to five mils clad with metal (typically copper) on both surfaces.
  • Glass-reinforcing material typically utilizing continuous strands of fiberglass which extend throughout the width and length of the overall final substrates used, is used to contribute strength and rigidity to the final stack. Being continuous, these strands run the full width (or length) of the structure and include no breaks or other segments as part thereof.
  • a process is described where a sizing of polyvinyl alcohol, corn starch and a lubricant of oil is applied to the strands of fiber prior to weaving in order to improve the weaving process and minimize breakage of the strands.
  • the sizing is removed by a firing step to clean the filaments of lubricants and other materials.
  • some sizing is randomly left behind as particulates.
  • Encasing the woven cloth including the particulates is a quantity of hardened resin material.
  • the resin may be an epoxy resin such as one often used for.
  • FR4 FR4 composites
  • FR4 has become a conventional, abbreviated name for the resulting substrates and often also for the resins forming part thereof, and is based in part on the flame retardant (hence the “FR” designation) rating of these established products.
  • a resin material based on bismaleimide-triazine (BT) is also acceptable for the structure in this patent. More preferably, the resin is a phenolically hardenable resin material known in the PCB industry.
  • thermosetting polymeric materials mentioned in this patent include epoxy, phenolic base materials, polyimides and polyamides. Examples of some phenolic type materials include copolymers of phenol, resorcinol, and cresol.
  • circuitized substrates such as PCBs are described and illustrated in the following documents: 3,962,653 Basset 4,579,772 Bhatt et al 4,642,160 Burgess 4,675,789 Kuwabara et al 4,713,137 Sexton 4,783,345 Kleeberg et al 4,864,722 Lazzarini et al 5,129,142 Bindra et al 5,229,550 Bindra et al 5,368,921 Ishii et al 5,376,453 von Gentzkow et al 5,483,101 Shimoto et al 5,565,267 Capote et al 5,648,171 von Gentzkow et al 5,670,262 Dalman 5,677,045 Nagai et al 5,685,070 Alpaugh et al 5,726,863 Nakayama et al 5,814,405 Branca et al 5,981,880 Appelt et al 6,018,196 Noddin
  • the particles assure a finished composite structure which has a relatively low isotropic expansion in the 20-25 ppm (parts per million)/degrees Celsius (C.) thermal expansion range. Further, the particles provide fracture and fatigue resistance, relatively low moisture absorption and a roughened surface texture sufficient to facilitate subsequent plating (especially with copper) on the formed thru-hole and other, e.g., external, surfaces.
  • the addition of specific volume percentages of particles thus allows the product manufacturer to adjust the CTE.
  • the following represents a chart showing the relative CTE values for dielectric layers formed when using the aforedefined resin material and the corresponding percentages by weight of the identified particles.
  • an initial, preferred step in forming a circuitized substrate including a dielectric layer as taught herein involves bringing together two layered members 11 and 11 ′.
  • Each member preferably includes a relatively thin layer 13 of dielectric material having the composition defined herein and a conductive layer 15 (preferably copper) thereon.
  • Layers 13 are each preferably of a thickness (T 2 ) of about 1-4 mils (thousandths of an inch) with a preferred thickness being 2 mils (0.002 inch).
  • Each conductive layer is even less in thickness (T 1 ), within the range of only about 0.25 mils to about 1.5 mils thick.
  • a preferred thickness is 0.5 mils.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing & Machinery (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Compositions Of Macromolecular Compounds (AREA)
  • Reinforced Plastic Materials (AREA)

Abstract

A dielectric composition which forms a dielectric layer usable in circuitized substrates such as PCBs, chip carriers and the like. As such a layer, it includes a cured resin material and a predetermined percentage by weight of particulate fillers, thus not including continuous fibers, semi-continuous fibers or the like as part thereof.

Description

    CROSS-REFERENCE TO CO-PENDING APPLICATION
  • In Ser. No. ______, entitled, “Circuitized Substrate, Method Of Making Same, Electrical Assembly Utilizing Same, And Information Handling System Utilizing Same”, filed concurrently herewith (inventors: R. Japp et al), there is defined a circuitized substrate, electrical assembly and information handling system capable of utilizing dielectric layers made using the dielectric composition taught herein. A method of making the substrate is also defined in this co-pending application.
  • TECHNICAL FIELD
  • This invention relates to dielectric compositions for forming dielectric layers that can be used as circuitized substrates and particularly those used in multilayered circuit boards, chip carriers, and the like. More particularly, the invention relates to such compositions that will assure such products with dielectric layers such that these products will be able to provide increased circuit density.
  • BACKGROUND OF THE INVENTION
  • Printed circuit boards (PCBs), laminate chip carriers, and the like permit formation of multiple circuits in a minimum volume or space. These typically comprise a stack of layers of signal, ground and/or power planes (lines) separated from each other by a layer of dielectric material. The lines are often in electrical contact with each other by plated holes passing through the dielectric layers. The plated holes are often referred to as “vias” if internally located, “blind vias” if extending a predetermined depth within the board from an external surface, or “plated-thru-holes” (PTHs) if extending substantially through the board's full thickness. By the term “thru-hole” as used herein is meant to include all three types of such board openings.
  • Known processes for fabricating PCBs, chip carriers and the like typically comprise fabrication of separate innerlayer circuits (circuitized layers), which are formed by coating a photosensitive layer or film over a copper layer of a copper clad innerlayer base material. The photosensitive coating is imaged, developed and the exposed copper is etched to form conductor lines. After etching, the photosensitive film is stripped from the copper leaving the circuit pattern on the surface of the innerlayer base material. This processing is also referred to as photolithographic processing in the PCB art and further description is not deemed necessary.
  • After the formation of individual innerlayer circuits, a multilayer stack is formed by preparing a lay-up of innerlayers, ground planes, power planes, etc., typically separated from each other by a dielectric pre-preg typically comprising a layer of glass (typically fiberglass) cloth impregnated with a partially cured material, typically a B-stage epoxy resin. The top and bottom outer layers of the stack usually comprise copper clad, glass-filled, epoxy planar substrates with the copper cladding comprising exterior surfaces of the stack. The stack is laminated to form a monolithic structure using heat and pressure to fully cure the B-stage resin. The stack so formed typically has metal (usually copper) cladding on both of its exterior surfaces. Exterior circuit layers are formed in the copper cladding using procedures similar to the procedures used to form the innerlayer circuits. A photosensitive film is applied to the copper cladding. The coating is exposed to patterned activating radiation and developed. An etchant is then used to remove copper bared by the development of the photosensitive film. Finally, the remaining photosensitive film is removed to provide the exterior circuit layers.
  • Conductive thru-holes (or interconnects) are used to electrically connect individual circuit layers within the structure to each other and to the outer surfaces and typically pass through all or a portion of the stack. Thru-holes are generally formed prior to the formation of circuits on the exterior surfaces by drilling holes through the stack at appropriate locations. Following several pre-treatment steps, the walls of the holes are catalyzed by contact with a plating catalyst and metallized, typically by contact with an electroless or electrolytic copper plating solution to form conductive pathways between circuit layers. Following formation of the conductive thru-holes, exterior circuits, or outerlayers are formed using the procedure described above.
  • Following construction, chips and/or other electrical components are mounted at appropriate locations on the exterior circuit layers of the multilayered stack, typically using solder mount pads to bond the components to the PCB. The components are often in electrical contact with the circuits within the structure through the conductive thru-holes, as desired. The solder pads are typically formed by coating an organic solder mask coating over the exterior circuit layers. The solder mask may be applied by screen coating a liquid solder mask coating material over the surface of the exterior circuit layers using a screen having openings defining areas where solder mount pads are to be formed. Alternatively, a photoimageable solder mask may be coated onto the board and exposed and developed to yield an array of openings defining the pads. The openings are then coated with solder using processes known to the art such as wave soldering.
  • The complexity of the resulting products as described herein has increased significantly over the past few years. For example, PCBs for mainframe computers may have as many as 36 layers of circuitry or more, with the complete stack having a thickness of as much as about 0.250 inch (250 mils). These boards are typically designed with three or five mil wide signal lines and twelve mil diameter thru-holes. For increased circuit densification in many of today's products such as PCBs, chip carriers and the like, the industry desires to reduce signal lines to a width of two mils or less and thru-hole diameters to two mils or less. Most known commercial procedures, especially those of the nature described herein, are incapable of economically forming the dimensions desired by the industry.
  • The industry also desires to avoid manufacturing problems frequently associated with PCBs, chip carriers and the like. As described above, current procedures utilize innerlayer materials (dielectric compositions) that are glass-reinforced resin or other suitable dielectric material layers having a thickness of from about two to five mils clad with metal (typically copper) on both surfaces. Glass-reinforcing material, typically utilizing continuous strands of fiberglass which extend throughout the width and length of the overall final substrates used, is used to contribute strength and rigidity to the final stack. Being continuous, these strands run the full width (or length) of the structure and include no breaks or other segments as part thereof. As such, these occupy a relatively significant portion of the substrate's total volume, a disadvantage especially when attempting to produce highly dense numbers of thru-holes and very fine line circuitry to meet new design requirements. Specifically, when holes are drilled (using laser or mechanical drills) to form thru-holes, the fiberglass fibers can extend into the holes and, if so, must be removed prior to metallization. Removal creates the need for additional pretreatment steps such as the use of glass etchants to remove glass fibrils extending into the holes. If the glass is not removed, a loss of continuity might occur in the metal deposit. In addition, the continuous glass fibers add weight and thickness to the overall final structure.
  • Further, because lamination is typically at a temperature above 150° C., the resinous portion of the laminate shrinks during cooling to the extent permitted by the rigid copper cladding, which is not the case for the continuous strands of fiberglass or other continuous reinforcing material used. The strands thus take on a larger portion of the substrate's volume following such shrinkage and add further to complexity of manufacture in a high density product. If the copper is etched to form a discontinuous pattern, laminate shrinkage may not be restrained even to the extent above by the copper cladding. Obviously, this problem is exacerbated as feature sizes (line widths and thicknesses, and hole diameters) decrease. Consequently, further shrinkage may occur. The shrinkage, possibly in part due to the presence of the relatively large volume percentage of continuous fiber strands in the individual layers used to form a final product possessing many such layers, may have an adverse affect on dimensional stability and registration between said layers, adding even more problems to the PCB manufacturer. Furthermore, the presence of glass fibers, especially woven glass fibers, substantially impairs the ability to form high quality, very small thru holes using a laser. Glass cloth has drastically different absorption and heat of ablation properties than any thermoset or thermoplastic matrix resin. In a typical woven glass cloth, the density of glass a laser might encounter can vary from approximately 0% in a window area to approximately 50% by volume (or more) in an area over a cloth knuckle. This wide variation in encountered class density leads to problems obtaining the correct laser power for each hole and results in wide variation in hole quality
  • Still further, the presence of glass fibers greater contributes to an electrical failure mode known as CAF. CAF (cathodic/anodic filament growth) is an electrical shorting failure which occurs when dendritic metal filaments grow along an interface (typically a glass fiber/epoxy resin interface), creating an electrical path between two features which should remain electrically isolated. Whether continuous (like woven cloth) or semi-continuous (like chopped fiber mattes), glass fiber lengths are substantial in comparison to the common distances between isolated internal features, thus glass fibers can be a significant detractor for PCB insulation resistance reliability. While use of glass mattes composed of random discontinuous chopped fibers can largely abate the problem of laser drilled hole quality, because such mattes still contain fibers with substantial length compared to internal board feature spacings, use of the glass fiber containing mattes offer no relief form the problem of CAF.
  • An example of one improvement in the manufacture of products such as PCBs is described in U.S. Pat. No. 5,246,817. In accordance with this '817 patent, the manufacturing process consists of the sequential formation of layers using photosensitive dielectric coatings and selective metal deposition procedures. The first layer of the board is formed over a temporary or permanent carrier that may become an integral part of the board. When the carrier is a circuit, the process comprises formation of a dielectric coating over the circuit with imaged openings defining the thru-holes. The imaged openings may be obtained by exposure of a photosensitive dielectric coating to activating radiation through a mask in an imaged pattern followed by development to form the imaged openings. Alternatively, imaging may be by laser ablation in which case, the dielectric material need not be photosensitive. Metal is deposited into the recesses within the dielectric coating to form the conductive thru-holes. Thereafter, an additional layer of dielectric is coated onto the first dielectric layer, imaged in a pattern of circuit lines, and the recesses are then plated with metal. Alternatively, after imaging the first dielectric coating, it may be coated with a second dielectric coating and imaged and the recesses plated with metal to form the thru-holes and circuit lines simultaneously. By either process, the walls of the imaged opening or recesses in the dielectric coating contain metal as it deposits during plating and assures a desired cross-sectional shape of the deposit. Plating desirably fills the entire recess within the imaged photosensitive coating. The process, obviously very complex and costly, is repeated sequentially to form sequential layers of circuits and thru-holes.
  • Another example of a PCB with a specific dielectric material composition is described in U.S. Pat. No. 6,207,595 in which the dielectric layer's fabric material is made from a cloth member having a low enough content of particulates and a sufficient quantity of resin material to completely encase the cloth member including the particulates, so that the resin material extends beyond the highest protrusions of the cloth member (i.e. the fabric material is thicker and will pass a certain test standard (in '595, the known HAST level A test). Thus, the woven cloth is known to include a quantity of particulates, which term is meant in '595 to include dried film, excess coupler, broken filaments, and gross surface debris. A process is described where a sizing of polyvinyl alcohol, corn starch and a lubricant of oil is applied to the strands of fiber prior to weaving in order to improve the weaving process and minimize breakage of the strands. After weaving, the sizing is removed by a firing step to clean the filaments of lubricants and other materials. However, some sizing is randomly left behind as particulates. Encasing the woven cloth including the particulates is a quantity of hardened resin material. The resin may be an epoxy resin such as one often used for. “FR4” composites (“FR4” has become a conventional, abbreviated name for the resulting substrates and often also for the resins forming part thereof, and is based in part on the flame retardant (hence the “FR” designation) rating of these established products. A resin material based on bismaleimide-triazine (BT) is also acceptable for the structure in this patent. More preferably, the resin is a phenolically hardenable resin material known in the PCB industry. This patent thus requires continuous fibers (those extending across the entire width (or length) of the dielectric layer except for possible inadvertent interruptions caused by drilling of the thru-holes needed in the final product, causing these fibers to become what might be called as “broken.” The aforementioned problem with fiber strands exposed to the holes is thus possible in this patent's process and resulting structure.
  • In U.S. Pat. No. 5,418,689, there is described a PCB product wherein the dielectric substrate can include a thermoplastic and/or thermosetting resin. Thermosetting polymeric materials mentioned in this patent include epoxy, phenolic base materials, polyimides and polyamides. Examples of some phenolic type materials include copolymers of phenol, resorcinol, and cresol. Examples of some suitable thermoplastic polymeric materials include polyolefins such as polypropylene, polysulfones, polycarbonates, nitrile rubbers, ABS polymers, and fluorocarbon polymers such as polytetrafluoroethylene, polymers of chlorotrifluoroethylene, fluorinated ethylenepropylene polymers, polyvinylidene fluoride and polyhexafluoropropylene. The dielectric materials may be molded articles of the polymers containing fillers and/or reinforcing agents such as glass filled polymers. “FR4” epoxy compositions that are employed in this patent contain 70-90 parts of brominated polyglycidyl ether of bisphenol-A and 10-30 parts of tetrakis (hydroxyphenyl) ethane tetraglycidyl ether cured with 3-4 parts of dicyandiamide, and 0.2-0.4 parts of a tertiary amine, all parts being parts by weight per hundred parts of resin solids. Another “FR4” epoxy composition may contain about 25 to about 30 parts by weight of a tetrabrominated digylcidyl ether of bisphenol-A having an epoxy equivalent weight of about 350 to about 450; about 10 to about 15% by weight of a tetrabrominated glycidyl ether of bisphenol-A having an epoxy equivalent weight of approximately 600 to about 750 and about 55 to about 65 parts per weight of at least one epoxidized nonlinear novolak having at least 6 terminal epoxy groups; along with suitable curing and/or hardening agents. A still further “FR4” epoxy composition contains 70 to 90 parts of brominated polyglycidyl ether of bisphenol-A and 10 to 0.30 parts of tetrakis (hydroxyphenyl) ethane tetraglycidyl ether cured with 0.8-1 phr of 2-methylimidazole. Still other “FR4” epoxy compositions employ tetrabromobisphenol-A as the curing agent along with 2-methylimidazole as the catalyst.
  • In U.S. Pat. No. 6,323,436, PCBs are prepared by first impregnating a non-woven aramid chopped fiber mat or a thermoplastic liquid crystalline polymer (LCP) paper instead of the reinforcement typically used in the electronics industry, described in this patent as a woven glass fabric. The aramid reinforcement is comprised of a random (in-plane) oriented mat of p-aramid (poly(p-phenylene terephthalamide) fibers comprised of Kevlar (Kevlar is a registered trademark of E. I. DuPont de Nemours and Company), and has a dielectric constant of 4.0 as compared to 6.1 for standard E-glass cloth. The lower permittivity of the non-woven aramid reinforcement provides for faster signal propagation, allowing increased wiring density and less crosstalk, which becomes increasingly important for high I/O chips and miniaturization. Since the p-aramid fibers are transversely isotropic and have an axial CTE of about −3 to about −6 ppm/degree C. below the glass transition temperature when combined with a thermosetting resin, the final composite described in this patent is said to possess a CTE which can be controlled and adjusted to match that of silicon or semiconductor chips in the range of about 3 to about 10 ppm/degree C. The thermoplastic liquid crystal polymer paper is a material called Vecrus (Vecrus is a registered trademark of Hoechst Celanese Corp.). LCP paper uses the company's Vectra polymer (Vectra also being a registered trademark of Hoechst Celanese Corp.). According to this patent, it has a dielectric constant of 3.25 and a dissipation factor of 0.024 at 60 Hz. The polymer paper has a UL94-V0 rating and an in-plane CTE of less than 10 ppm/degree C. The alleged advantages of this material over the aramid mat are the lower dielectric constant and very low moisture absorption, less than 0.02%. The non-woven aramid or LCP paper is used in conjunction with a thermosetting resin to form the final composite substrate. Examples of thermosetting resins described as being useful in this patent include epoxy, cyanate ester, bismaleimide, bismaleimide-triazine, maleimide or combinations thereof. The resin-impregnated low CTE reinforcement is then partially cured to a “B”-stage to form the prepreg, and then the prepreg is cut, stacked, and laminated to form a subcomposite with exterior copper sheets.
  • Yet another type of dielectric materials known for use in circuitized substrates include those known as “expanded PTFE” materials, PTFE of course being the designate for polytetrafluoroethylene. A more common example of such material is the aforementioned Teflon, sold by E. I. DuPont de Nemours and Company. In U.S. Pat. No. 5,652,055, for example, there is described an adhesive sheet (or “bond film”) material suitable to serve as adhesive layers in a variety of adhesive applications, such as in circuit board laminates, multi-chip modules, and in other electrical applications. The adhesive sheet is described as being constructed from an expanded polytetrafluoroethylene (PTFE) material, such as that taught in U.S. Pat. No. 3,953,566. Preferably, the material is filled with an inorganic filler and is constructed as follows. A ceramic filler is incorporated into an aqueous dispersion of dispersion-produced PTFE. The filler in small particle form is ordinarily less than 40 microns in size, and preferably less than 15 microns. The filler is introduced prior to co-coagulation in an amount that will provide 10 to 60%, and preferably 40 to 50% by weight filler in the PTFE, in relation to the final resin-impregnated composite. The filled PTFE dispersion is then co-coagulated, usually by rapid stirring. The coagulated filled PTFE is then added. The filled material is then lubricated with a common paste extrusion lubricant, such as mineral spirits or glycols, and then paste extruded. The extrudate is usually calendared, and then rapidly stretched to 1.2 times to 5000 times, preferably 2 times to 100 times, per this patent, at a stretch rate of over 10% per second at a temperature of between 35 degrees C. and 327 degrees C. The lubricant can be removed from the extrudate prior to stretching, if desired. The resulting expanded, porous filled PTFE is then imbibed with adhesive by dipping, calendaring, or doctor blading on a varnish solution of about 2% to 70% adhesive in solvent. The wet composite is then affixed to a tenter frame, and subsequently B-staged at or about 165 degrees C. for 1 to 3 minutes. The resulting sheet adhesive thus obtained typically consists of: (a) 9 to 65 weight percent PTFE; (b) 9 to 60 weight percent inorganic filler, in the form of particulate; and (c) 5 to 60 weight percent adhesive imbibed within the porous structure of the filled PTFE web.
  • Other types of expanded-PTFE substrate materials are described in the aforementioned U.S. Pat. No. 3,953,566, and also in U.S. Pat. Nos. 4,187,390 and 4,482,516, as well as others. U.S. Pat. No. 4,187,390 is particularly interesting because it delves substantially into both nodes and fibrils used as part of such substrate materials, breaking these down into such dimensional constraints as node height, node width, node length, and fibril length.
  • Still other examples of methods of making circuitized substrates such as PCBs are described and illustrated in the following documents:
    3,962,653 Basset
    4,579,772 Bhatt et al
    4,642,160 Burgess
    4,675,789 Kuwabara et al
    4,713,137 Sexton
    4,783,345 Kleeberg et al
    4,864,722 Lazzarini et al
    5,129,142 Bindra et al
    5,229,550 Bindra et al
    5,368,921 Ishii et al
    5,376,453 von Gentzkow et al
    5,483,101 Shimoto et al
    5,565,267 Capote et al
    5,648,171 von Gentzkow et al
    5,670,262 Dalman
    5,677,045 Nagai et al
    5,685,070 Alpaugh et al
    5,726,863 Nakayama et al
    5,814,405 Branca et al
    5,981,880 Appelt et al
    6,018,196 Noddin
    6,042,685 Shinada et al
    6,119,338 Wang et al
    6,143,401 Fischer
    6,212,769 B1 Boyko et al
    6,248,959 B1 Sylvester
    6,291,779 B1 Lubert et al
    6,378,201 B1 Tsukada et al
    6,405,431 B1 Park et al
    6,506,979 B1 Shelnut et al
    6,541,589 B1 Baillie
    6,586,687 B2 Lee et al
    US2002/0150673 Thorn et al
    US2002/0170827 Furuya
    US2002/0172019 Suzuki et al
    US2002/0190378 Hsu et al
    US2003/0022013 Japp et al
    JP56049271 Nishikawa et al
    JP7086710 Nagai et al
    JP7097466 Azuma et al
    JP8092394 Yonekura et al
    JP2001015912A2 Koji
    JP2002223070A2 Koji et al
  • The present invention represents a significant improvement over dielectric compositions such as those above which are then formed into dielectric layers for use in the production of circuitized substrates such as PCBs. One particularly significant feature of this invention is the provision of a dielectric material which includes a resin and certain particles, but does not include continuous or semi-continuous glass fibers or the like as part thereof. As stated, such continuous length fibers have heretofore been deemed necessary to provide sufficient strength in the resulting dielectric layer of many substrate dielectric materials to stand subsequent processing (especially the strenuous pressures and temperatures of lamination) of the layers into a final, multilayered structure. Elimination of continuous, or substantially continuous, lengthy strands of these materials, coupled with use of particles, facilitates hole formation and thus enhances the opportunities for reduced line widths and thicknesses, satisfying design requirements for greater board densities.
  • It is believed that such an invention will represent a significant advancement in the art.
  • OBJECTS AND SUMMARY OF THE INVENTION
  • It is a primary object of the invention to enhance the art of circuitized substrates.
  • It is another object to provide a new and unique dielectric composition which can be utilized to form a dielectric layer for a circuitized substrate which can be produced successfully using conventional manufacturing procedures.
  • According to one embodiment of the invention, there is provided a dielectric composition adapted for use in PCBs, chip carriers and the like electronic packaging products, said dielectric composition comprising a cured resin material and a particulate filler within the cured resin material, the dielectric composition forming a substantially solid layer for use within a PCB, chip carrier or the like electronic packaging product as a dielectric layer such that said dielectric layer does not include continuous fibers, semi-continuous fibers or the like as part thereof.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1-6 represent some of the steps utilized to produce a circuitized substrate adapted for using a dielectric layer formed from a composition in accordance with a preferred embodiment of the invention, FIGS. 3-6 being on a larger scale than those of FIGS. 1 and 2; and
  • FIG. 7, on a much smaller scale than FIGS. 1 and 2, illustrates an electrical assembly which may utilize one or more of the circuitized substrates defined herein and made in accordance with the teachings herein.
  • BEST MODE FOR CARRYING OUT THE INVENTION
  • For a better understanding of the present invention, together with other and further objects, advantages and capabilities thereof, reference is made to the following disclosure and appended claims in connection with the above-described drawings.
  • “Information handling system” as used herein shall mean any instrumentality or aggregate of instrumentalities primarily designed to compute, classify, process, transmit, receive, retrieve, originate, switch, store, display, manifest, measure, detect, record, reproduce, handle or utilize any form of information, intelligence or data for business, scientific, control or other purposes. Examples include personal computers and larger processors such as computer servers and mainframes. Such products are well known in the art and are also known to include PCBs and other forms of circuitized substrates as part thereof, some including several such components depending on the operational requirements thereof.
  • FIG. 1 illustrates an initial step in forming a circuitized substrate using a dielectric composition taught herein. As understood from the following, a key attribute of the present invention is a dielectric layer as part of a circuitized substrate which enables the provision of high density arrays of thru-holes within the substrate while preventing electrical shorting or the like between closely spaced, adjacent holes. That is, very highly dense concentrations of relatively narrow (in diameter) thru-holes are capable of being provided in this unique dielectric layer which can then be rendered conductive (typically, plated) to provide highly dense circuit connections between designated conductive layers (e.g., signal, power and/or ground) within the final structure incorporating the circuitized substrate. Most significantly, this new dielectric material does not include continuous or semi-continuous fibers such as fiberglass fibers required in so many known dielectric layers, the most well known of same being the aforementioned “FR4” material. As explained, use of such fibers is often deleterious when producing substrates during the hole forming and plating stages because of fiber or its material intrusion within the holes which can form a base for a conductive path to adjacent conductive holes. A singular electrical short of this type can render a final PCB or chip carrier inoperative for its intended purpose, a costly manufacturing expense. The unique material taught herein is able to overcome this deficiency while assuring relatively high dielectric reliability and a relatively thin final layer, both highly desirable if the final product (e.g., chip carrier or PCB) using the substrate is to meet many of today's high density requirements.
  • The dielectric material used to form the circuitized substrate of the invention utilizes a resin material in combination with a predetermined volume of fine particles, the latter comprised of various materials defined hereinbelow, two examples being silica and ceramic, and combinations thereof. Others are listed below. In a preferred embodiment, the dielectric resin is a high Tg (glass transition temperature) DICY (dicyandiamide) free epoxy such as Huntsman LZ-8213, available from Huntsman Advanced Materials in Brewster, N.Y. Optionally, a high molecular weight reactive thermosetting resin such as Inchem PKHS-40, available from Inchem Corporation in Rock Hill, S.C., can also be added to impart toughness and coating flake-off resistance. This material also serves as a flexibilizer. Tatsumori PLV-6 spherical amorphous silica may be added to control the coefficient of thermal expansion (CTE). This silica is available from Tatsumori, Ltd., Tokyo, Japan (represented by Tatsumori U.S.A., Inc., New York, N.Y.). The spherical nature of this filler allows high volumetric loading of filler without driving the melt viscosity of the coating too high to preclude ordinary lamination processing such as that used for FR-4. Optionally, a thixotrope such as Degussa R-972, available from Degussa Corporation, Pigments Division, Teterboro, N.J., can be added to achieve an improved balance between the solution viscosity of the solvent containing coating varnish and the melt viscosity of the B-staged dielectric coating (when the coating assumes this stage in the production process). That is, the Degussa R-972 functions as a flow-control additive. Suitable catalysts for the epoxy include amines such as the imidazoles, tertiary amines such as benzyldimethylamine, 1.3-tetramethyl butane diamine, tris (dimethylaminomethyl) phenol, pyridine, and triethylenediamine, and acidic catalysts, such as stannous octoate. A solvent such as M.E.K., available from Brand Nu Laboratories, Meriden, Conn., may be added to dissolve the various resins and permit coating of the film carrier. Optionally, silane (one example being Dow-Corning Z-6040, available from Dow-Corning Corporation, Midland, Mich.) can be added to improve filler to resin interfacial adhesion.
  • Particle composition by volume ranges from about 10% percent by volume to about 80% percent by volume of the total volume of the dielectric layer. A preferred particle volume for a dielectric layer taught herein is about 39% percent. As such, the particles each have a size within the range of about 200 Angstroms to about 35 microns, a preferred size being about 10 microns. The above ranges are not meant to limit the invention, as others are acceptable for use in the present invention. Other thermally conductive and electrically insulating fillers could be used for improving the thermal heat transfer to the surrounding environment. Such particle fillers include aluminum oxide, 92% alumina, 96% alumina, aluminum nitride, silicon nitride, silicon carbide, beryllium oxide, boron nitride and diamond powder (made from either the high pressure or Plasma CVD process). Especially preferred fillers are aluminum oxide and aluminum nitride because of the high thermal conductivity thereof.
  • The preferred filler can be optionally pre-treated with a coupling agent, such as γ amino propyl triethoxy silane (A1100) or β-(3,4-epoxy cyclohexyl) ethyltrimethoxy silane (A186), or γ-glycidylpropyltrimethoxy silane (Z6040) from Dow-Corning. An amount of coupling agent which is about 0.25% by weight of filler has been found to be satisfactory. The amount can be determined by weight loss of filler treated with coupler after burning. The amount should not be more than about a few monolayers. The particles as used provide reinforcement for the final layer in comparison to a resin material not including same. Of further significance, the particles assure a finished composite structure which has a relatively low isotropic expansion in the 20-25 ppm (parts per million)/degrees Celsius (C.) thermal expansion range. Further, the particles provide fracture and fatigue resistance, relatively low moisture absorption and a roughened surface texture sufficient to facilitate subsequent plating (especially with copper) on the formed thru-hole and other, e.g., external, surfaces. The addition of specific volume percentages of particles thus allows the product manufacturer to adjust the CTE. The following represents a chart showing the relative CTE values for dielectric layers formed when using the aforedefined resin material and the corresponding percentages by weight of the identified particles.
    Particle Material Particle Size Volume Fraction CTE
    Spherical Amorphous Silica 2-15 μm 39% 35
    Spherical Amorphous Silica 2-15 45% 27
    Spherical Amorphous Silica 2-15 30% 50
    Hollow Silica Microspheres 5-32 μm 39% 35
    Alumina 2-15 μm 39% 50
    Boron Nitride 2-15 μm 39% 50
    Titanium oxide (titania) 2-15 μm 39% 50
  • It has been discovered that when drilling (e.g., typically using a laser, described below) thru-holes in the above material, highly dense concentrations of such hole patterns is attainable without electrical shorting of the holes after being plated (made conductive). That is, the plating material (typically copper) does not migrate from thru-hole to thru-hole, as occasionally occurred when fiberglass and other fibrous materials were utilized.
  • Dielectric layers produced using the above materials possess the following key electrical, thermal, physical and thermal expansion properties, as defined by physical modeling and process development analyses:
    Desired Range
    Electrical properties
    Dk (dielectric constant) @ 1-2.5 GHz 3.77 2.8-4.0
    (average)
    Loss factor at 1 MHz 0.0130 0.005-0.028
    Thermal properties
    Tg (DSC mid point) (deg C.) 178 165-200
    Tg (TMA) (deg C.) 174 165-200
    Decomposition Temperature (deg C.) 317 300-330
    Physical properties
    % moisture, 24 hr RT 0.18 0.01 to 0.30
    % moisture 1 hr, PCT 0.44 0.3 to 0.5
    Modulus (M psi) 1.2 0.8 to 1.5
    Elongation (%) 2.0 1-3
    Thermal Expansion
    below Tg (x, y, z), (ppm/C isotropic) 31 24-35
    above Tg (x, y, z), (ppm/C isotropic) 111  90-120
  • In one embodiment of the invention, it was possible to drill a total of 10,000 holes within one square inch of dielectric layer, representing an extreme example of the high density hole patterns attainable using the unique teachings herein. Pattern densities ranging from about 5,000 holes per square inch to about 10,000 holes per square inch are readily attainable using the present invention's teachings. As stated, a laser is preferably used for such drilling, and in particular, a YAG laser, which is capable in one embodiment of the invention of providing about 50 thru-holes per second within the dielectric layer.
  • As further understood from the description herein, a particular use for the circuitized substrate formed herein is as part of a chip carrier or a PCB or other electronic packaging product such as those made and sold by the Assignee of the instant invention. One particular example is a chip carrier sold under the name Hyper-BGA chip carrier (Hyper-BGA being a registered trademark of Endicott Interconnect Technologies, Inc.). The invention is of course not limited to chip carriers or even to higher level PCBs. It is also understood that more than one such circuitized substrate (also referred to as a “core”, a specific example being what is referred to as a “power core” if the core includes one or more power planes and is thus to serve primarily in this capacity) may be incorporated within such a carrier or PCB, depending on operational requirements desired for the final product. As defined below, the “core” can be readily “stacked up” with other layers, including conductors and dielectric, and bonded together (preferably using conventional PCB lamination processing) to form the multilayered carrier or multilayered PCB. The laminate so formed is then subjected to further processing, including conventional photolithographic processing to form circuit patterns on the outer conductive layers thereof. As described hereinbelow, such external patterns can include conductive pads on which conductors such as solder balls can be positioned to connect the structure to other components such as semiconductor chips, PCBs and chip carriers if so desired. The unique teachings of this invention are thus adaptable to a multitude of electronic packaging products. Significantly, the invention enables incorporation of the circuitized substrate (e.g., if a dense “core”) with its highly dense thru-hole patterns and interconnection capabilities within a larger multilayered structure in which the other layered portions do not possess such densification and operational capabilities. Thus, a “standard” multilayered product can be produced for most of its structure and the unique subcomponent taught herein simply added in as part of the conventional processing of such a “standard”. If the circuitized substrate core is internally positioned, it enables highly dense connections between other, less dense portions of the multilayered product, thus giving said product the unique capabilities of the invention in at least a portion thereof.
  • In FIG. 1, an initial, preferred step in forming a circuitized substrate including a dielectric layer as taught herein, involves bringing together two layered members 11 and 11′. Each member preferably includes a relatively thin layer 13 of dielectric material having the composition defined herein and a conductive layer 15 (preferably copper) thereon. Layers 13 are each preferably of a thickness (T2) of about 1-4 mils (thousandths of an inch) with a preferred thickness being 2 mils (0.002 inch). Each conductive layer is even less in thickness (T1), within the range of only about 0.25 mils to about 1.5 mils thick. A preferred thickness is 0.5 mils. Each of the dielectric layers, including a resin as part of the composition, is preferably in what is known in the art as a “B-stage” state. Layered members 11 and 11′ are aligned and bonded together using conventional PCB lamination processing. In one example, a total pressure of about 400 pounds per square inch (PSI) was used, at a temperature of about 188 deg. C., for a period of about 90 minutes. The result is a laminated substrate 21 (FIG. 2) having outer conductive layers 15 each of substantially the same thickness as above but a common interim dielectric layer 13′ having a compressed thickness of about 4.2 mils, giving the overall final substrate a thickness (T3) of about 5.6 mils. The interim dielectric material 13′, as a result of such lamination, is now in what is referred to in the art as a “C-stage” state. This substrate will now serve to form the base for the circuitized substrate defined herein, which, as also defined, may serve as a “core” substrate for a thicker, multilayered product such as a PCB or chip carrier.
  • In FIG. 3, substrate 21 (now shown on a larger scale than in FIGS. 1 and 2 for illustration purposes) is now subjected to a conventional photolithographic step in which outer conductive layers 15 are “circuitized.” That is, layers 15 are processed using known processing to form a desired pattern thereon. This pattern will include, at a minimum, several openings 17 in each layer which are aligned opposite each other as shown. In addition, it is also within the scope of the invention to provide additional circuit features such a lines and/or pads 19 within one or both layers. If substrate 21 is to serve as a “power core”, layers 15 will typically only include openings 19 therein. However, if one or both layers 15 are to function in another capacity, e.g., as a signal layer, then other patterns may be provided. The patterns in FIG. 3 (and FIGS. 4-6) are thus not meant to limit the scope of the invention.
  • In FIG. 4, the substrate 21 is shown to include an additional layer 31 of dielectric material on opposite sides thereof, each layer preferably including a thin conductive (e.g., copper) layer 33 thereon. In one example of the invention, layers 31 and 33 are each comprised of the same materials and thicknesses as layers 13 and 15 in FIG. 1 and are laminated onto substrate 21 using lamination processes known in the art. Other acceptable layers for 13 contain a non-woven reinforcement based on duPont's Thermount aramid fiber matte paper. DriClad resin may be applied to Thermount using standard impregnation methods used to manufacture pre-preg. (DriClad is a trademark of Endicott Interconnect Technologies, Inc. and this resin product forms part of dielectric layers sold by this company as part of some of its product line of PCBs and chip carriers) Other suppliers that provide resin coated Thermount include products from Shin-Kobe Electrical Machinery Co., Ltd., in Japan and Arlon, 55-LM, made by the Arlon Corporation, Engineered Laminates and Coatings Division in East Providence, R.I. Following lamination, each of the conductive layers 33 is “personalized” to include a plurality of openings 41 therein which align with respective ones of the openings 17 in the conductive layer 15 located adjacent thereto (but separated by the interim layer 31), as seen in FIG. 5. It is noteworthy that at least one opening 41 is aligned with a corresponding opening 17, but that other, perhaps smaller openings 41 may also be provided which are not so aligned, but instead align with other portions of the circuit formed on layer 15 (if one has been so formed). With openings 41 formed, thru-holes are drilled within the FIG. 5 structure using a laser of the type defined above. The laser drills thru-holes through the entire thickness of the FIG. 5 structure wherever paired, aligned openings 17 and corresponding aligned openings 41 are present, as seen in FIG. 6. In one embodiment, a total of 10,000 holes, each having a diameter of only about 2 mils, may be provided in each square inch of the structure in these aligned orientations. This represents, again, the highly dense patterns attainable using the teachings of this invention.
  • In addition to this highly dense pattern of thru-holes 51 which extend through the entire thickness of the FIG. 5 structure, as seen in FIG. 6, lesser depth thru-holes 53 may also be formed simultaneously with the formation of holes 51 to reach only the conductive layer 15. The purpose of these latter holes is to eventually form an electrical connection with conductive layer 33 to layer 15, e.g., from selected signal lines on one to lines on another, again assuming layer 15 is also to function as a signal carrying conductive plane, adding greater versatility to the invention if so used. Layer 15 could also serve as a ground layer and thus providing grounding, if so desired. In addition, thru-holes 51 can be provided through the entire thickness (see FIG. 6) of the structure and only relative to (adjacent) a signal line or layer if layer 15 includes such lines or is entirely a signal plane, to thereby couple external signal layers such as 33 to selective internal signal lines and/or layers within the structure. It is understood that thru-holes 51 and 53 (if used) are then to be placed with conductive material, a preferred material being copper having a thickness of only about 0.5-0.75 mils. The preferred plating process may be either electrolytic or electroless, depending on the plating equipment available for such plating. Electrolytic and electroless plating of thru-holes is well known in the art (except for those having the relatively narrow diameters taught herein) so further description is not deemed necessary.
  • Also seen in FIG. 6 is the addition of yet another dielectric layer 71 (in phantom) on opposite sides of the structure formed with thru-holes therein, and an additional conductive layer 73 (also in phantom) on each of the dielectric layers. This represents the fact that several additional dielectric and conductive layers may be added to the FIG. 6 structure to form a larger multilayered final product such as a PCB or laminate chip carrier having more than the number of layers shown in FIGS. 3-6. Each of these additional layers is also preferably formed from a dielectric composition as taught herein. Further, it is also possible to incorporate more than one such internal circuitized substrate “core” such as shown in FIG. 6 (or even in FIG. 3) within such a larger, thicker structure to thus afford the final structure with the teachings of the invention at more than one location therein. To this end, the embodiments of both FIG. 3 and the added layered embodiment of FIGS. 4-6 can be considered such “cores.”
  • FIG. 7 represents one example of an electrical assembly 81 that may be formed using the circuitized substrates taught herein. As stated, each substrate so formed in accordance with the teachings herein may be utilized within a larger substrate of known type such as a PCB, chip carrier or the like. FIG. 7 illustrates two of these larger components, one being a chip carrier 83 and the other a PCB 85. Obviously, PCB 85 is positioned within and electrically coupled to an electrical component (not shown) such as a personal computer, mainframe, server, etc. Chip carrier 83, as shown, is typically positioned on and electrically coupled to an underlying substrate such as PCB 85. Such a carrier also typically has a semiconductor chip 87 mounted thereon and also electrically coupled to the carrier. In the embodiment of FIG. 7, the connections between chip and carrier and between carrier and PCB are accomplished using solder balls 89 and 89′, respectively. Such connections are known in the art and further description is not considered necessary. The significance of FIG. 7 is to show the use of one or more of the circuitized substrates 91 (in phantom) formed using the dielectric compositions of the invention in the chip carrier 83 and PCB 85, thus forming part thereof. Two substrates 91 are shown as used within PCB 85, while only one is shown within carrier 83. As mentioned above, the invention is not limited to the numbers shown. For example, three or more substrates 91, each forming a particular circuitized “core” (e.g., a “power core”) within the PCB, may be utilized to afford the PCB the highly advantageous teachings of the invention.
  • While there have been shown and described what are at present considered to be the preferred embodiments of the invention, it will be obvious to those skilled in the art that various changes and modifications may be made therein without departing from the scope of the invention as defined by the appended claims.

Claims (20)

1. A dielectric composition adapted for use in PCBs, chip carriers and the like electronic packaging products, said dielectric composition comprising:
a cured resin material; and
a particulate filler within said cured resin material, said dielectric composition forming a substantially solid layer for use within a PCB, chip carrier or the like electronic packaging product as a dielectric layer such that said dielectric layer does not include continuous fibers, semi-continuous fibers or the like as part thereof.
2. The dielectric composition of claim 1 wherein said cured resin material is a polymer resin.
3. The dielectric composition of claim 2 wherein said polymer resin exhibits a high glass transition temperature (Tg).
4. The dielectric composition of claim 3 wherein said polymer resin is substantially dicyandiamide free.
5. The dielectric composition of claim 2 wherein said cured resin is a high molecular weight, reactive thermosetting resin.
6. The dielectric composition of claim 2 wherein said cured resin comprises from about 20 percent by weight to about 90 percent by weight of said substantially solid layer.
7. The dielectric composition of claim 1 wherein said particulate filler is selected from the group consisting of alumina, aluminum oxide, aluminum nitride, silicon nitride, silicon carbide, beryllium oxide, boron nitride, diamond powder, titanium oxide, silica, ceramic and combinations thereof.
8. The dielectric composition of claim 7 wherein said silica is selected from the group consisting of spherical amorphous silica, hollow silica microspheres and combinations thereof.
9. The dielectric composition of claim 1 wherein said particles each have a size within the range of from about 200 Angstroms to about 35 microns.
10. The dielectric composition of claim 1 wherein said particulate filler comprises from about 10 percent to about 80 percent by weight of said dielectric layer.
11. The dielectric composition of claim 1 further including a coupling agent.
12. The dielectric composition of claim 11 wherein said coupling agent is silane.
13. The invention of claim 1 wherein said dielectric layer has a dielectric constant within the range of from about 2.8 to about 4.0.
14. The invention of claim 1 wherein said dielectric layer has a Tg within the range of from about 165 deg. C. to about 200 deg. C.
15. The invention of claim 1 wherein said dielectric layer has a loss factor at 1 MHz within the range of from about 0.005 to about 0.028.
16. The invention of claim 1 wherein said dielectric layer has a decomposition temperature within the range of from about 300 deg. C. to about 330 deg. C.
17. The dielectric composition of claim 1 further including a flexibilizer.
18. The dielectric composition of claim 17 wherein said flexibilizer is Inchem PKHS-40.
19. The dielectric composition of claim 1 further including a flow-control additive.
20. The dielectric composition of claim 19 wherein said flow-control additive is Degussa R-972.
US10/812,889 2004-03-31 2004-03-31 Dielectric composition for forming dielectric layer for use in circuitized substrates Active 2025-03-25 US7270845B2 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US10/812,889 US7270845B2 (en) 2004-03-31 2004-03-31 Dielectric composition for forming dielectric layer for use in circuitized substrates
TW094108442A TW200614276A (en) 2004-03-31 2005-03-18 Dielectric composition for forming dielectric layer for use in circuitized substrates
EP05251747A EP1583108A1 (en) 2004-03-31 2005-03-22 Dielectric composition for forming dielectric layer for use in circuitized substrates
JP2005088940A JP2005294829A (en) 2004-03-31 2005-03-25 Electric insulation structure for forming electric insulation layer to be used for circuit board
US11/265,287 US7931830B2 (en) 2004-03-31 2005-11-03 Dielectric composition for use in circuitized substrates and circuitized substrate including same
US11/896,786 US8445094B2 (en) 2004-03-31 2007-09-06 Circuitized substrate with dielectric layer having dielectric composition not including continuous or semi-continuous fibers

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/812,889 US7270845B2 (en) 2004-03-31 2004-03-31 Dielectric composition for forming dielectric layer for use in circuitized substrates

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US11/265,287 Continuation-In-Part US7931830B2 (en) 2004-03-31 2005-11-03 Dielectric composition for use in circuitized substrates and circuitized substrate including same
US11/896,786 Division US8445094B2 (en) 2004-03-31 2007-09-06 Circuitized substrate with dielectric layer having dielectric composition not including continuous or semi-continuous fibers

Publications (2)

Publication Number Publication Date
US20050224767A1 true US20050224767A1 (en) 2005-10-13
US7270845B2 US7270845B2 (en) 2007-09-18

Family

ID=34887687

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/812,889 Active 2025-03-25 US7270845B2 (en) 2004-03-31 2004-03-31 Dielectric composition for forming dielectric layer for use in circuitized substrates
US11/896,786 Expired - Lifetime US8445094B2 (en) 2004-03-31 2007-09-06 Circuitized substrate with dielectric layer having dielectric composition not including continuous or semi-continuous fibers

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/896,786 Expired - Lifetime US8445094B2 (en) 2004-03-31 2007-09-06 Circuitized substrate with dielectric layer having dielectric composition not including continuous or semi-continuous fibers

Country Status (4)

Country Link
US (2) US7270845B2 (en)
EP (1) EP1583108A1 (en)
JP (1) JP2005294829A (en)
TW (1) TW200614276A (en)

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090039525A1 (en) * 2006-01-10 2009-02-12 Valeo Etudes Electroniques Method of Welding Together at Least Two Stacked Members
US20090311537A1 (en) * 2008-06-13 2009-12-17 E.I. Du Pont De Nemours And Company Insulating paste for low temperature curing application
US20110218287A1 (en) * 2008-09-25 2011-09-08 Siemens Aktiengesellschaft Coatings for electronic circuits
TWI395310B (en) * 2010-04-29 2013-05-01 Advanced Semiconductor Eng Substrate, semiconductor package using the same and manufacturing method thereof
CN104427792A (en) * 2013-09-06 2015-03-18 欣兴电子股份有限公司 Manufacturing method of multilayer circuit board
CN104427793A (en) * 2013-09-06 2015-03-18 欣兴电子股份有限公司 Manufacturing method of multilayer circuit board
US20150121693A1 (en) * 2013-11-07 2015-05-07 Unimicron Technology Corp. Manufacturing method for multi-layer circuit board
US20160163611A1 (en) * 2014-12-03 2016-06-09 International Business Machines Corporation Laminate substrates having radial cut metallic planes
US9848489B2 (en) * 2013-07-11 2017-12-19 Murata Manufacturing Co., Ltd. Multilayer resin substrate, and method of manufacturing multilayer resin substrate
CN110651007A (en) * 2017-06-09 2020-01-03 长濑化成株式会社 Epoxy resin composition, electronic component mounting structure, and method for producing same
US11031766B2 (en) * 2018-04-05 2021-06-08 Nexans Cable accessory with improved thermal conductivity
US11285700B2 (en) * 2016-03-10 2022-03-29 Mitsui Mining & Smelting Co., Ltd. Multilayer laminate and method for producing multilayer printed wiring board using same

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7605394B2 (en) * 2004-12-23 2009-10-20 Northwestern University Siloxane-polymer dielectric compositions and related organic field-effect transistors
US7646098B2 (en) * 2005-03-23 2010-01-12 Endicott Interconnect Technologies, Inc. Multilayered circuitized substrate with p-aramid dielectric layers and method of making same
US8084863B2 (en) * 2005-03-23 2011-12-27 Endicott Interconnect Technologies, Inc. Circuitized substrate with continuous thermoplastic support film dielectric layers
US7381587B2 (en) * 2006-01-04 2008-06-03 Endicott Interconnect Technologies, Inc. Method of making circuitized substrate
KR20090003249A (en) 2006-02-20 2009-01-09 다이셀 가가꾸 고교 가부시끼가이샤 Porous film and layered product including porous film
US20080161464A1 (en) * 2006-06-28 2008-07-03 Marks Tobin J Crosslinked polymeric dielectric materials and methods of manufacturing and use thereof
JP5148624B2 (en) * 2006-11-28 2013-02-20 ポリエラ コーポレイション Photopolymer-based dielectric materials and methods for their preparation and use
US7907090B2 (en) * 2007-06-07 2011-03-15 Vishay Intertechnology, Inc. Ceramic dielectric formulation for broad band UHF antenna
US9141412B2 (en) * 2009-06-16 2015-09-22 Microsoft Technology Licensing, Llc Terminal services application virtualization for compatibility
US20110017498A1 (en) * 2009-07-27 2011-01-27 Endicott Interconnect Technologies, Inc. Photosensitive dielectric film
US20110207866A1 (en) * 2010-02-25 2011-08-25 Japp Robert M Halogen-Free Dielectric Composition For use As Dielectric Layer In Circuitized Substrates
JP5482605B2 (en) * 2010-09-27 2014-05-07 パナソニック株式会社 Electronic component mounting method
CN103364674B (en) * 2012-03-30 2016-01-20 北大方正集团有限公司 The decision method that conductive anodic filament lost efficacy
WO2014014947A1 (en) * 2012-07-17 2014-01-23 Hedin Logan Brook Thermally conductive printed circuit boards
WO2014022261A1 (en) * 2012-08-03 2014-02-06 Tyco Electronics Corporation Optical fiber fan-out device
TWI572256B (en) * 2014-01-09 2017-02-21 上海兆芯集成電路有限公司 Circuit board and electronic assembely
CN103755989B (en) * 2014-01-14 2017-01-11 广东生益科技股份有限公司 Circuit substrate and preparation method thereof

Citations (46)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3953566A (en) * 1970-05-21 1976-04-27 W. L. Gore & Associates, Inc. Process for producing porous products
US3962653A (en) * 1973-12-27 1976-06-08 Telecommunications Radioelectriques Et Telephoniques T.R.T. Arrangement for simultaneously producing signals having an increasing frequency and signals having a decreasing frequency
US4482516A (en) * 1982-09-10 1984-11-13 W. L. Gore & Associates, Inc. Process for producing a high strength porous polytetrafluoroethylene product having a coarse microstructure
US4579772A (en) * 1983-12-19 1986-04-01 International Business Machines Corporation Glass cloth for printed circuits and method of manufacture wherein yarns have a substantially elliptical cross-section
US4642160A (en) * 1985-08-12 1987-02-10 Interconnect Technology Inc. Multilayer circuit board manufacturing
US4675789A (en) * 1984-12-28 1987-06-23 Fujitsu Limited High density multilayer printed circuit board
US4713137A (en) * 1985-07-31 1987-12-15 The Dow Chemical Company Resin composition and a process for preparing laminates therefrom
US4783345A (en) * 1986-12-15 1988-11-08 Siemens Aktiengesellschaft Method for the manufacture of prepregs and their use
US4864722A (en) * 1988-03-16 1989-09-12 International Business Machines Corporation Low dielectric printed circuit boards
US4976813A (en) * 1988-07-01 1990-12-11 Amoco Corporation Process for using a composition for a solder mask
US5129142A (en) * 1990-10-30 1992-07-14 International Business Machines Corporation Encapsulated circuitized power core alignment and lamination
US5229550A (en) * 1990-10-30 1993-07-20 International Business Machines Corporation Encapsulated circuitized power core alignment and lamination
US5246817A (en) * 1985-08-02 1993-09-21 Shipley Company, Inc. Method for manufacture of multilayer circuit board
US5368921A (en) * 1990-07-27 1994-11-29 Mitsubishi Gas Chemical Company, Inc. Metal foil-clad laminate having surface smoothness
US5376453A (en) * 1989-03-03 1994-12-27 Siemens Aktiengesellschaft Epoxy resin compounds in admixture with glycidyl phosphorus compounds and heterocyclic polyamines
US5418689A (en) * 1993-02-01 1995-05-23 International Business Machines Corporation Printed circuit board or card for direct chip attachment and fabrication thereof
US5483101A (en) * 1993-12-10 1996-01-09 Nec Corporation Multilayer printed circuit board
US5565267A (en) * 1990-02-09 1996-10-15 Toranaga Technologies, Inc. Composite substrates for preparation of printed circuits
US5648171A (en) * 1993-03-15 1997-07-15 Siemens Aktiengesellschaft Epoxy resin mixtures containing phosphorus acid/epoxy resin adducts
US5652055A (en) * 1994-07-20 1997-07-29 W. L. Gore & Associates, Inc. Matched low dielectric constant, dimensionally stable adhesive sheet
US5670262A (en) * 1995-05-09 1997-09-23 The Dow Chemical Company Printing wiring board(s) having polyimidebenzoxazole dielectric layer(s) and the manufacture thereof
US5677045A (en) * 1993-09-14 1997-10-14 Hitachi, Ltd. Laminate and multilayer printed circuit board
US5726863A (en) * 1995-01-27 1998-03-10 Hitachi, Ltd. Multilayer printed circuit board
US5814405A (en) * 1995-08-04 1998-09-29 W. L. Gore & Associates, Inc. Strong, air permeable membranes of polytetrafluoroethylene
US5981880A (en) * 1996-08-20 1999-11-09 International Business Machines Corporation Electronic device packages having glass free non conductive layers
US6018196A (en) * 1996-11-08 2000-01-25 W. L. Gore & Associates, Inc. Semiconductor flip chip package
US6042685A (en) * 1995-05-26 2000-03-28 Hitachi Chemical Company, Ltd. Multiple wire printed circuit board and process for making the same
US6119338A (en) * 1998-03-19 2000-09-19 Industrial Technology Research Institute Method for manufacturing high-density multilayer printed circuit boards
US6143401A (en) * 1996-11-08 2000-11-07 W. L. Gore & Associates, Inc. Electronic chip package
US6207595B1 (en) * 1998-03-02 2001-03-27 International Business Machines Corporation Laminate and method of manufacture thereof
US6212769B1 (en) * 1999-06-29 2001-04-10 International Business Machines Corporation Process for manufacturing a printed wiring board
US6248959B1 (en) * 1996-11-08 2001-06-19 W. L. Gore & Associates, Inc. Substrate with die area having same CTE as IC
US6291779B1 (en) * 1999-06-30 2001-09-18 International Business Machines Corporation Fine pitch circuitization with filled plated through holes
US6323436B1 (en) * 1997-04-08 2001-11-27 International Business Machines Corporation High density printed wiring board possessing controlled coefficient of thermal expansion with thin film redistribution layer
US6378201B1 (en) * 1990-09-27 2002-04-30 International Business Machines Corporation Method for making a printed circuit board
US6405431B1 (en) * 1996-06-27 2002-06-18 Samsung Electro-Mechanics Co., Ltd. Method for manufacturing build-up multi-layer printed circuit board by using yag laser
US20020105093A1 (en) * 2001-02-07 2002-08-08 International Business Machines Corporation Encapsulant composition and electronic package utilizing same
US20020150673A1 (en) * 1993-05-17 2002-10-17 Thorn Charles Edwin Printed wiring boards and methods for making them
US20020172019A1 (en) * 2001-05-21 2002-11-21 Matsushita Electric Works, Ltd. Method of manufacturing printed wiring board
US20020170827A1 (en) * 2001-02-28 2002-11-21 Shuichi Furuya Multilayer substrate for a buildup with a via, and method for producing the same
US20020190378A1 (en) * 2001-06-19 2002-12-19 Shih-Ping Hsu Substrate within a Ni/Au structure electroplated on electrical contact pads and method for fabricating the same
US6506979B1 (en) * 2000-05-12 2003-01-14 Shipley Company, L.L.C. Sequential build circuit board
US20030022013A1 (en) * 2001-02-16 2003-01-30 International Business Machines Corporation Drill stack formation
US6541589B1 (en) * 2001-10-15 2003-04-01 Gore Enterprise Holdings, Inc. Tetrafluoroethylene copolymer
US6586687B2 (en) * 2001-09-10 2003-07-01 Ttm Technologies, Inc. Printed wiring board with high density inner layer structure
US7164197B2 (en) * 2003-06-19 2007-01-16 3M Innovative Properties Company Dielectric composite material

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5649271A (en) 1979-09-28 1981-05-02 Matsushita Electric Works Ltd Phenol resin laminated board
JPH0799646B2 (en) * 1991-05-03 1995-10-25 インターナショナル・ビジネス・マシーンズ・コーポレイション Low dielectric constant composite laminates filled with molecularly porous airgel
JP3648750B2 (en) 1993-09-14 2005-05-18 株式会社日立製作所 Laminated board and multilayer printed circuit board
JPH0797466A (en) 1993-09-28 1995-04-11 Dainippon Ink & Chem Inc Prepreg
JPH0892394A (en) 1994-09-27 1996-04-09 Shin Kobe Electric Mach Co Ltd Prepreg for laminate formation and laminated plate
GB9709166D0 (en) * 1997-05-06 1997-06-25 Cytec Ind Inc Preforms for moulding process and resins therefor
JPH11279261A (en) * 1998-03-31 1999-10-12 Nippon Steel Chem Co Ltd Heat-resistant epoxy resin composition for fiber-reinforced composite material
WO2000034566A1 (en) * 1998-12-11 2000-06-15 Isola Laminate Systems Corp. Visible and fluorescent dye containing laminate materials
JP4282161B2 (en) 1999-07-02 2009-06-17 イビデン株式会社 Multilayer printed wiring board and method for manufacturing multilayer printed wiring board
JP3739600B2 (en) * 1999-07-06 2006-01-25 太陽インキ製造株式会社 Liquid thermosetting resin composition and method for permanently filling printed wiring board using the same
US6538210B2 (en) * 1999-12-20 2003-03-25 Matsushita Electric Industrial Co., Ltd. Circuit component built-in module, radio device having the same, and method for producing the same
JP3598060B2 (en) * 1999-12-20 2004-12-08 松下電器産業株式会社 CIRCUIT COMPONENT MODULE, MANUFACTURING METHOD THEREOF, AND RADIO DEVICE
US6944945B1 (en) * 2000-05-12 2005-09-20 Shipley Company, L.L.C. Sequential build circuit board
JP2002223070A (en) 2001-01-29 2002-08-09 Hitachi Metals Ltd Method for manufacturing metal plate for metal core printed wiring board and method for manufacturing metal core printed wiring board
JP4060712B2 (en) * 2001-02-09 2008-03-12 ロンザ ア−ゲ− Novolac-cyanate prepolymer composition
US6864306B2 (en) * 2001-04-30 2005-03-08 Georgia Tech Research Corporation High dielectric polymer composites and methods of preparation thereof
US7078816B2 (en) * 2004-03-31 2006-07-18 Endicott Interconnect Technologies, Inc. Circuitized substrate

Patent Citations (48)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3953566A (en) * 1970-05-21 1976-04-27 W. L. Gore & Associates, Inc. Process for producing porous products
US4187390A (en) * 1970-05-21 1980-02-05 W. L. Gore & Associates, Inc. Porous products and process therefor
US3962653A (en) * 1973-12-27 1976-06-08 Telecommunications Radioelectriques Et Telephoniques T.R.T. Arrangement for simultaneously producing signals having an increasing frequency and signals having a decreasing frequency
US4482516A (en) * 1982-09-10 1984-11-13 W. L. Gore & Associates, Inc. Process for producing a high strength porous polytetrafluoroethylene product having a coarse microstructure
US4579772A (en) * 1983-12-19 1986-04-01 International Business Machines Corporation Glass cloth for printed circuits and method of manufacture wherein yarns have a substantially elliptical cross-section
US4675789A (en) * 1984-12-28 1987-06-23 Fujitsu Limited High density multilayer printed circuit board
US4713137A (en) * 1985-07-31 1987-12-15 The Dow Chemical Company Resin composition and a process for preparing laminates therefrom
US5246817A (en) * 1985-08-02 1993-09-21 Shipley Company, Inc. Method for manufacture of multilayer circuit board
US4642160A (en) * 1985-08-12 1987-02-10 Interconnect Technology Inc. Multilayer circuit board manufacturing
US4783345A (en) * 1986-12-15 1988-11-08 Siemens Aktiengesellschaft Method for the manufacture of prepregs and their use
US4864722A (en) * 1988-03-16 1989-09-12 International Business Machines Corporation Low dielectric printed circuit boards
US4976813A (en) * 1988-07-01 1990-12-11 Amoco Corporation Process for using a composition for a solder mask
US5376453A (en) * 1989-03-03 1994-12-27 Siemens Aktiengesellschaft Epoxy resin compounds in admixture with glycidyl phosphorus compounds and heterocyclic polyamines
US5565267A (en) * 1990-02-09 1996-10-15 Toranaga Technologies, Inc. Composite substrates for preparation of printed circuits
US5368921A (en) * 1990-07-27 1994-11-29 Mitsubishi Gas Chemical Company, Inc. Metal foil-clad laminate having surface smoothness
US6378201B1 (en) * 1990-09-27 2002-04-30 International Business Machines Corporation Method for making a printed circuit board
US5229550A (en) * 1990-10-30 1993-07-20 International Business Machines Corporation Encapsulated circuitized power core alignment and lamination
US5129142A (en) * 1990-10-30 1992-07-14 International Business Machines Corporation Encapsulated circuitized power core alignment and lamination
US5418689A (en) * 1993-02-01 1995-05-23 International Business Machines Corporation Printed circuit board or card for direct chip attachment and fabrication thereof
US5685070A (en) * 1993-02-01 1997-11-11 International Business Machines Corporation Method of making printed circuit board
US5648171A (en) * 1993-03-15 1997-07-15 Siemens Aktiengesellschaft Epoxy resin mixtures containing phosphorus acid/epoxy resin adducts
US20020150673A1 (en) * 1993-05-17 2002-10-17 Thorn Charles Edwin Printed wiring boards and methods for making them
US5677045A (en) * 1993-09-14 1997-10-14 Hitachi, Ltd. Laminate and multilayer printed circuit board
US5483101A (en) * 1993-12-10 1996-01-09 Nec Corporation Multilayer printed circuit board
US5652055A (en) * 1994-07-20 1997-07-29 W. L. Gore & Associates, Inc. Matched low dielectric constant, dimensionally stable adhesive sheet
US5726863A (en) * 1995-01-27 1998-03-10 Hitachi, Ltd. Multilayer printed circuit board
US5670262A (en) * 1995-05-09 1997-09-23 The Dow Chemical Company Printing wiring board(s) having polyimidebenzoxazole dielectric layer(s) and the manufacture thereof
US6042685A (en) * 1995-05-26 2000-03-28 Hitachi Chemical Company, Ltd. Multiple wire printed circuit board and process for making the same
US5814405A (en) * 1995-08-04 1998-09-29 W. L. Gore & Associates, Inc. Strong, air permeable membranes of polytetrafluoroethylene
US6405431B1 (en) * 1996-06-27 2002-06-18 Samsung Electro-Mechanics Co., Ltd. Method for manufacturing build-up multi-layer printed circuit board by using yag laser
US5981880A (en) * 1996-08-20 1999-11-09 International Business Machines Corporation Electronic device packages having glass free non conductive layers
US6018196A (en) * 1996-11-08 2000-01-25 W. L. Gore & Associates, Inc. Semiconductor flip chip package
US6143401A (en) * 1996-11-08 2000-11-07 W. L. Gore & Associates, Inc. Electronic chip package
US6248959B1 (en) * 1996-11-08 2001-06-19 W. L. Gore & Associates, Inc. Substrate with die area having same CTE as IC
US6323436B1 (en) * 1997-04-08 2001-11-27 International Business Machines Corporation High density printed wiring board possessing controlled coefficient of thermal expansion with thin film redistribution layer
US6207595B1 (en) * 1998-03-02 2001-03-27 International Business Machines Corporation Laminate and method of manufacture thereof
US6119338A (en) * 1998-03-19 2000-09-19 Industrial Technology Research Institute Method for manufacturing high-density multilayer printed circuit boards
US6212769B1 (en) * 1999-06-29 2001-04-10 International Business Machines Corporation Process for manufacturing a printed wiring board
US6291779B1 (en) * 1999-06-30 2001-09-18 International Business Machines Corporation Fine pitch circuitization with filled plated through holes
US6506979B1 (en) * 2000-05-12 2003-01-14 Shipley Company, L.L.C. Sequential build circuit board
US20020105093A1 (en) * 2001-02-07 2002-08-08 International Business Machines Corporation Encapsulant composition and electronic package utilizing same
US20030022013A1 (en) * 2001-02-16 2003-01-30 International Business Machines Corporation Drill stack formation
US20020170827A1 (en) * 2001-02-28 2002-11-21 Shuichi Furuya Multilayer substrate for a buildup with a via, and method for producing the same
US20020172019A1 (en) * 2001-05-21 2002-11-21 Matsushita Electric Works, Ltd. Method of manufacturing printed wiring board
US20020190378A1 (en) * 2001-06-19 2002-12-19 Shih-Ping Hsu Substrate within a Ni/Au structure electroplated on electrical contact pads and method for fabricating the same
US6586687B2 (en) * 2001-09-10 2003-07-01 Ttm Technologies, Inc. Printed wiring board with high density inner layer structure
US6541589B1 (en) * 2001-10-15 2003-04-01 Gore Enterprise Holdings, Inc. Tetrafluoroethylene copolymer
US7164197B2 (en) * 2003-06-19 2007-01-16 3M Innovative Properties Company Dielectric composite material

Cited By (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090039525A1 (en) * 2006-01-10 2009-02-12 Valeo Etudes Electroniques Method of Welding Together at Least Two Stacked Members
US8723079B2 (en) * 2006-01-10 2014-05-13 Valeo Etudes Electroniques Laser soldering using thermal characteristics
US20090311537A1 (en) * 2008-06-13 2009-12-17 E.I. Du Pont De Nemours And Company Insulating paste for low temperature curing application
US20110218287A1 (en) * 2008-09-25 2011-09-08 Siemens Aktiengesellschaft Coatings for electronic circuits
TWI395310B (en) * 2010-04-29 2013-05-01 Advanced Semiconductor Eng Substrate, semiconductor package using the same and manufacturing method thereof
US20180070435A1 (en) * 2013-07-11 2018-03-08 Murata Manufacturing Co., Ltd. Multilayer resin substrate, and method of manufacturing multilayer resin substrate
US9848489B2 (en) * 2013-07-11 2017-12-19 Murata Manufacturing Co., Ltd. Multilayer resin substrate, and method of manufacturing multilayer resin substrate
US10219367B2 (en) * 2013-07-11 2019-02-26 Murata Manufacturing Co., Ltd. Multilayer resin substrate, and method of manufacturing multilayer resin substrate
CN104427793A (en) * 2013-09-06 2015-03-18 欣兴电子股份有限公司 Manufacturing method of multilayer circuit board
CN104427792A (en) * 2013-09-06 2015-03-18 欣兴电子股份有限公司 Manufacturing method of multilayer circuit board
US20150121693A1 (en) * 2013-11-07 2015-05-07 Unimicron Technology Corp. Manufacturing method for multi-layer circuit board
US9198303B2 (en) * 2013-11-07 2015-11-24 Unimicron Technology Corp. Manufacturing method for multi-layer circuit board
US20160163611A1 (en) * 2014-12-03 2016-06-09 International Business Machines Corporation Laminate substrates having radial cut metallic planes
US9818682B2 (en) * 2014-12-03 2017-11-14 International Business Machines Corporation Laminate substrates having radial cut metallic planes
US11285700B2 (en) * 2016-03-10 2022-03-29 Mitsui Mining & Smelting Co., Ltd. Multilayer laminate and method for producing multilayer printed wiring board using same
CN110651007A (en) * 2017-06-09 2020-01-03 长濑化成株式会社 Epoxy resin composition, electronic component mounting structure, and method for producing same
US11608435B2 (en) 2017-06-09 2023-03-21 Nagase Chemtex Corporation Epoxy resin composition, electronic component mounting structure, and method for producing the same
US11031766B2 (en) * 2018-04-05 2021-06-08 Nexans Cable accessory with improved thermal conductivity

Also Published As

Publication number Publication date
US20080003407A1 (en) 2008-01-03
US7270845B2 (en) 2007-09-18
EP1583108A1 (en) 2005-10-05
TW200614276A (en) 2006-05-01
US8445094B2 (en) 2013-05-21
JP2005294829A (en) 2005-10-20

Similar Documents

Publication Publication Date Title
US8445094B2 (en) Circuitized substrate with dielectric layer having dielectric composition not including continuous or semi-continuous fibers
US7508076B2 (en) Information handling system including a circuitized substrate having a dielectric layer without continuous fibers
US7416972B2 (en) Method of making same low moisture absorptive circuitized substrave with reduced thermal expansion
US8499440B2 (en) Method of making halogen-free circuitized substrate with reduced thermal expansion
US7429789B2 (en) Fluoropolymer dielectric composition for use in circuitized substrates and circuitized substrate including same
US8198551B2 (en) Power core for use in circuitized substrate and method of making same
US8211790B2 (en) Multilayered circuitized substrate with P-aramid dielectric layers and method of making same
US20070215381A1 (en) Processes for manufacturing printed wiring boards possessing electrically conductive constraining cores
US8163642B1 (en) Package substrate with dual material build-up layers
US20100224397A1 (en) Wiring board and method for manufacturing the same
KR20040027326A (en) Wiring substrate
US8084863B2 (en) Circuitized substrate with continuous thermoplastic support film dielectric layers
JP2007266606A (en) Fluoropolymer insulating composition for circuit board, and circuit board including same
US7145221B2 (en) Low moisture absorptive circuitized substrate, method of making same, electrical assembly utilizing same, and information handling system utilizing same
US20090258161A1 (en) Circuitized substrate with P-aramid dielectric layers and method of making same
JP2007129215A (en) Dielectric composition for use in circuit board and circuit board formed using the same
US20110207866A1 (en) Halogen-Free Dielectric Composition For use As Dielectric Layer In Circuitized Substrates
US7931830B2 (en) Dielectric composition for use in circuitized substrates and circuitized substrate including same
JP2004111945A (en) Wiring board and manufacturing method of the same
JP2006203142A (en) Multilayer printed circuit board for semiconductor package

Legal Events

Date Code Title Description
AS Assignment

Owner name: ENDICOTT INTERCONNECT TECHNOLOGIES, INC., NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JAPP, ROBERT;PAPATHOMAS, KOSTAS;REEL/FRAME:015171/0388

Effective date: 20040330

AS Assignment

Owner name: WACHOVIA BANK, NATIONAL ASSOCIATION, AS AGENT, MAS

Free format text: SECURITY AGREEMENT;ASSIGNOR:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;REEL/FRAME:016561/0605

Effective date: 20050407

AS Assignment

Owner name: WACHOVIA CAPITAL FINANCE CORPORATION ( NEW ENGLAND

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WACHOVIA BANK, NATIONAL ASSOCIATION, AS AGENT;REEL/FRAME:019304/0676

Effective date: 20070423

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: ENDICOTT INTERCONNECT TECHNOLOGIES, INC., NEW YORK

Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:WACHOVIA CAPITAL FINANCE CORPORATION;REEL/FRAME:021861/0869

Effective date: 20080930

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT

Free format text: SECURITY AGREEMENT;ASSIGNOR:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;REEL/FRAME:021912/0908

Effective date: 20080930

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: PNC BANK, NATIONAL ASSOCIATION, PENNSYLVANIA

Free format text: SECURITY AGREEMENT;ASSIGNORS:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;EI TRANSPORTATION COMPANY LLC;ENDICOTT MEDTECH, INC.;REEL/FRAME:028230/0798

Effective date: 20120210

Owner name: ENDICOTT INTERCONNECT TECHNOLOGIES, INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:028230/0611

Effective date: 20120210

AS Assignment

Owner name: INTEGRIAN HOLDINGS, LLC, NEW YORK

Free format text: ASSIGNMENT OF SECURITY AGREEMENT;ASSIGNOR:PNC BANK, NATIONAL ASSOCIATION;REEL/FRAME:029938/0823

Effective date: 20130306

AS Assignment

Owner name: M&T BANK, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;EI TRANSPORTATION COMPANY LLC;ENDICOTT MEDTECH, INC.;AND OTHERS;REEL/FRAME:030359/0057

Effective date: 20130313

AS Assignment

Owner name: MAINES, DAVID, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;REEL/FRAME:030599/0918

Effective date: 20130612

Owner name: MAINES, WILLIAM, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;REEL/FRAME:030599/0918

Effective date: 20130612

FEPP Fee payment procedure

Free format text: PAT HOLDER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: LTOS); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

AS Assignment

Owner name: ENDICOTT INTERCONNECT TECHNOLOGIES, INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNORS:MAINES, WILLIAM;MAINES, DAVID;REEL/FRAME:035098/0968

Effective date: 20150130

AS Assignment

Owner name: I3 ELECTRONICS, INC., NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ENDICOTT INTERCONNECT TECHNOLOGIES, INC.;REEL/FRAME:035442/0569

Effective date: 20150415

REMI Maintenance fee reminder mailed
FPAY Fee payment

Year of fee payment: 8

SULP Surcharge for late payment

Year of fee payment: 7

AS Assignment

Owner name: M&T BANK, NEW YORK

Free format text: SECURITY INTEREST;ASSIGNOR:I3 ELECTRONICS, INC.;REEL/FRAME:040608/0626

Effective date: 20161103

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2553); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Year of fee payment: 12

AS Assignment

Owner name: TTM TECHNOLOGIES NORTH AMERICA, LLC, MISSOURI

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:I3 ELECTRONICS, INC.;REEL/FRAME:049758/0265

Effective date: 20190612

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS

Free format text: PATENT SECURITY AGREEMENT (TERM LOAN);ASSIGNORS:TELEPHONICS CORPORATION;TTM TECHNOLOGIES, INC.;TTM TECHNOLOGIES NORTH AMERICA, LLC;REEL/FRAME:063804/0745

Effective date: 20230530

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS

Free format text: PATENT SECURITY AGREEMENT (ABL);ASSIGNORS:TELEPHONICS CORPORATION;TTM TECHNOLOGIES, INC.;TTM TECHNOLOGIES NORTH AMERICA, LLC;REEL/FRAME:063804/0702

Effective date: 20230530