[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

US20050061447A1 - Plasma etching apparatus - Google Patents

Plasma etching apparatus Download PDF

Info

Publication number
US20050061447A1
US20050061447A1 US10/945,779 US94577904A US2005061447A1 US 20050061447 A1 US20050061447 A1 US 20050061447A1 US 94577904 A US94577904 A US 94577904A US 2005061447 A1 US2005061447 A1 US 2005061447A1
Authority
US
United States
Prior art keywords
ring
focus ring
plasma etch
electrostatic chuck
etch apparatus
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/945,779
Inventor
Yong-Dae Kim
Soon-Ho Yon
Do-hyeong Kim
Doo-Won Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KIM, DO-HYEONG, LEE, DO0-WON, KIM, YONG-DAE, YON, SOON-HO
Publication of US20050061447A1 publication Critical patent/US20050061447A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/3065Plasma etching; Reactive-ion etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J37/00Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
    • H01J37/32Gas-filled discharge tubes
    • H01J37/32431Constructional details of the reactor
    • H01J37/32623Mechanical discharge control means
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J37/00Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
    • H01J37/32Gas-filled discharge tubes
    • H01J37/32431Constructional details of the reactor
    • H01J37/32623Mechanical discharge control means
    • H01J37/32642Focus rings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6831Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using electrostatic chucks

Definitions

  • This disclosure relates to an apparatus for fabricating semiconductor devices, and more particularly, to a plasma etching apparatus for fabricating semiconductor devices.
  • a process of fabricating semiconductor devices includes etching a material layer formed on a semiconductor wafer using a predetermined etching apparatus. For example, an insulation layer is etched to form a contact hole using a predetermined etching apparatus.
  • the etching apparatus can be classified as a dry etch apparatus or wet etch apparatus.
  • the wet etch apparatus can treat a plurality of wafers at once, an etch process of forming the contact hole can't be proceeded in the wet etch apparatus due to isotropy of the wet etch.
  • the dry etch apparatus can anisotropically etch a material layer using plasma.
  • the dry etch apparatus can be used in an etch process of forming the contact hole.
  • the dry etch apparatus can be classified into physical dry etch apparatus and chemical dry etch apparatus.
  • the physical dry etch apparatus employs a process of accelerating ions formed in a plasma by an electric field and impacting the ions with respect to the material layer.
  • the physical dry etch apparatus has a superior anisotropic etch characteristic but a bad etch selectivity with respect to a layer under the material layer.
  • the chemical dry etch apparatus etches the material layer using a chemical reaction radicals formed in the plasma.
  • the chemical dry etch apparatus has a superior etch selectivity but a possibility of an isotropic etch characteristic.
  • an ion-enhanced plasma etch method having superior etch selectivity and anisotropic etch characteristics, may be used for the purposes described above.
  • a plasma etch apparatus includes a reaction chamber and an upper electrode and a lower electrode that are disposed in the reaction chamber.
  • the lower electrode is used as a susceptor when a wafer is loaded.
  • the upper electrode is disposed over the lower electrode so that it is parallel to the lower electrode.
  • etch gas is supplied into the reaction chamber.
  • the etch gas is ionized between the upper and lower electrodes to from an etch gas in a plasma state used for etching a material layer located on the wafer.
  • the plasma etch apparatus is required to have a finer and more uniform etch characteristic and/or a faster etch rate.
  • the plasma etch apparatus has a problem related to the formation of by-products.
  • by-products containing carbon can be generated of a polymeric type.
  • Most of the by-products are generally exhausted out of for the reaction chamber with a carrier gas, but some of the by-products which is not fully exhausted can pollute the reaction chamber.
  • the Korean patent application number 10-1996-0020284 discloses a method of using a material having a high thermal conductivity as a part of the process chamber in order to minimize pollution of the reaction chamber due to the by-products.
  • this method can't effectively prevent an electrostatic chuck 150 , a focus ring 110 surrounding the electrostatic chuck 150 , cover rings 130 and 140 and a bottom supporter 120 from being polluted by the polymer-typed by-product 155 , thereby causing a problem.
  • FIG. 1B is a photograph showing an edge surface of the electrostatic chuck 150 exposed by decomposing the focus ring 110 . As seen in FIG. 1B , much of the polymer-type by-product 155 is attached to the edge of the electrostatic chuck 150 . This polymer-type by-product may cause a problem in that the photoresist can become damaged.
  • an etch process is performed using a photoresist pattern as a etch mask pattern.
  • the photoresist may be damaged in the plasma etch process by using the high-frequency power.
  • the photoresist may be boiled or burnt (Refer to FIGS. 1C and 1D ).
  • One feature of the present invention is to provide a plasma etch apparatus having more stable etch characteristics.
  • a plasma etch apparatus includes a focus ring. More particularly, the plasma etch apparatus includes an electrostatic chuck for loading a wafer in the apparatus; an insulation portion surrounding the electrostatic chuck; and a focus ring disposed on the electrostatic chuck and the insulation portion. A portion of the focus ring has a concave-convex configuration.
  • the electrostatic chuck may include a center portion having a diameter shorter than the diameter of the wafer; and a peripheral portion having a top surface lower than the center portion and surrounding the center portion.
  • the insulation portion may include a bottom supporter surrounding the electrostatic chuck; and a cover ring spaced from the electrostatic chuck and disposed on the bottom supporter.
  • the focus ring may cover at least a section of a top surface of the peripheral portion and an inner top surface of the cover ring and have at least one protruded portion or at least one groove.
  • the cover ring includes an outer cover ring disposed on edge of a top surface of the bottom supporter; and an inner cover ring disposed between the outer cover ring and the focus ring.
  • the inner cover ring may have an extension portion which extends to a bottom of the focus ring.
  • a top surface and an outer sidewall of the outer cover ring form a curved section and a section of the outer cover ring includes a curved fan shape.
  • a bottom surface of the outer cover ring may be lower than the inner cover ring.
  • the outer cover ring and the inner cover ring may be formed of quartz or aluminum coated with yttrium oxide (Y 2 O 3 ), and the focus ring may be formed of silicon.
  • the insulation portion has a groove of a generally circle shape and the focus ring has a protruded portion of a generally circle shape fittingly engaged within the groove.
  • the inner cover ring has a groove of a generally circle shape and the focus ring has a protruded portion of a circle shape fittingly engaged within the groove.
  • the focus ring has a groove of a circle shape and the insulation portion has a generally circular-shaped protruded portion fittingly engaged within the groove.
  • the focus ring has a groove of a generally circular shape and the inner cover ring has a generally circular-shaped protruded portion fittingly engaged within the groove.
  • sections of the focus ring and the insulation portion have ripple patterns fittingly engaged with respect to each other.
  • Sections of the focus ring and the inner covering have ripple patterns which are fittingly engaged with respect to each other.
  • the gap between the focus ring and the center portion ranges preferably from about 0.01 to about 0.2 mm.
  • the gap between the focus ring and the insulation portion ranges preferably from about 0.01 to about 0.2 mm.
  • the top surface of the inner ring is lower than the top surface of the electrostatic chuck by a distance of from about 0.1 mm to 0.7 mm.
  • the top surface of the insulation portion may have a height equal to or lower than an utmost surface of the focus ring.
  • FIG. 1A is a cross-sectional view showing portions of a plasma etch apparatus according to certain conventional technology.
  • FIG. 1B is a photograph showing polymer-typed by-products attached to an electrostatic chuck of a plasma etch apparatus according to certain conventional technology.
  • FIGS 1 C and 1 D are photographs showing examples of process failures that may occur in a plasma etch apparatus according to certain conventional technology.
  • FIG. 2 is a diagram showing a plasma etch apparatus according to an embodiment of the present invention.
  • FIGS. 3 through 5 are cross-sectional views showing embodiments of a plasma etch apparatus having a focus ring according to the present invention.
  • FIGS. 6A, 7A , 8 A and 9 A are perspective views showing embodiments of a plasma etch apparatus having a focus ring according to the present invention.
  • FIGS. 6B, 7B , 8 B and 9 B are perspective views showing embodiments of a plasma etch apparatus having an inner cover ring according to the present invention.
  • FIG. 10 is a cross-sectional view showing a position of a focus ring composing a plasma etch apparatus according to an embodiment of the present invention.
  • a plasma etch apparatus 1 includes a reaction chamber 5 wherein a wafer W is loaded.
  • the reaction chamber 5 provides a space where an etch process can be performed with respect to the loaded wafer W, and preferably includes a susceptor 10 where the wafer W is loaded and an upper electrode 20 disposed on the susceptor 10 .
  • the susceptor 10 and the upper electrode 20 each are generally cylindrically shaped.
  • the reaction chamber 5 is preferably grounded through a ground line 9 .
  • the susceptor 10 is connected to a first high-frequency power source 42 generating high-frequency electric power of about 2 MHz through a first matcher and used as a lower electrode. Additionally, the susceptor 10 includes a predetermined temperature controller (not illustrated), for example, a heater (not illustrated) such as a ceramic heater or a cooler such as a coolant-circulation line.
  • a predetermined temperature controller for example, a heater (not illustrated) such as a ceramic heater or a cooler such as a coolant-circulation line.
  • the wafer W loaded on the susceptor 10 can be kept to have a constant temperature due to the temperature controller.
  • the temperature controller is controlled by a predetermined automatic controller having a temperature sensor in order to automatically keep the temperature of the susceptor 10 constant.
  • an electrostatic chuck 12 is disposed on the susceptor 10 .
  • the electrostatic chuck 12 includes two polyimide films and a conductive thin layer interposed between the films.
  • the conductive thin layer is connected to a direct current power source 45 having a high voltage located outside of the reaction chamber 5 .
  • a direct current power source 45 having a high voltage located outside of the reaction chamber 5 .
  • charges are generated at surfaces of the polyimide film to generate a coulomb force fixing the wafer W on the electrostatic chuck 12 .
  • a method of fixing the wafer W is not limited as the method of using the electrostatic chuck 12 .
  • the wafer W can be fixed using a mechanical device such as a clamp.
  • the susceptor 10 can include at least three lift pins 14 penetrating the electrostatic chuck 12 .
  • the lift pins 14 function for moving the wafer W loaded in the reaction chamber 5 down to the upper surface of the electrostatic chuck 12 .
  • Insulation portions 30 surrounding the electrostatic chuck 12 are disposed at the upper edges of the susceptor 10 .
  • the insulation portions 30 are generally ring shaped and are preferably formed of quartz.
  • a focus ring 50 having a generally ring shape is disposed on a boundary between the insulation portions 30 and the electrostatic chuck 12 .
  • the focus ring 50 and the insulation portions 30 are explained in detail by referring to FIGS. 3 through 10 .
  • the upper electrode 20 is parallel to the susceptor 10 and disposed on the electrostatic chuck 12 .
  • the upper electrode 20 is connected to a second high-frequency power source 44 generating an electric power of high frequency of about 60 MHz through a second matcher 43 .
  • a gap “h 1 ” between a bottom surface of the upper electrode 20 and an upper surface of the electrostatic chuck 12 preferably ranges in size from about 20 mm to about 40 mm for imparting superior etch characteristics.
  • a bottom surface of the upper electrode 20 i.e., a surface 22 adjacent to the electrostatic chuck 12
  • the silicon preferably has a predetermined thickness so that a high-frequency power used for the plasma etch can penetrate the silicon.
  • the upper electrode 20 may be formed of components including aluminum and anodized aluminum.
  • a gas inlet 23 is disposed on the upper electrode 20 in order to supply gas for the etch process.
  • the gas inlet 23 is connected to a reaction gas supply source 47 through a gas supply line 46 , a valve 48 , and a mass flow controller (MFC) 49 , which are disposed in the gas supply line 46 for controlling flow rate.
  • the upper electrode 20 may be a path for supplying the reaction gas into the reaction chamber 5 .
  • the upper electrode 20 includes a plurality of layers having a plurality of holes 25 .
  • a bottom layer 22 of the upper electrode 20 composing an inner wall of the reaction chamber 5 , which is formed of silicon as described above. Consequently, the upper electrode 20 preferably has both shower head structure and hollow structure for a uniform distribution of the supplied gas.
  • the reaction chamber 5 is connected to a predetermined decompression device 7 , such as a vacuum pump through an exhaust pipe 6 disposed within a predetermined region.
  • a predetermined decompression device 7 such as a vacuum pump
  • the reaction chamber 5 can be maintained at a low inner pressure required for a superior etch characteristic.
  • an inner pressure of the reaction chamber 5 is preferably from about 10 to 100 mTorr, more preferably from about 15 to about 75 mTorr, and most preferably from about 25 to about 50 mTorr.
  • a pressure sensor 8 monitors the inner pressure of the reaction chamber 5 and a controller 3 processes the result measured by the pressure sensor 8 .
  • the pressure sensor 8 may be disposed in the plasma etch apparatus 1 .
  • the decompression device 7 is controlled by the controller 3 analyzing the result measured by the pressure sensor 8 to keep an inner pressure of the reaction chamber 5 at a predetermined value.
  • a gate valve 52 is disposed on a sidewall of the reaction chamber 5 , and a loadlock chamber 50 is connected to the gate valve 52 .
  • a wafer transfer arm 54 is disposed at the loadlock chamber 50 .
  • the wafer W is loaded from the loadlock chamber 50 into the reaction chamber 5 using the wafer transfer arm 54 .
  • the wafer W is loaded on the lift pins 14 and, then onto the electrostatic chuck 12 by moving down the lift pins 14 .
  • the gate valve 52 is closed.
  • the inner pressure of the reaction chamber 5 is decompressed to a predetermined value using the decompression device 7 , and then a predetermined reaction gas is supplied into the reaction chamber 5 from the reaction gas supply source 47 .
  • a high-frequency electric power is supplied by operating the second high-frequency power source 44 to ionize the reaction gas.
  • a reaction gas having a plasma state is formed between the upper electrode 20 and the loaded wafer W.
  • the ions of the reaction gas of the plasma state are projected onto the wafer W and on the electrostatic chuck 12 to etch the silicon oxide formed on the wafer W.
  • the incidence rate of the plasma is controlled by a power supplied by the first high-frequency power source 42 .
  • the power supplied to the susceptor 10 may be less than that supplied to the upper electrode 20 .
  • the wafer W is unloaded from the reaction chamber 5 .
  • the unloading process is preferably performed in reverse order of the loading process of the wafer, but individual unloading steps may be changed.
  • the electrostatic chuck 12 having a generally cylinder shape is disposed on the susceptor 10 .
  • the electrostatic chuck 12 includes a center portion 16 , where the wafer W is loaded, and a peripheral portion 18 having a top surface which is at a lower level than the center portion 16 .
  • the electrostatic chuck 12 is surrounded by the insulation portion 30 having the generally circular shape.
  • the insulation portion 30 is generally formed of quartz but may be formed of aluminum oxide (Al 2 O 3 ) and aluminum coated by yttrium oxide (Y 2 O 3 ). According to an embodiment of the present invention, the insulation portion 30 may include a bottom supporter 37 , an outer cover ring 34 and an inner cover ring 33 .
  • the bottom supporter 37 is formed of quartz and surrounds the electrostatic chuck 12 .
  • the height of the top surface of the bottom supporter 37 may be lowered along an outer direction with respect to the electrostatic chuck 12 .
  • the bottom supporter 12 has first, second and third upper surfaces 37 a, 37 b and 37 c of different relative levels.
  • the first upper surface 37 a is at the highest level of the three upper surfaces 37 a, 37 b and 37 c, and is preferably at the same level as the peripheral portion 18 .
  • the outer cover ring 34 is disposed on the third upper surface 37 c at the lowest level of the three upper surfaces 37 a, 37 b and 37 c.
  • the inner cover ring 33 is disposed on the second upper surface 37 b at an intermediate level.
  • the outer cover ring 34 is formed of quartz or yttrium oxide (Y 2 O 3 ) and, as described above, is disposed on the third upper surface 37 c.
  • An outer arcuate portion 34 a of the outer cover ring has a generally curved configuration. That is, an upper surface and an outer sidewall of the outer cover ring 34 form a generally curved line so that a cross-sectional view of the outer cover ring 34 has a generally curved shape.
  • the inner cover ring 33 which is formed of quartz or aluminum coated by yttrium oxide (Y 2 O 3 ), and as described above, is disposed on the second upper surface 37 b at an intermediate height. Consequently, the inner cover ring 33 is disposed between the outer cover ring 34 and the bottom supporter 37 .
  • the inner cover ring 33 includes an extension portion 31 adjacent to the electrostatic chuck 12 and an exposure portion 32 whose upper surface is exposed.
  • the upper surface of the extension portion 31 is at the same level as the first top surface 37 a.
  • the upper surfaces of the extension portion 31 , the peripheral portion 18 and the first top surface 37 a have substantially the same height. However, various embodiments at differing heights of these surfaces may be possible.
  • the exposure portion 32 preferably has the same height as the upper portion of the outer cover ring 34 but is lower than the upper surface of the focus ring 50 .
  • the focus ring 50 of the circle type is disposed on the extension portion 31 , the peripheral portion 18 and the first top surface 37 a, respectively, to focus the plasma on the wafer W.
  • the focus ring 50 is generally formed of silicon and may include an inner ring 51 and an outer ring 52 thicker than the inner ring 51 .
  • the focus ring 50 and the inner cover ring 51 have concave-convex structures fittingly engaged with respect to each other.
  • a protruding portion 90 is disposed under the focus ring 50 and a complimentary groove 92 fittingly engaged to the protruding portion 90 is formed on the extension portion 31 (Refer to FIGS. 3, 6A and 6 B).
  • the protruding portion 90 and the groove 92 may be formed at the outer bottom surface of the focus ring 50 and on the outer surface of the extension portion 31 as illustrated in FIGS. 7A and 7B , respectively.
  • a groove 92 ′ is formed at the bottom surface of the focus ring 50 and a protruding portion 90 ′ may be formed at the inner cover ring 51 (Refer to FIGS. 4, 8A and 8 B).
  • the groove 92 ′ and the protruded portion 90 ′ also preferably have a generally circular shape.
  • the focus ring 50 and the insulation portion 30 can have complimentary ripple patterns 97 which fittingly engage each other (Refer to FIGS. 5, 9A and 9 B).
  • the ripple patterns 97 are formed under the outer ring 52 and on the extension portion 31 .
  • the distance from a top surface of the exposure portion 32 to an inner bottom surface of the focus ring 50 will be lengthened due to this concave-convex structural configuration.
  • the inner cover ring 51 of the quartz is etched during the etch process to lower the top surface of the exposure portion 32 .
  • the etching by-products may be accumulated at a bottom surface of the focus ring 50 , but the concave-convex structure minimizes accumulation of these by-products.
  • a radius r 1 of the center portion 16 is shorter than a radius r 2 of the wafer W.
  • an edge of the wafer W disposed on the electrostatic chuck 12 overlaps the center portion 16 a distance equal to the difference of the respective radii, i.e., r 2 -r 1 .
  • a thickness h 2 of the inner ring 51 is thinner than a difference h 3 of height of the center portion 16 .
  • a gap hd between a bottom surface of the wafer W and a top surface of the inner ring 51 is preferably ranging from about 0.1 to about 0.7 mm.
  • a gap 1 1 between the center 16 and the inner ring 51 is preferably ranging from about 0.01 to about 0.2 mm.
  • a gap between the focus ring 50 and the insulation portion 30 is also preferably ranging from about 0.01 to about 0.2 mm.
  • a top surface of the outer ring 52 preferably has a height equal to or higher than a top surface of the wafer W loaded on the electrostatic chuck 12 .
  • the plasma etch apparatus having a focus ring of a concave-convex structure according to the present invention may provide more stable etch characteristics. For example, although photoresists on 137 wafers were damaged in a conventional etch apparatus, photoresist on only 4 wafers were damaged in the present etch apparatus. Consequently, the plasma etch apparatus according to the present invention can minimize failure such as the damage of the photoresist during the etch process.
  • a focus ring included in the plasma etch apparatus of the present invention has a concave-convex structure.
  • an overall path where by-products penetrate to a bottom surface of the focus ring is lengthened to minimize occurrence of problems such as electric discharge due to an accumulation of the by-products. Consequently, it is possible to fabricate a plasma etch apparatus having more stable etch characteristics.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Plasma & Fusion (AREA)
  • Chemical & Material Sciences (AREA)
  • Analytical Chemistry (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Drying Of Semiconductors (AREA)

Abstract

A plasma etch apparatus is disclosed. The plasma etch apparatus includes an electrostatic chuck for loading a wafer; an insulation portion surrounding the electrostatic chuck; and a focus ring disposed on the electrostatic chuck and the insulation portion. The focus ring has a concave-convex configuration.

Description

  • This application claims priority from Korean Patent Application No. 2003-65129, filed on Sep. 19, 2004, the contents of which are incorporated herein by reference in their entirety.
  • BACKGROUND OF THE INVENTION
  • 1. Field of this Invention
  • This disclosure relates to an apparatus for fabricating semiconductor devices, and more particularly, to a plasma etching apparatus for fabricating semiconductor devices.
  • 2. Description of Prior Art
  • A process of fabricating semiconductor devices includes etching a material layer formed on a semiconductor wafer using a predetermined etching apparatus. For example, an insulation layer is etched to form a contact hole using a predetermined etching apparatus. The etching apparatus can be classified as a dry etch apparatus or wet etch apparatus. Although the wet etch apparatus can treat a plurality of wafers at once, an etch process of forming the contact hole can't be proceeded in the wet etch apparatus due to isotropy of the wet etch. However, the dry etch apparatus can anisotropically etch a material layer using plasma. Thus, the dry etch apparatus can be used in an etch process of forming the contact hole.
  • The dry etch apparatus can be classified into physical dry etch apparatus and chemical dry etch apparatus. The physical dry etch apparatus employs a process of accelerating ions formed in a plasma by an electric field and impacting the ions with respect to the material layer. The physical dry etch apparatus has a superior anisotropic etch characteristic but a bad etch selectivity with respect to a layer under the material layer. However, the chemical dry etch apparatus etches the material layer using a chemical reaction radicals formed in the plasma. The chemical dry etch apparatus has a superior etch selectivity but a possibility of an isotropic etch characteristic. Recently, by combining all advantages of the physical and chemical dry etch apparatuses, an ion-enhanced plasma etch method, having superior etch selectivity and anisotropic etch characteristics, may be used for the purposes described above.
  • A dry etch apparatus employing a plasma, which may be conducted using plasma etch apparatus, has been disclosed in a Korean patent application number 10-1996-0020284. Generally, a plasma etch apparatus includes a reaction chamber and an upper electrode and a lower electrode that are disposed in the reaction chamber. The lower electrode is used as a susceptor when a wafer is loaded. The upper electrode is disposed over the lower electrode so that it is parallel to the lower electrode.
  • In the plasma etch chamber, after a wafer is loaded onto the susceptor, high-frequency power is supplied to the upper and lower electrodes while an etch gas is supplied into the reaction chamber. The etch gas is ionized between the upper and lower electrodes to from an etch gas in a plasma state used for etching a material layer located on the wafer.
  • However, as semiconductor devices become more highly integrated, the plasma etch apparatus is required to have a finer and more uniform etch characteristic and/or a faster etch rate. On the contrary, the plasma etch apparatus has a problem related to the formation of by-products. For example, in the case that silicon oxide is etched using a gas containing carbon and fluorine, such as CF4 or CHF3, by-products containing carbon can be generated of a polymeric type. Most of the by-products are generally exhausted out of for the reaction chamber with a carrier gas, but some of the by-products which is not fully exhausted can pollute the reaction chamber.
  • The Korean patent application number 10-1996-0020284 discloses a method of using a material having a high thermal conductivity as a part of the process chamber in order to minimize pollution of the reaction chamber due to the by-products. However, as illustrated in FIG. 1A, this method can't effectively prevent an electrostatic chuck 150, a focus ring 110 surrounding the electrostatic chuck 150, cover rings 130 and 140 and a bottom supporter 120 from being polluted by the polymer-typed by-product 155, thereby causing a problem. FIG. 1B is a photograph showing an edge surface of the electrostatic chuck 150 exposed by decomposing the focus ring 110. As seen in FIG. 1B, much of the polymer-type by-product 155 is attached to the edge of the electrostatic chuck 150. This polymer-type by-product may cause a problem in that the photoresist can become damaged.
  • Usually, an etch process is performed using a photoresist pattern as a etch mask pattern. In the case that the by-product 155 is accumulated on the edge of the electrostatic chuck 150, the photoresist may be damaged in the plasma etch process by using the high-frequency power. For example, the photoresist may be boiled or burnt (Refer to FIGS. 1C and 1D).
  • The chance that the photoresist will become damaged will increase as time goes on, even after maintaining the plasma etch apparatus. When the focus ring 110 is dismantled for maintenance, much of polymer 155 attached on a surface of the electrostatic chuck 150 can occur as shown in FIG. 1 b. The damage to the photoresist causes a failure of a product. For this reason, a new plasma etch apparatus is required to have more stable etch characteristics.
  • SUMMARY
  • One feature of the present invention is to provide a plasma etch apparatus having more stable etch characteristics.
  • A plasma etch apparatus according to an embodiment of the present invention includes a focus ring. More particularly, the plasma etch apparatus includes an electrostatic chuck for loading a wafer in the apparatus; an insulation portion surrounding the electrostatic chuck; and a focus ring disposed on the electrostatic chuck and the insulation portion. A portion of the focus ring has a concave-convex configuration.
  • The electrostatic chuck may include a center portion having a diameter shorter than the diameter of the wafer; and a peripheral portion having a top surface lower than the center portion and surrounding the center portion. The insulation portion may include a bottom supporter surrounding the electrostatic chuck; and a cover ring spaced from the electrostatic chuck and disposed on the bottom supporter. The focus ring may cover at least a section of a top surface of the peripheral portion and an inner top surface of the cover ring and have at least one protruded portion or at least one groove.
  • Preferably, the cover ring includes an outer cover ring disposed on edge of a top surface of the bottom supporter; and an inner cover ring disposed between the outer cover ring and the focus ring. At this time, the inner cover ring may have an extension portion which extends to a bottom of the focus ring. A top surface and an outer sidewall of the outer cover ring form a curved section and a section of the outer cover ring includes a curved fan shape. A bottom surface of the outer cover ring may be lower than the inner cover ring. At this time, the outer cover ring and the inner cover ring may be formed of quartz or aluminum coated with yttrium oxide (Y2O3), and the focus ring may be formed of silicon.
  • According to an embodiment of the present invention, the insulation portion has a groove of a generally circle shape and the focus ring has a protruded portion of a generally circle shape fittingly engaged within the groove. Particularly, the inner cover ring has a groove of a generally circle shape and the focus ring has a protruded portion of a circle shape fittingly engaged within the groove.
  • According to another embodiment of the present invention, the focus ring has a groove of a circle shape and the insulation portion has a generally circular-shaped protruded portion fittingly engaged within the groove. The focus ring has a groove of a generally circular shape and the inner cover ring has a generally circular-shaped protruded portion fittingly engaged within the groove.
  • According to still another embodiment of the present invention, sections of the focus ring and the insulation portion have ripple patterns fittingly engaged with respect to each other. Sections of the focus ring and the inner covering have ripple patterns which are fittingly engaged with respect to each other.
  • The gap between the focus ring and the center portion ranges preferably from about 0.01 to about 0.2 mm. The gap between the focus ring and the insulation portion ranges preferably from about 0.01 to about 0.2 mm. The top surface of the inner ring is lower than the top surface of the electrostatic chuck by a distance of from about 0.1 mm to 0.7 mm. Furthermore, the top surface of the insulation portion may have a height equal to or lower than an utmost surface of the focus ring.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A is a cross-sectional view showing portions of a plasma etch apparatus according to certain conventional technology.
  • FIG. 1B is a photograph showing polymer-typed by-products attached to an electrostatic chuck of a plasma etch apparatus according to certain conventional technology.
  • FIGS 1C and 1D are photographs showing examples of process failures that may occur in a plasma etch apparatus according to certain conventional technology.
  • FIG. 2 is a diagram showing a plasma etch apparatus according to an embodiment of the present invention.
  • FIGS. 3 through 5 are cross-sectional views showing embodiments of a plasma etch apparatus having a focus ring according to the present invention.
  • FIGS. 6A, 7A, 8A and 9A are perspective views showing embodiments of a plasma etch apparatus having a focus ring according to the present invention.
  • FIGS. 6B, 7B, 8B and 9B are perspective views showing embodiments of a plasma etch apparatus having an inner cover ring according to the present invention.
  • FIG. 10 is a cross-sectional view showing a position of a focus ring composing a plasma etch apparatus according to an embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
  • Referring to FIG. 2, a plasma etch apparatus 1 according to an embodiment of the present invention includes a reaction chamber 5 wherein a wafer W is loaded. The reaction chamber 5 provides a space where an etch process can be performed with respect to the loaded wafer W, and preferably includes a susceptor 10 where the wafer W is loaded and an upper electrode 20 disposed on the susceptor 10. The susceptor 10 and the upper electrode 20 each are generally cylindrically shaped. The reaction chamber 5 is preferably grounded through a ground line 9.
  • According to an embodiment of the present invention, the susceptor 10 is connected to a first high-frequency power source 42 generating high-frequency electric power of about 2 MHz through a first matcher and used as a lower electrode. Additionally, the susceptor 10 includes a predetermined temperature controller (not illustrated), for example, a heater (not illustrated) such as a ceramic heater or a cooler such as a coolant-circulation line. The wafer W loaded on the susceptor 10 can be kept to have a constant temperature due to the temperature controller. Preferably, the temperature controller is controlled by a predetermined automatic controller having a temperature sensor in order to automatically keep the temperature of the susceptor 10 constant.
  • In order to fix the wafer W, an electrostatic chuck 12 is disposed on the susceptor 10. According to an embodiment of the present invention, the electrostatic chuck 12 includes two polyimide films and a conductive thin layer interposed between the films. At this time, the conductive thin layer is connected to a direct current power source 45 having a high voltage located outside of the reaction chamber 5. When a predetermined voltage is applied on the conductive thin layer from the direct current power source 45 of high voltage, charges are generated at surfaces of the polyimide film to generate a coulomb force fixing the wafer W on the electrostatic chuck 12. However, a method of fixing the wafer W is not limited as the method of using the electrostatic chuck 12. The wafer W can be fixed using a mechanical device such as a clamp. Furthermore, the susceptor 10 can include at least three lift pins 14 penetrating the electrostatic chuck 12. The lift pins 14 function for moving the wafer W loaded in the reaction chamber 5 down to the upper surface of the electrostatic chuck 12.
  • Insulation portions 30 surrounding the electrostatic chuck 12 are disposed at the upper edges of the susceptor 10. The insulation portions 30 are generally ring shaped and are preferably formed of quartz. A focus ring 50 having a generally ring shape is disposed on a boundary between the insulation portions 30 and the electrostatic chuck 12. The focus ring 50 and the insulation portions 30 are explained in detail by referring to FIGS. 3 through 10.
  • The upper electrode 20 is parallel to the susceptor 10 and disposed on the electrostatic chuck 12. The upper electrode 20 is connected to a second high-frequency power source 44 generating an electric power of high frequency of about 60 MHz through a second matcher 43. At this time, a gap “h1” between a bottom surface of the upper electrode 20 and an upper surface of the electrostatic chuck 12 preferably ranges in size from about 20 mm to about 40 mm for imparting superior etch characteristics. However, a bottom surface of the upper electrode 20 (i.e., a surface 22 adjacent to the electrostatic chuck 12) is preferably formed of silicon in order to stabilize atmosphere in the reaction chamber 5 for the etch process. At this time, the silicon preferably has a predetermined thickness so that a high-frequency power used for the plasma etch can penetrate the silicon. Furthermore, the upper electrode 20 may be formed of components including aluminum and anodized aluminum.
  • A gas inlet 23 is disposed on the upper electrode 20 in order to supply gas for the etch process. The gas inlet 23 is connected to a reaction gas supply source 47 through a gas supply line 46, a valve 48, and a mass flow controller (MFC) 49, which are disposed in the gas supply line 46 for controlling flow rate. The upper electrode 20 may be a path for supplying the reaction gas into the reaction chamber 5. For this, the upper electrode 20 includes a plurality of layers having a plurality of holes 25. At this time, a bottom layer 22 of the upper electrode 20, composing an inner wall of the reaction chamber 5, which is formed of silicon as described above. Consequently, the upper electrode 20 preferably has both shower head structure and hollow structure for a uniform distribution of the supplied gas.
  • The reaction chamber 5 is connected to a predetermined decompression device 7, such as a vacuum pump through an exhaust pipe 6 disposed within a predetermined region. Thus, the reaction chamber 5 can be maintained at a low inner pressure required for a superior etch characteristic. According to an embodiment of the present invention, an inner pressure of the reaction chamber 5 is preferably from about 10 to 100 mTorr, more preferably from about 15 to about 75 mTorr, and most preferably from about 25 to about 50 mTorr. A pressure sensor 8 monitors the inner pressure of the reaction chamber 5 and a controller 3 processes the result measured by the pressure sensor 8. The pressure sensor 8 may be disposed in the plasma etch apparatus 1. The decompression device 7 is controlled by the controller 3 analyzing the result measured by the pressure sensor 8 to keep an inner pressure of the reaction chamber 5 at a predetermined value.
  • A gate valve 52 is disposed on a sidewall of the reaction chamber 5, and a loadlock chamber 50 is connected to the gate valve 52. A wafer transfer arm 54 is disposed at the loadlock chamber 50. When the gate valve 52 is opened, gases in the loadlock chamber 50 are transferred into the reaction chamber 5 to make the pressure of the reaction chamber 5 equal to that of the loadlock chamber 50. Thus, in the case that the pressure of the loadlock chamber 50 is excessively higher than that of the reaction chamber 5, a decompression process of decreasing the inner pressure of the reaction chamber 5 may take too long a time. Thus, before opening the gate valve 52, the pressure of the loadlock chamber 50 should be preferably controlled to a level similar with that of the reaction chamber 5.
  • Next, a method of using the plasma etch apparatus describe above is briefly explained by referring to a process of etching a silicon oxide on a wafer to form a contact hole.
  • After decompressing the pressure of the loadlock chamber 50 to a value similar with that of the reaction chamber 5, the wafer W is loaded from the loadlock chamber 50 into the reaction chamber 5 using the wafer transfer arm 54. The wafer W is loaded on the lift pins 14 and, then onto the electrostatic chuck 12 by moving down the lift pins 14. Then, after the wafer transfer arm 54 is transferred out of the reaction chamber 5 to the loadlock chamber 50, the gate valve 52 is closed. The inner pressure of the reaction chamber 5 is decompressed to a predetermined value using the decompression device 7, and then a predetermined reaction gas is supplied into the reaction chamber 5 from the reaction gas supply source 47.
  • A high-frequency electric power is supplied by operating the second high-frequency power source 44 to ionize the reaction gas. Thus, a reaction gas having a plasma state is formed between the upper electrode 20 and the loaded wafer W. The ions of the reaction gas of the plasma state are projected onto the wafer W and on the electrostatic chuck 12 to etch the silicon oxide formed on the wafer W. The incidence rate of the plasma is controlled by a power supplied by the first high-frequency power source 42. At this time, in order to prevent the wafer from being damaged by an over voltage, the power supplied to the susceptor 10 may be less than that supplied to the upper electrode 20. After finishing the etch process, the wafer W is unloaded from the reaction chamber 5. The unloading process is preferably performed in reverse order of the loading process of the wafer, but individual unloading steps may be changed.
  • Referring to FIGS. 2 and 3, the electrostatic chuck 12 having a generally cylinder shape is disposed on the susceptor 10. The electrostatic chuck 12 includes a center portion 16, where the wafer W is loaded, and a peripheral portion 18 having a top surface which is at a lower level than the center portion 16.
  • The electrostatic chuck 12 is surrounded by the insulation portion 30 having the generally circular shape. The insulation portion 30 is generally formed of quartz but may be formed of aluminum oxide (Al2O3) and aluminum coated by yttrium oxide (Y2O3). According to an embodiment of the present invention, the insulation portion 30 may include a bottom supporter 37, an outer cover ring 34 and an inner cover ring 33.
  • The bottom supporter 37 is formed of quartz and surrounds the electrostatic chuck 12. The height of the top surface of the bottom supporter 37 may be lowered along an outer direction with respect to the electrostatic chuck 12. According to an embodiment of the present invention, the bottom supporter 12 has first, second and third upper surfaces 37 a, 37 b and 37 c of different relative levels. The first upper surface 37 a is at the highest level of the three upper surfaces 37 a, 37 b and 37 c, and is preferably at the same level as the peripheral portion 18. The outer cover ring 34 is disposed on the third upper surface 37 c at the lowest level of the three upper surfaces 37 a, 37 b and 37 c. The inner cover ring 33 is disposed on the second upper surface 37 b at an intermediate level.
  • The outer cover ring 34 is formed of quartz or yttrium oxide (Y2O3) and, as described above, is disposed on the third upper surface 37 c. An outer arcuate portion 34 a of the outer cover ring has a generally curved configuration. That is, an upper surface and an outer sidewall of the outer cover ring 34 form a generally curved line so that a cross-sectional view of the outer cover ring 34 has a generally curved shape.
  • The inner cover ring 33, which is formed of quartz or aluminum coated by yttrium oxide (Y2O3), and as described above, is disposed on the second upper surface 37 b at an intermediate height. Consequently, the inner cover ring 33 is disposed between the outer cover ring 34 and the bottom supporter 37. The inner cover ring 33 includes an extension portion 31 adjacent to the electrostatic chuck 12 and an exposure portion 32 whose upper surface is exposed. The upper surface of the extension portion 31 is at the same level as the first top surface 37 a. The upper surfaces of the extension portion 31, the peripheral portion 18 and the first top surface 37 a have substantially the same height. However, various embodiments at differing heights of these surfaces may be possible. The exposure portion 32 preferably has the same height as the upper portion of the outer cover ring 34 but is lower than the upper surface of the focus ring 50.
  • The focus ring 50 of the circle type is disposed on the extension portion 31, the peripheral portion 18 and the first top surface 37 a, respectively, to focus the plasma on the wafer W. The focus ring 50 is generally formed of silicon and may include an inner ring 51 and an outer ring 52 thicker than the inner ring 51.
  • According to an embodiment of the present invention, the focus ring 50 and the inner cover ring 51 have concave-convex structures fittingly engaged with respect to each other. According to a preferred embodiment of the present invention, a protruding portion 90 is disposed under the focus ring 50 and a complimentary groove 92 fittingly engaged to the protruding portion 90 is formed on the extension portion 31 (Refer to FIGS. 3, 6A and 6B). The protruding portion 90 and the groove 92 may be formed at the outer bottom surface of the focus ring 50 and on the outer surface of the extension portion 31 as illustrated in FIGS. 7A and 7B, respectively.
  • According to another embodiment of the present invention, a groove 92′ is formed at the bottom surface of the focus ring 50 and a protruding portion 90′ may be formed at the inner cover ring 51 (Refer to FIGS. 4, 8A and 8B). The groove 92′ and the protruded portion 90′ also preferably have a generally circular shape. According to another embodiment of the present invention, the focus ring 50 and the insulation portion 30 can have complimentary ripple patterns 97 which fittingly engage each other (Refer to FIGS. 5, 9A and 9B). Preferably, the ripple patterns 97 are formed under the outer ring 52 and on the extension portion 31. The distance from a top surface of the exposure portion 32 to an inner bottom surface of the focus ring 50 will be lengthened due to this concave-convex structural configuration. The inner cover ring 51 of the quartz is etched during the etch process to lower the top surface of the exposure portion 32. The etching by-products may be accumulated at a bottom surface of the focus ring 50, but the concave-convex structure minimizes accumulation of these by-products.
  • However, referring to FIG. 10 showing a cross-sectional view 88 adjacent to the inner ring 51 in order to explain the structure and arrangement of the focus ring 50 in more detail, a radius r1 of the center portion 16 is shorter than a radius r2 of the wafer W. Thus, an edge of the wafer W disposed on the electrostatic chuck 12 overlaps the center portion 16 a distance equal to the difference of the respective radii, i.e., r2-r1. At this time, a thickness h2 of the inner ring 51 is thinner than a difference h3 of height of the center portion 16.
  • According to an embodiment of the present invention, a gap hd between a bottom surface of the wafer W and a top surface of the inner ring 51 is preferably ranging from about 0.1 to about 0.7 mm. By decreasing the gap hd, it is possible to reduce the strength of an electric field applied between the wafer W and the focus ring 50 in step of applying a high-frequency power to generate plasma. Thus, it is possible to minimize the occurrence of problems such as electric discharge due to a concentration of the electric field.
  • According to other embodiment of the present invention, in order to minimize stacking of the by-product, a gap 1 1 between the center 16 and the inner ring 51 is preferably ranging from about 0.01 to about 0.2 mm. For the same reason, a gap between the focus ring 50 and the insulation portion 30 is also preferably ranging from about 0.01 to about 0.2 mm. Furthermore, a top surface of the outer ring 52 preferably has a height equal to or higher than a top surface of the wafer W loaded on the electrostatic chuck 12.
  • As described above, the plasma etch apparatus having a focus ring of a concave-convex structure according to the present invention may provide more stable etch characteristics. For example, although photoresists on 137 wafers were damaged in a conventional etch apparatus, photoresist on only 4 wafers were damaged in the present etch apparatus. Consequently, the plasma etch apparatus according to the present invention can minimize failure such as the damage of the photoresist during the etch process.
  • Accordingly, a focus ring included in the plasma etch apparatus of the present invention has a concave-convex structure. Thus, an overall path where by-products penetrate to a bottom surface of the focus ring is lengthened to minimize occurrence of problems such as electric discharge due to an accumulation of the by-products. Consequently, it is possible to fabricate a plasma etch apparatus having more stable etch characteristics.
  • A person skilled in the art will be able to practice the present invention in view of the description present in this document, which is to be taken as a whole. Numerous details have been set forth in order to provide a more thorough understanding of the invention. In other instances, well-known features have not been described in detail in order not to obscure unnecessarily the invention.
  • While the invention has been disclosed in its preferred embodiments, the specific embodiments as disclosed and illustrated herein are not to be considered in a limiting sense. Indeed, it should be readily apparent to those skilled in the art in view of the present description that the invention may be modified in numerous ways. The inventor regards the subject matter of the invention to include all combinations and sub-combinations of the various elements, features, functions and/or properties disclosed herein.
  • The following claims define certain combinations and sub-combinations, which are regarded as novel and non-obvious. Additional claims for other combinations and sub-combinations of features, functions, elements and/or properties may be presented in this or a related document.

Claims (20)

1. An apparatus for plasma etching a wafer, comprising:
an electrostatic chuck for loading said wafer in the apparatus;
an insulation portion surrounding the electrostatic chuck; and
a focus ring having a circular shape disposed on the electrostatic chuck and the insulation portion,
a portion of the focus ring having a concave-convex configuration.
2. The plasma etch apparatus of claim 1, wherein the focus ring has a concave-convex configuration at the interface where the focus ring contacts the insulation portion.
3. The plasma etch apparatus of claim 1, wherein the electrostatic chuck comprises:
a center portion having a diameter shorter than the diameter of the wafer; and
a peripheral portion having a top surface lower than the center portion and surrounding the center portion.
4. The plasma etch apparatus of claim 3, wherein the insulation portion comprises:
a bottom supporter surrounding the electrostatic chuck; and
a cover ring spaced from the electrostatic chuck and disposed on the bottom supporter,
wherein the focus ring covers at least a section of the top surface of the peripheral portion and an inner top surface of the cover ring.
5. The plasma etch apparatus of claim 4, wherein the cover ring comprises:
an outer cover ring disposed on an edge of a top surface of the bottom supporter; and
an inner cover ring disposed between the outer cover ring and the focus ring,
wherein the inner cover ring has an extension portion which extends to a bottom of the focus ring.
6. The plasma etch apparatus of claim 5, wherein a top surface and an outer sidewall of the outer cover ring form a curved fan-shaped section.
7. The plasma etch apparatus of claim 5, wherein a bottom surface of the outer cover ring is disposed at a location lower than the inner cover ring.
8. The plasma etch apparatus of claim 5, wherein the outer cover ring is formed of quartz or aluminum coated with yttrium oxide (Y2O3), the inner cover ring is formed of quartz or aluminum coated with yttrium oxide (Y2O3), and the focus ring is formed of silicon.
9. The plasma etch apparatus of claim 1, wherein the insulation portion has a circular-shaped groove and the focus ring has a circular-shaped protruding portion fittingly engaged within the groove.
10. The plasma etch apparatus of claim 5, wherein the inner cover ring has a circular-shaped groove and the focus ring has a circular-shaped protruding portion fittingly engaged within the groove.
11. The plasma etch apparatus of claim 1, wherein the focus ring has a circular-shaped groove and the insulation portion has a circular-shaped protruding portion fittingly engaged within the groove.
12. The plasma etch apparatus of claim 5, wherein the focus ring has a circular-shaped groove and the inner cover ring has a circular-shaped protruding portion fittingly engaged within the groove.
13. The plasma etch apparatus of claim 1, wherein sections of the focus ring and the insulation portion have complementary configurations comprising ripple patterns which are fittingly engaged with respect to each other.
14. The plasma etch apparatus of claim 5, wherein sections of the focus ring and the inner cover ring have complementary configurations comprising ripple patterns which are fitting engaged with respect to each other.
15. The plasma etch apparatus of claim 1, wherein the focus ring includes at least one protruding portion or at least one groove.
16. The plasma etch apparatus of claim 3, wherein a gap between the focus ring and the center portion is from about 0.01 mm to about 0.2 mm.
17. The plasma etch apparatus of claim 1, wherein a gap between the focus ring and the insulation portion is from about 0.01 mm to about 0.2 mm.
18. The plasma etch apparatus of claim 1, wherein the focus ring includes an inner ring adjacent to the electrostatic chuck and an outer ring adjacent to the insulation portion, wherein a top surface of the inner ring is lower than a top surface of the electrostatic chuck by a distance of from about 0.1 to 0.7 mm.
19. The plasma etch apparatus of claim 1, wherein a top surface of the insulation portion is equal to or lower than an top surface of the focus ring.
20. An apparatus for plasma etching a wafer, comprising:
an electrostatic chuck for loading said wafer in the apparatus;
an insulation portion surrounding the electrostatic chuck;
a focus ring disposed on the electrostatic chuck and the insulation portion, at least a portion of the focus ring comprising a concave-convex configuration;
a center portion having a diameter shorter than the diameter of the wafer;
a peripheral portion having a top surface lower than the center portion and surrounding the center portion;
a bottom supporter surrounding the electrostatic chuck; and
a cover ring spaced from the electrostatic chuck and disposed on the bottom supporter.
US10/945,779 2003-09-19 2004-09-20 Plasma etching apparatus Abandoned US20050061447A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1020030065129A KR100578129B1 (en) 2003-09-19 2003-09-19 Plasma Etching Machine
KR2003-65129 2003-09-19

Publications (1)

Publication Number Publication Date
US20050061447A1 true US20050061447A1 (en) 2005-03-24

Family

ID=34309458

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/945,779 Abandoned US20050061447A1 (en) 2003-09-19 2004-09-20 Plasma etching apparatus

Country Status (2)

Country Link
US (1) US20050061447A1 (en)
KR (1) KR100578129B1 (en)

Cited By (57)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060193102A1 (en) * 2005-01-28 2006-08-31 Kallol Bera Method and apparatus to confine plasma and to enhance flow conductance
US20070000614A1 (en) * 2003-03-21 2007-01-04 Tokyo Electron Limited Method and apparatus for reducing substrate backside deposition during processing
US20070215279A1 (en) * 2006-03-17 2007-09-20 Tokyo Electron Limited Plasma processing apparatus, plasma processing method, focus ring, and focus ring component
US20080210379A1 (en) * 2007-01-22 2008-09-04 Tokyo Electron Limited Substrate processing apparatus and focus ring
US20080289766A1 (en) * 2007-05-22 2008-11-27 Samsung Austin Semiconductor Lp Hot edge ring apparatus and method for increased etch rate uniformity and reduced polymer buildup
US20090229759A1 (en) * 2008-03-13 2009-09-17 Tokyo Electron Limited Annular assembly for plasma processing, plasma processing apparatus, and outer annular member
US20090294064A1 (en) * 2008-05-30 2009-12-03 Tokyo Electron Limited Focus ring and plasma processing apparatus
US20100012274A1 (en) * 2008-07-18 2010-01-21 Tokyo Electron Limited Focus ring, substrate mounting table and plasma processing apparatus having same
EP2149899A1 (en) * 2007-06-22 2010-02-03 Ulvac, Inc. Etching method and etching apparatus
US20100059181A1 (en) * 2008-09-10 2010-03-11 Changhun Lee Low sloped edge ring for plasma processing chamber
US20100108261A1 (en) * 2008-10-31 2010-05-06 Lam Research Corporation Lower electrode assembly of plasma processing chamber
CN101038849B (en) * 2006-03-17 2010-05-26 东京毅力科创株式会社 Plasma processing apparatus and method, and focus ring
JP2011176228A (en) * 2010-02-25 2011-09-08 Oki Semiconductor Co Ltd Plasma processing apparatus and focus ring
US20120006492A1 (en) * 2001-07-10 2012-01-12 Tokyo Electron Limited Plasma processor and plasma processing method
US20120176692A1 (en) * 2011-01-07 2012-07-12 Tokyo Electron Limited Focus ring and substrate processing apparatus having same
US20120247954A1 (en) * 2011-03-29 2012-10-04 Tokyo Electron Limited Plasma processing apparatus
CN102867724A (en) * 2011-07-07 2013-01-09 东京毅力科创株式会社 Plasma processing apparatus
JP2013511847A (en) * 2009-11-20 2013-04-04 アプライド マテリアルズ インコーポレイテッド Electrostatic chuck with reduced arc discharge
CN103887138A (en) * 2014-03-31 2014-06-25 上海华力微电子有限公司 Edge ring of etching device
US20140213061A1 (en) * 2013-01-30 2014-07-31 Lam Research Corporation Ductile mode drilling methods for brittle components of plasma processing apparatuses
CN104752141A (en) * 2013-12-31 2015-07-01 中微半导体设备(上海)有限公司 Plasma processing device and operating method thereof
US20150340266A1 (en) * 2014-05-21 2015-11-26 Applied Materials, Inc. Thermal processing susceptor
US20160035610A1 (en) * 2014-07-30 2016-02-04 Myoung Soo Park Electrostatic chuck assemblies having recessed support surfaces, semiconductor fabricating apparatuses having the same, and plasma treatment methods using the same
JP2016184645A (en) * 2015-03-26 2016-10-20 住友大阪セメント株式会社 Electrostatic chuck device
US20170011891A1 (en) * 2008-02-29 2017-01-12 Applied Materials, Inc. Etch rate and critical dimension uniformity by selection of focus ring material
US20170040199A1 (en) * 2015-08-03 2017-02-09 Renesas Electronics Corporation Semiconductor manufacturing apparatus and method for manufacturing semiconductor integrated circuit device
US20170053820A1 (en) * 2015-08-18 2017-02-23 Lam Research Corporation Edge ring assembly for improving feature profile tilting at extreme edge of wafer
JP2017050509A (en) * 2015-09-04 2017-03-09 東京エレクトロン株式会社 Focus ring and substrate processing device
US20170117166A1 (en) * 2015-10-22 2017-04-27 Spts Technologies Limited Apparatus for plasma dicing
WO2018226683A1 (en) * 2017-06-05 2018-12-13 Applied Materials, Inc. Process kit for multi-cathode processing chamber
US20190301012A1 (en) * 2018-04-02 2019-10-03 Veeco Instruments Inc. Wafer processing system with flow extender
CN110462781A (en) * 2017-03-31 2019-11-15 马特森技术有限公司 Base assembly for apparatus for processing plasma
CN110506326A (en) * 2017-07-24 2019-11-26 朗姆研究公司 Moveable Edge Ring Design
US20190362949A1 (en) * 2018-05-28 2019-11-28 Applied Materials, Inc. Process kit with adjustable tuning ring for edge uniformity control
CN110993477A (en) * 2018-10-03 2020-04-10 东京毅力科创株式会社 Plasma processing apparatus and method for measuring thickness of ring member
US10991556B2 (en) 2017-02-01 2021-04-27 Applied Materials, Inc. Adjustable extended electrode for edge uniformity control
US11043400B2 (en) 2017-12-21 2021-06-22 Applied Materials, Inc. Movable and removable process kit
US11049760B2 (en) * 2016-03-04 2021-06-29 Applied Materials, Inc. Universal process kit
CN113078091A (en) * 2020-01-06 2021-07-06 中芯国际集成电路制造(北京)有限公司 Wafer sucking disc protection device and semiconductor manufacturing equipment
US11075105B2 (en) 2017-09-21 2021-07-27 Applied Materials, Inc. In-situ apparatus for semiconductor process module
US11101115B2 (en) 2019-04-19 2021-08-24 Applied Materials, Inc. Ring removal from processing chamber
US20210335575A1 (en) * 2018-01-03 2021-10-28 HKC Corporation Limited Ceramic structure, lower electrode, and dry etching machine
US11289310B2 (en) 2018-11-21 2022-03-29 Applied Materials, Inc. Circuits for edge ring control in shaped DC pulsed plasma process device
US20220108908A1 (en) * 2020-10-06 2022-04-07 Applied Materials, Inc. Shadow ring kit for plasma etch wafer singulation process
US11393710B2 (en) 2016-01-26 2022-07-19 Applied Materials, Inc. Wafer edge ring lifting solution
US11404249B2 (en) * 2017-03-22 2022-08-02 Tokyo Electron Limited Substrate processing apparatus
US20230274917A1 (en) * 2020-11-05 2023-08-31 Beijing Naura Microelectronics Equipment Co., Ltd. Carrier device and semiconductor reaction chamber
WO2023188632A1 (en) * 2022-03-30 2023-10-05 住友大阪セメント株式会社 Electrostatic chuck member, electrostatic chuck device, and method for manufacturing electrostatic chuck member
US20240084453A1 (en) * 2021-05-21 2024-03-14 Beijing Naura Microelectronics Equipment Co., Ltd. Carrier device and semiconductor processing equipment
US11935773B2 (en) 2018-06-14 2024-03-19 Applied Materials, Inc. Calibration jig and calibration method
US12009236B2 (en) 2019-04-22 2024-06-11 Applied Materials, Inc. Sensors and system for in-situ edge ring erosion monitor
WO2024135319A1 (en) * 2022-12-23 2024-06-27 住友大阪セメント株式会社 Electrostatic chuck member and electrostatic chuck device
WO2024135320A1 (en) * 2022-12-23 2024-06-27 住友大阪セメント株式会社 Electrostatic chuck member and electrostatic chuck device
US12027410B2 (en) 2015-01-16 2024-07-02 Lam Research Corporation Edge ring arrangement with moveable edge rings
JP7544450B2 (en) 2021-03-17 2024-09-03 東京エレクトロン株式会社 Plasma Processing Equipment
US12094752B2 (en) 2016-01-26 2024-09-17 Applied Materials, Inc. Wafer edge ring lifting solution
US12148645B2 (en) 2024-02-07 2024-11-19 Applied Materials, Inc. Calibration jig and calibration method

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101433863B1 (en) * 2007-08-29 2014-08-29 주성엔지니어링(주) A thin film treatment apparatus
KR102035931B1 (en) * 2018-04-24 2019-10-24 주식회사 케이엔제이 Manufacturing method for SiC plate
CN118339646A (en) * 2021-12-03 2024-07-12 朗姆研究公司 Wide coverage edge ring for enhanced shielding in substrate processing systems

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5304248A (en) * 1990-12-05 1994-04-19 Applied Materials, Inc. Passive shield for CVD wafer processing which provides frontside edge exclusion and prevents backside depositions
US5740009A (en) * 1996-11-29 1998-04-14 Applied Materials, Inc. Apparatus for improving wafer and chuck edge protection
US6284093B1 (en) * 1996-11-29 2001-09-04 Applied Materials, Inc. Shield or ring surrounding semiconductor workpiece in plasma chamber
US6506291B2 (en) * 2001-06-14 2003-01-14 Applied Materials, Inc. Substrate support with multilevel heat transfer mechanism
US20030106646A1 (en) * 2001-12-11 2003-06-12 Applied Materials, Inc. Plasma chamber insert ring
US6663714B2 (en) * 2000-05-17 2003-12-16 Anelva Corporation CVD apparatus
US20040134617A1 (en) * 2003-01-09 2004-07-15 Taiwan Semiconductor Manufacturing Co., Ltd. Convex insert ring for etch chamber
US20050005859A1 (en) * 2001-12-13 2005-01-13 Akira Koshiishi Ring mechanism, and plasma processing device using the ring mechanism
US20050016684A1 (en) * 2003-07-25 2005-01-27 Applied Materials, Inc. Process kit for erosion resistance enhancement

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5304248A (en) * 1990-12-05 1994-04-19 Applied Materials, Inc. Passive shield for CVD wafer processing which provides frontside edge exclusion and prevents backside depositions
US5740009A (en) * 1996-11-29 1998-04-14 Applied Materials, Inc. Apparatus for improving wafer and chuck edge protection
US6284093B1 (en) * 1996-11-29 2001-09-04 Applied Materials, Inc. Shield or ring surrounding semiconductor workpiece in plasma chamber
US6663714B2 (en) * 2000-05-17 2003-12-16 Anelva Corporation CVD apparatus
US6506291B2 (en) * 2001-06-14 2003-01-14 Applied Materials, Inc. Substrate support with multilevel heat transfer mechanism
US20030106646A1 (en) * 2001-12-11 2003-06-12 Applied Materials, Inc. Plasma chamber insert ring
US20050005859A1 (en) * 2001-12-13 2005-01-13 Akira Koshiishi Ring mechanism, and plasma processing device using the ring mechanism
US20040134617A1 (en) * 2003-01-09 2004-07-15 Taiwan Semiconductor Manufacturing Co., Ltd. Convex insert ring for etch chamber
US20050016684A1 (en) * 2003-07-25 2005-01-27 Applied Materials, Inc. Process kit for erosion resistance enhancement

Cited By (116)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8904957B2 (en) * 2001-07-10 2014-12-09 Tokyo Electron Limited Plasma processor and plasma processing method
US9728381B2 (en) * 2001-07-10 2017-08-08 Tokyo Electron Limited Plasma processor and plasma processing method
US8387562B2 (en) * 2001-07-10 2013-03-05 Tokyo Electron Limited Plasma processor and plasma processing method
US9437402B2 (en) 2001-07-10 2016-09-06 Tokyo Electron Limited Plasma processor and plasma processing method
US20120006492A1 (en) * 2001-07-10 2012-01-12 Tokyo Electron Limited Plasma processor and plasma processing method
US20130174983A1 (en) * 2001-07-10 2013-07-11 Tokyo Electron Limited Plasma processor and plasma processing method
US20150083332A1 (en) * 2001-07-10 2015-03-26 Tokyo Electron Limited Plasma processor and plasma processing method
US20070000614A1 (en) * 2003-03-21 2007-01-04 Tokyo Electron Limited Method and apparatus for reducing substrate backside deposition during processing
US8382942B2 (en) * 2003-03-21 2013-02-26 Tokyo Electron Limited Method and apparatus for reducing substrate backside deposition during processing
US7618516B2 (en) * 2005-01-28 2009-11-17 Applied Materials, Inc. Method and apparatus to confine plasma and to enhance flow conductance
US7674353B2 (en) * 2005-01-28 2010-03-09 Applied Materials, Inc. Apparatus to confine plasma and to enhance flow conductance
US20070023145A1 (en) * 2005-01-28 2007-02-01 Kallol Bera Apparatus to confine plasma and to enhance flow conductance
US20060193102A1 (en) * 2005-01-28 2006-08-31 Kallol Bera Method and apparatus to confine plasma and to enhance flow conductance
US7988814B2 (en) 2006-03-17 2011-08-02 Tokyo Electron Limited Plasma processing apparatus, plasma processing method, focus ring, and focus ring component
US20070215279A1 (en) * 2006-03-17 2007-09-20 Tokyo Electron Limited Plasma processing apparatus, plasma processing method, focus ring, and focus ring component
CN101038849B (en) * 2006-03-17 2010-05-26 东京毅力科创株式会社 Plasma processing apparatus and method, and focus ring
US8043472B2 (en) * 2007-01-22 2011-10-25 Tokyo Electron Limited Substrate processing apparatus and focus ring
US20080210379A1 (en) * 2007-01-22 2008-09-04 Tokyo Electron Limited Substrate processing apparatus and focus ring
US20080289766A1 (en) * 2007-05-22 2008-11-27 Samsung Austin Semiconductor Lp Hot edge ring apparatus and method for increased etch rate uniformity and reduced polymer buildup
EP2149899A4 (en) * 2007-06-22 2010-05-26 Ulvac Inc Etching method and etching apparatus
US20100213170A1 (en) * 2007-06-22 2010-08-26 Ulvac, Inc. Etching method and etching apparatus
EP2149899A1 (en) * 2007-06-22 2010-02-03 Ulvac, Inc. Etching method and etching apparatus
US20170011891A1 (en) * 2008-02-29 2017-01-12 Applied Materials, Inc. Etch rate and critical dimension uniformity by selection of focus ring material
US20090229759A1 (en) * 2008-03-13 2009-09-17 Tokyo Electron Limited Annular assembly for plasma processing, plasma processing apparatus, and outer annular member
US20090294064A1 (en) * 2008-05-30 2009-12-03 Tokyo Electron Limited Focus ring and plasma processing apparatus
US20100012274A1 (en) * 2008-07-18 2010-01-21 Tokyo Electron Limited Focus ring, substrate mounting table and plasma processing apparatus having same
WO2010030529A3 (en) * 2008-09-10 2010-06-10 Applied Materials, Inc. Low sloped edge ring for plasma processing chamber
US8287650B2 (en) * 2008-09-10 2012-10-16 Applied Materials, Inc. Low sloped edge ring for plasma processing chamber
US8771423B2 (en) 2008-09-10 2014-07-08 Applied Materials, Inc. Low sloped edge ring for plasma processing chamber
US20100059181A1 (en) * 2008-09-10 2010-03-11 Changhun Lee Low sloped edge ring for plasma processing chamber
WO2010030529A2 (en) * 2008-09-10 2010-03-18 Applied Materials, Inc. Low sloped edge ring for plasma processing chamber
WO2010062345A3 (en) * 2008-10-31 2010-08-12 Lam Research Corporation Lower electrode assembly of plasma processing chamber
CN102187741A (en) * 2008-10-31 2011-09-14 朗姆研究公司 Lower electrode assembly of plasma processing chamber
US20100108261A1 (en) * 2008-10-31 2010-05-06 Lam Research Corporation Lower electrode assembly of plasma processing chamber
US9412555B2 (en) 2008-10-31 2016-08-09 Lam Research Corporation Lower electrode assembly of plasma processing chamber
JP2013511847A (en) * 2009-11-20 2013-04-04 アプライド マテリアルズ インコーポレイテッド Electrostatic chuck with reduced arc discharge
JP2011176228A (en) * 2010-02-25 2011-09-08 Oki Semiconductor Co Ltd Plasma processing apparatus and focus ring
KR101933077B1 (en) 2011-01-07 2018-12-27 도쿄엘렉트론가부시키가이샤 Focus ring and substrate processing apparatus having same
US11935727B2 (en) 2011-01-07 2024-03-19 Tokyo Electron Limited Substrate processing method
US10777392B2 (en) * 2011-01-07 2020-09-15 Tokyo Electron Limited Substrate processing apparatus
US20180218884A1 (en) * 2011-01-07 2018-08-02 Tokyo Electron Limited Substrate processing apparatus
TWI553717B (en) * 2011-01-07 2016-10-11 Tokyo Electron Ltd A focusing ring and a substrate processing device provided with the focusing ring
US20120176692A1 (en) * 2011-01-07 2012-07-12 Tokyo Electron Limited Focus ring and substrate processing apparatus having same
US20120247954A1 (en) * 2011-03-29 2012-10-04 Tokyo Electron Limited Plasma processing apparatus
CN102867724A (en) * 2011-07-07 2013-01-09 东京毅力科创株式会社 Plasma processing apparatus
US20130008608A1 (en) * 2011-07-07 2013-01-10 Tokyo Electron Limited Plasma processing apparatus
US9314854B2 (en) * 2013-01-30 2016-04-19 Lam Research Corporation Ductile mode drilling methods for brittle components of plasma processing apparatuses
CN103963172A (en) * 2013-01-30 2014-08-06 朗姆研究公司 Ductile mode drilling method for brittle component of plasma processing apparatus
US20140213061A1 (en) * 2013-01-30 2014-07-31 Lam Research Corporation Ductile mode drilling methods for brittle components of plasma processing apparatuses
CN104752141A (en) * 2013-12-31 2015-07-01 中微半导体设备(上海)有限公司 Plasma processing device and operating method thereof
CN103887138A (en) * 2014-03-31 2014-06-25 上海华力微电子有限公司 Edge ring of etching device
US20150340266A1 (en) * 2014-05-21 2015-11-26 Applied Materials, Inc. Thermal processing susceptor
US10930543B2 (en) 2014-05-21 2021-02-23 Applied Materials, Inc. Thermal processing susceptor
US11848226B2 (en) 2014-05-21 2023-12-19 Applied Materials, Inc. Thermal processing susceptor
US10062598B2 (en) * 2014-05-21 2018-08-28 Applied Materials, Inc. Thermal processing susceptor
US20160035610A1 (en) * 2014-07-30 2016-02-04 Myoung Soo Park Electrostatic chuck assemblies having recessed support surfaces, semiconductor fabricating apparatuses having the same, and plasma treatment methods using the same
US12027410B2 (en) 2015-01-16 2024-07-02 Lam Research Corporation Edge ring arrangement with moveable edge rings
JP2016184645A (en) * 2015-03-26 2016-10-20 住友大阪セメント株式会社 Electrostatic chuck device
US20170040199A1 (en) * 2015-08-03 2017-02-09 Renesas Electronics Corporation Semiconductor manufacturing apparatus and method for manufacturing semiconductor integrated circuit device
US20170053820A1 (en) * 2015-08-18 2017-02-23 Lam Research Corporation Edge ring assembly for improving feature profile tilting at extreme edge of wafer
TWI747837B (en) * 2015-08-18 2021-12-01 美商蘭姆研究公司 Edge ring assembly for plasma processing chamber and system for plasma processing
US10854492B2 (en) * 2015-08-18 2020-12-01 Lam Research Corporation Edge ring assembly for improving feature profile tilting at extreme edge of wafer
CN106504969A (en) * 2015-09-04 2017-03-15 东京毅力科创株式会社 Focusing ring and substrate board treatment
JP2017050509A (en) * 2015-09-04 2017-03-09 東京エレクトロン株式会社 Focus ring and substrate processing device
US10283381B2 (en) * 2015-10-22 2019-05-07 Spts Technologies Limited Apparatus for plasma dicing
US20170117166A1 (en) * 2015-10-22 2017-04-27 Spts Technologies Limited Apparatus for plasma dicing
US12094752B2 (en) 2016-01-26 2024-09-17 Applied Materials, Inc. Wafer edge ring lifting solution
US11393710B2 (en) 2016-01-26 2022-07-19 Applied Materials, Inc. Wafer edge ring lifting solution
US11049760B2 (en) * 2016-03-04 2021-06-29 Applied Materials, Inc. Universal process kit
US10991556B2 (en) 2017-02-01 2021-04-27 Applied Materials, Inc. Adjustable extended electrode for edge uniformity control
US11404249B2 (en) * 2017-03-22 2022-08-02 Tokyo Electron Limited Substrate processing apparatus
JP2020512699A (en) * 2017-03-31 2020-04-23 マットソン テクノロジー インコーポレイテッドMattson Technology, Inc. Pedestal assembly for plasma processing apparatus
JP7239637B2 (en) 2017-03-31 2023-03-14 マトソン テクノロジー インコーポレイテッド Pedestal assembly for plasma processing equipment
JP2021145139A (en) * 2017-03-31 2021-09-24 マトソン テクノロジー インコーポレイテッドMattson Technology, Inc. Pedestal assembly for plasma processing apparatus
JP7065875B2 (en) 2017-03-31 2022-05-12 マトソン テクノロジー インコーポレイテッド Pedestal assembly for plasma processing equipment
CN110462781A (en) * 2017-03-31 2019-11-15 马特森技术有限公司 Base assembly for apparatus for processing plasma
US11195704B2 (en) 2017-03-31 2021-12-07 Beijing E-town Semiconductor Technology Co., Ltd. Pedestal assembly for plasma processing apparatus
KR20200000128U (en) * 2017-06-05 2020-01-15 어플라이드 머티어리얼스, 인코포레이티드 Process kit for multi-cathode processing chamber
US11043364B2 (en) 2017-06-05 2021-06-22 Applied Materials, Inc. Process kit for multi-cathode processing chamber
WO2018226683A1 (en) * 2017-06-05 2018-12-13 Applied Materials, Inc. Process kit for multi-cathode processing chamber
KR200497559Y1 (en) 2017-06-05 2023-12-15 어플라이드 머티어리얼스, 인코포레이티드 Process kit for multi-cathode processing chambers
CN110506326A (en) * 2017-07-24 2019-11-26 朗姆研究公司 Moveable Edge Ring Design
TWI772340B (en) * 2017-07-24 2022-08-01 美商蘭姆研究公司 Moveable edge ring designs
CN113707530A (en) * 2017-07-24 2021-11-26 朗姆研究公司 Movable edge ring design
TWI810138B (en) * 2017-07-24 2023-07-21 美商蘭姆研究公司 Moveable edge ring designs
JP2020519016A (en) * 2017-07-24 2020-06-25 ラム リサーチ コーポレーションLam Research Corporation Movable edge ring design
TWI796249B (en) * 2017-07-24 2023-03-11 美商蘭姆研究公司 Moveable edge ring designs
TWI773351B (en) * 2017-07-24 2022-08-01 美商蘭姆研究公司 Moveable edge ring designs
US11075105B2 (en) 2017-09-21 2021-07-27 Applied Materials, Inc. In-situ apparatus for semiconductor process module
US11887879B2 (en) 2017-09-21 2024-01-30 Applied Materials, Inc. In-situ apparatus for semiconductor process module
US11043400B2 (en) 2017-12-21 2021-06-22 Applied Materials, Inc. Movable and removable process kit
US20210335575A1 (en) * 2018-01-03 2021-10-28 HKC Corporation Limited Ceramic structure, lower electrode, and dry etching machine
US20190301012A1 (en) * 2018-04-02 2019-10-03 Veeco Instruments Inc. Wafer processing system with flow extender
US20210013014A1 (en) * 2018-05-28 2021-01-14 Applied Materials, Inc. Process kit with adjustable tuning ring for edge uniformity control
US10790123B2 (en) * 2018-05-28 2020-09-29 Applied Materials, Inc. Process kit with adjustable tuning ring for edge uniformity control
US20190362949A1 (en) * 2018-05-28 2019-11-28 Applied Materials, Inc. Process kit with adjustable tuning ring for edge uniformity control
US10600623B2 (en) 2018-05-28 2020-03-24 Applied Materials, Inc. Process kit with adjustable tuning ring for edge uniformity control
US11201037B2 (en) 2018-05-28 2021-12-14 Applied Materials, Inc. Process kit with adjustable tuning ring for edge uniformity control
US11728143B2 (en) * 2018-05-28 2023-08-15 Applied Materials, Inc. Process kit with adjustable tuning ring for edge uniformity control
US11935773B2 (en) 2018-06-14 2024-03-19 Applied Materials, Inc. Calibration jig and calibration method
US11315766B2 (en) * 2018-10-03 2022-04-26 Tokyo Electron Limited Plasma processing apparatus and method for measuring thickness of ring member
TWI816890B (en) * 2018-10-03 2023-10-01 日商東京威力科創股份有限公司 Plasma processing apparatus and method for measuring thickness of ring member
CN110993477A (en) * 2018-10-03 2020-04-10 东京毅力科创株式会社 Plasma processing apparatus and method for measuring thickness of ring member
US11289310B2 (en) 2018-11-21 2022-03-29 Applied Materials, Inc. Circuits for edge ring control in shaped DC pulsed plasma process device
US11101115B2 (en) 2019-04-19 2021-08-24 Applied Materials, Inc. Ring removal from processing chamber
US12009236B2 (en) 2019-04-22 2024-06-11 Applied Materials, Inc. Sensors and system for in-situ edge ring erosion monitor
CN113078091A (en) * 2020-01-06 2021-07-06 中芯国际集成电路制造(北京)有限公司 Wafer sucking disc protection device and semiconductor manufacturing equipment
US20220108908A1 (en) * 2020-10-06 2022-04-07 Applied Materials, Inc. Shadow ring kit for plasma etch wafer singulation process
US20230274917A1 (en) * 2020-11-05 2023-08-31 Beijing Naura Microelectronics Equipment Co., Ltd. Carrier device and semiconductor reaction chamber
JP7544450B2 (en) 2021-03-17 2024-09-03 東京エレクトロン株式会社 Plasma Processing Equipment
US20240084453A1 (en) * 2021-05-21 2024-03-14 Beijing Naura Microelectronics Equipment Co., Ltd. Carrier device and semiconductor processing equipment
WO2023188632A1 (en) * 2022-03-30 2023-10-05 住友大阪セメント株式会社 Electrostatic chuck member, electrostatic chuck device, and method for manufacturing electrostatic chuck member
WO2024135319A1 (en) * 2022-12-23 2024-06-27 住友大阪セメント株式会社 Electrostatic chuck member and electrostatic chuck device
WO2024135320A1 (en) * 2022-12-23 2024-06-27 住友大阪セメント株式会社 Electrostatic chuck member and electrostatic chuck device
JP7529008B2 (en) 2022-12-23 2024-08-06 住友大阪セメント株式会社 Electrostatic chuck member and electrostatic chuck device
US12148645B2 (en) 2024-02-07 2024-11-19 Applied Materials, Inc. Calibration jig and calibration method

Also Published As

Publication number Publication date
KR20050028629A (en) 2005-03-23
KR100578129B1 (en) 2006-05-10

Similar Documents

Publication Publication Date Title
US20050061447A1 (en) Plasma etching apparatus
US7179752B2 (en) Dry etching method
US7531460B2 (en) Dry-etching method
US8128831B2 (en) Plasma etching method and computer-readable storage medium
US7432172B2 (en) Plasma etching method
US8679358B2 (en) Plasma etching method and computer-readable storage medium
US8609549B2 (en) Plasma etching method, plasma etching apparatus, and computer-readable storage medium
US8216485B2 (en) Plasma etching method, plasma etching apparatus, control program and computer-readable storage medium
KR20040017805A (en) Method of etching organic antireflection coating (arc) layers
JP3121524B2 (en) Etching equipment
JP2006203035A (en) Plasma etching method
KR20090028532A (en) Method and apparatus for providing mask in semiconductor processing
US20070107749A1 (en) Process chamber cleaning method
JP4351806B2 (en) Improved technique for etching using a photoresist mask.
US20120108072A1 (en) Showerhead configurations for plasma reactors
US20050161435A1 (en) Method of plasma etching
JP4775834B2 (en) Etching method
US20050269294A1 (en) Etching method
JP4749683B2 (en) Etching method
JP4522892B2 (en) Fine pattern forming method
US20070049013A1 (en) Method and apparatus for manufacturing semiconductor device, control program and computer storage medium
US6482744B1 (en) Two step plasma etch using variable electrode spacing
US7604908B2 (en) Fine pattern forming method
JP2006032908A (en) Manufacturing method of semiconductor device
JP3986808B2 (en) Dry etching method

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, YONG-DAE;YON, SOON-HO;KIM, DO-HYEONG;AND OTHERS;REEL/FRAME:015816/0785;SIGNING DATES FROM 20040911 TO 20040917

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION