[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

US20020109163A1 - Flash memory with ultra thin vertical body transistors - Google Patents

Flash memory with ultra thin vertical body transistors Download PDF

Info

Publication number
US20020109163A1
US20020109163A1 US09/780,169 US78016901A US2002109163A1 US 20020109163 A1 US20020109163 A1 US 20020109163A1 US 78016901 A US78016901 A US 78016901A US 2002109163 A1 US2002109163 A1 US 2002109163A1
Authority
US
United States
Prior art keywords
single crystalline
floating gate
ultra thin
contact layer
pillar
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/780,169
Other versions
US6424001B1 (en
Inventor
Leonard Forbes
Kie Ahn
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FORBES, LEONARD, AHN, KIE Y.
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US09/780,169 priority Critical patent/US6424001B1/en
Priority to PCT/US2002/003131 priority patent/WO2002065522A1/en
Priority to JP2002565353A priority patent/JP2004527904A/en
Priority to CNB028047613A priority patent/CN100365768C/en
Priority to EP02720896A priority patent/EP1364393A4/en
Priority to KR1020037010481A priority patent/KR100556643B1/en
Priority to KR1020067000234A priority patent/KR100568645B1/en
Priority to US10/152,649 priority patent/US6639268B2/en
Application granted granted Critical
Publication of US6424001B1 publication Critical patent/US6424001B1/en
Publication of US20020109163A1 publication Critical patent/US20020109163A1/en
Priority to US10/232,268 priority patent/US6881627B2/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC. reassignment MICRON SEMICONDUCTOR PRODUCTS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66666Vertical transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28158Making the insulator
    • H01L21/28167Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
    • H01L21/28185Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation with a treatment, e.g. annealing, after the formation of the gate insulator and before the formation of the definitive gate conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40114Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42324Gate electrodes for transistors with a floating gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66825Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a floating gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7827Vertical transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7881Programmable transistors with only two possible levels of programmation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7889Vertical transistors, i.e. transistors having source and drain not in the same horizontal plane
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/20Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
    • H10B41/23Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
    • H10B41/27Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0408Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
    • G11C16/0416Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing a single floating gate transistor and no select transistor, e.g. UV EPROM
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/26Sensing or reading circuits; Data output circuits
    • G11C16/28Sensing or reading circuits; Data output circuits using differential sensing or reference cells, e.g. dummy cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1203Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI

Definitions

  • the present invention relates generally to integrated circuits, and in particular to Flash memory with ultra thin vertical body transistors.
  • DRAMs dynamic random access memories
  • a DRAM memory cell typically includes an access field-effect transistor (FET) and a storage capacitor.
  • FET access field-effect transistor
  • the access FET allows the transfer of data charges to and from the storage capacitor during reading and writing operations.
  • the data charges on the storage capacitor are periodically refreshed during a refresh operation.
  • Memory density is typically limited by a minimum lithographic feature size (F) that is imposed by lithographic processes used during fabrication.
  • F lithographic feature size
  • DRAMs dynamic random access memories
  • Increasing the data storage capacity of semiconductor memories requires a reduction in the size of the access FET and storage capacitor of each memory cell.
  • other factors such as subthreshold leakage currents and alpha-particle induced soft errors, require that larger storage capacitors be used.
  • Flash memory cells are one possible solution for high density memory requirements. Flash memories include a single transistor, and with high densities would have the capability of replacing hard disk drive data storage in computer systems. This would result in delicate mechanical systems being replaced by rugged, small and durable solid-state memory packages, and constitute a significant advantage in computer systems. What is required then is a flash memory with the highest possible density or smallest possible cell area.
  • the continuous scaling poses problems even for flash memories since the single transistor in the flash memory has the same design rule limitations of conventional MOSFET technology. That is, the continuous scaling to the deep sub-micron region where channel lengths are less than 0.1 micron, 100 nm, or 1000 A causes significant problems in the conventional transistor structures. As shown in FIG. 1, junction depths should be much less than the channel length of 1000 ⁇ , or this implies junction depths of a few hundred Angstroms. Such shallow junctions are difficult to form by conventional implantation and diffusion techniques. Extremely high levels of channel doping are required to suppress short-channel effects such as drain-induced barrier lowering; threshold voltage roll off, and subthreshold conduction. Sub-threshold conduction is particularly problematic in MOSFET technology as it reduces the charge storage retention time on the capacitor cells. These extremely high doping levels result in increased leakage and reduced carrier mobility. Thus making the channel shorter to improve performance is negated by lower carrier mobility.
  • the Flash memory includes an array of memory cells including floating gate transistors.
  • Each floating gate transistor includes a pillar extending outwardly from a semiconductor substrate.
  • the pillar includes a single crystalline first contact layer and a second contact layer vertically separated by an oxide layer.
  • a single crystalline vertical transistor is formed along side of the pillar.
  • the single crystalline vertical transistor includes an ultra thin single crystalline vertical body region which separates an ultra thin single crystalline vertical first source/drain region and an ultra thin single crystalline vertical second source/drain region.
  • a floating gate opposes the ultra thin single crystalline vertical body region, and a control gate separated from the floating gate by an insulator layer.
  • FIG. 1 is an illustration of a convention MOSFET transistor illustrating the shortcomings of such conventional MOSFETs as continuous scaling occurs to the deep sub-micron region where channel lengths are less than 0.1 micron, 100 nm, or 1000 ⁇ .
  • FIG. 2 is a diagram illustrating a vertical ultra thin body transistor formed along side of a pillar according to the teachings of the present invention.
  • FIGS. 3 A- 3 C illustrate an initial process sequence which for forming pillars along side of which vertical ultra thin body transistors can later be formed according to the teachings of the present invention.
  • FIGS. 4 A- 4 C illustrate that the above techniques described in connection with FIGS. 3 A- 3 C can be implemented with a bulk CMOS technology or a silicon on insulator (SOI) technology.
  • SOI silicon on insulator
  • FIGS. 5 A- 5 C illustrate a process sequence continuing from the pillar formation embodiments provided in FIGS. 3 A- 4 C to form vertical ultra thin body transistors along side of the pillars.
  • FIGS. 6 A- 6 F illustrate a process sequence for forming a stacked horizontal floating gate and control gate structure embodiment according to the teachings of the present invention.
  • FIGS. 7 A- 7 F illustrate a process description of one embodiment by which vertical floating gates and vertical control gates can be formed alongside vertical ultra-thin transistor body structures according to the teachings of the present invention.
  • FIGS. 8 A- 8 E illustrate a process description of one embodiment by which vertical floating gates can be formed alongside vertical ultra-thin transistor body structures and a horizontal oriented control gate can be formed above the vertically oriented floating gates according to the teachings of the present invention.
  • FIG. 9 illustrates a block diagram of an embodiment of an electronic system including a novel memory cell formed according to the teachings of the present invention.
  • FIG. 10 illustrates an embodiment of a memory array including a novel memory cell formed according to the teachings of the present invention, as can be included in a memory device, e.g. on a memory chip/die.
  • wafer and substrate are interchangeably used to refer generally to any structure on which integrated circuits are formed, and also to such structures during various stages of integrated circuit fabrication. Both terms include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art.
  • doped and undoped semiconductors include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art.
  • FIG. 2 is a diagram illustrating an ultra thin single crystalline vertical transistor, or access FET 200 formed according to the teachings of the present invention.
  • access FET 200 includes a vertical ultra thin body transistor, or otherwise stated an ultra thin single crystalline vertical transistor.
  • the structure of the access FET 200 includes a pillar 201 extending outwardly from a semiconductor substrate 202 .
  • the pillar includes a single crystalline first contact layer 204 and a second contact layer 206 vertically separated by an oxide layer 208 .
  • An ultra thin single crystalline vertical transistor 210 is formed along side of the pillar 201 .
  • the ultra thin single crystalline vertical transistor 210 includes an ultra thin single crystalline vertical body region 212 which separates an ultra thin single crystalline vertical first source/drain region 214 and an ultra thin single crystalline vertical second source/drain region 216 .
  • the an ultra thin single crystalline vertical first source/drain region 214 is coupled to the first contact layer 204 and the ultra thin single crystalline vertical second source/drain region 216 is coupled to the second contact layer.
  • a gate 218 is formed opposing the ultra thin single crystalline vertical body region 212 and is separated therefrom by a thin gate oxide layer 220 .
  • the ultra thin single crystalline vertical transistor 210 includes a transistor having a vertical length of less than 100 nanometers and a horizontal width of less than 10 nanometers.
  • the ultra thin single crystalline vertical body region 212 includes a channel having a vertical length (L) of less than 100 nanometers.
  • the ultra thin single crystalline vertical body region 212 has a horizontal width (W) of less than 10 nanometers.
  • the ultra thin single crystalline vertical first source/drain region 214 and an ultra thin single crystalline vertical second source/drain region 216 have a horizontal width of less than 10 nanometers.
  • the ultra thin single crystalline vertical transistor 210 is formed from solid phase epitaxial growth.
  • the ultra thin single crystalline vertical transistors with ultra thin bodies of the present invention provide a surface space charge region which scales down as other transistor dimensions scale down.
  • This structure of the invention facilitates increasing density and design rule demands while suppressing short-channel effects such as drain-induced barrier lowering; threshold voltage roll off, and sub-threshold conduction.
  • n-channel type transistor is shown in the embodiment of FIG. 2.
  • the conductivity types described herein can be reversed by altering doping types such that the present invention is equally applicable to include structures having ultra thin vertically oriented single crystalline p-channel type transistors. The invention is not so limited.
  • FIGS. 3 A- 3 C illustrate an initial process sequence for forming pillars along side of which vertical ultra thin body transistors can later be formed as part of forming a flash memory cell according to the teachings of the present invention.
  • the dimensions suggested are appropriate to a 0.1 ⁇ m cell dimension (CD) technology and may be scaled accordingly for other CD sizes.
  • a p-type bulk silicon substrate 310 starting material is used.
  • An n++ and n+ silicon composite first contact layer 312 is formed on substrate 310 , such as by ion-implantation, epitaxial growth, or a combination of such techniques to form a single crystalline first contact layer 312 .
  • the more heavily conductively doped lower portion of the first contact layer 312 also functions as the bit line 302 .
  • the thickness of the n++ portion of first contact layer 312 is that of the desired bit line 302 thickness, which can be approximately between 0.1 to 0.25 ⁇ m.
  • the overall thickness of the first contact layer 312 can be approximately between 0.2 to 0.5 ⁇ m.
  • An oxide layer 314 of approximately 100 nanometers (nm), 0.1 ⁇ m, thickness or less is formed on the first contact layer 312 .
  • the oxide layer 314 can be formed by thermal oxide growth techniques.
  • a second contact layer 316 of n+ silicon is formed on the oxide layer 314 , using known techniques to form a polycrystalline second contact layer 316 .
  • the second contact layer 316 is formed to a thickness of 100 nm or less.
  • a thin silicon dioxide layer (SiO 2 ) 318 of approximately 10 nm is deposited on the second contact layer 316 .
  • a thicker silicon nitride layer (Si 3 N 4 ) 320 of approximately 100 nm in thickness is deposited on the thin silicon dioxide layer (SiO 2 ) 318 to form pad layers, e.g. layers 318 and 320 .
  • These pad layers 318 and 320 can be deposited using any suitable technique such as by chemical vapor deposition (CVD).
  • a photoresist is applied and selectively exposed to provide a mask for the directional etching of trenches 325 , such as by reactive ion etching (RIE).
  • RIE reactive ion etching
  • the directional etching results in a plurality of column bars 330 containing the stack of nitride layer 320 , pad oxide layer 318 , second contact layer 316 , oxide layer 314 , and first contact layer 312 .
  • Trenches 325 are etched to a depth that is sufficient to reach the surface 332 of substrate 310 , thereby providing separation between conductively doped bit lines 302 .
  • the photoresist is removed.
  • Bars 330 are now oriented in the direction of bit lines 302 , e.g. column direction.
  • bars 330 have a surface line width of approximately one micron or less.
  • the width of each trench 325 can be approximately equal to the line width of bars 330 .
  • the structure is now as appears in FIG. 3
  • isolation material 333 such as SiO 2 is deposited to fill the trenches 325 .
  • the working surface is then planarized, such as by chemical mechanical polishing/planarization (CMP).
  • CMP chemical mechanical polishing/planarization
  • a second photoresist is applied and selectively exposed to provide a mask for the directional etching of trenches 335 orthogonal to the bit line 302 direction, e.g. row direction.
  • Trenches 335 can be formed using any suitable technique such as by reactive ion etching (RIE).
  • Trenches 335 are etched through the exposed SiO 2 and the exposed stack of nitride layer 320 , pad oxide layer 318 , second contact layer 316 , oxide layer 314 , and into the first contact layer 312 but only to a depth sufficient to leave the desired bit line 302 thickness, e.g. a remaining bit line thickness of typically 100 nm.
  • the structure is now as appears in FIGS. 3B having individually defined pillars 340 - 1 , 340 - 2 , 340 - 3 , and 340 - 4 .
  • FIG. 3C illustrates a cross sectional view of the structure shown in FIG. 3B taken along cut-line 3 C- 3 C.
  • FIG. 3C shows the continuous bit line 302 connecting adjacent pillars 340 - 1 and 340 - 2 in any given column.
  • Trench 335 remains for the subsequent formation of floating gates and control gates, as described below, in between adjacent rows of the pillars, such as a row formed by pillars 340 - 1 and 340 - 4 and a row formed by pillars 340 - 2 , and 340 - 3 .
  • FIG. 4A- 4 C illustrate that the above techniques described in connection with FIGS. 3 A- 3 C can be implemented on a bulk CMOS technology substrate or a silicon on insulator (SOI) technology substrate.
  • FIG. 4A represents the completed sequence of process steps shown in FIGS. 3 A- 3 C, minus the pad layers, formed on a lightly doped p-type bulk silicon substrate 410 .
  • the structure shown in FIG. 4A is similar to the cross sectional view in FIG. 3C and shows a continuous bit line 402 with pillar stacks 440 - 1 and 440 - 2 formed thereon.
  • the pillars 440 - 1 and 440 - 2 include an n+ first contact layer 412 , an oxide layer 414 formed thereon, and a second n+ contact layer 416 formed on the oxide layer 414 .
  • FIG. 4B represents the completed sequence of process steps shown in FIGS. 3 A- 3 C, minus the pad layers, formed on a commercial SOI wafer, such as SIMOX.
  • a buried oxide layer 411 is present on the surface of the substrate 410 .
  • the structure shown in FIG. 4B is also similar to the cross sectional view in FIG. 3C and shows a continuous bit line 402 with pillar stacks 440 - 1 and 440 - 2 formed thereon, only here the continuous bit line 402 is separated from the substrate 410 by the buried oxide layer 411 .
  • the pillars 440 - 1 and 440 - 2 include an n+ first contact layer 412 , an oxide layer 414 formed thereon, and a second n+ contact layer 416 formed on the oxide layer 414 .
  • FIG. 4C represents the completed sequence of process steps shown in FIGS. 3 A- 3 C, minus the pad layers, forming islands of silicon on an insulator, where the insulator 413 has been formed by oxide under cuts.
  • Such a process includes the process described in more detail in U.S. Pat. No. 5,691,230, by Leonard Forbes, entitled “Technique for Producing Small Islands of Silicon on Insulator,” issued Nov. 25, 1997, which is incorporated herein by reference.
  • the structure shown in FIG. 4C is also similar to the cross sectional view in FIG.
  • the sequence of process steps to form pillars can include forming the same on at least three different types of substrates as shown in FIGS. 4 A- 4 C.
  • FIGS. 5 A- 5 C illustrate a process sequence continuing from the pillar formation embodiments provided in FIGS. 3 A- 3 C, and any of the substrates shown in FIGS. 4 A- 4 C, to form vertical ultra thin body transistors along side of the pillars, such as pillars 340 - 1 and 340 - 2 in FIG. 3C.
  • FIG. 5A illustrates an embodiment pillars 540 - 1 and 540 - 2 formed on a p-type substrate 510 and separated by a trench 530 .
  • FIG. 5A- 5 C Analogous to the description provided in connection FIG. 5A- 5 C, FIG.
  • FIG. 5A shows a first single crystalline n+ contact layer 512 a portion of which, in one embodiment, is integrally formed with an n++ bit line 502 .
  • An oxide layer region 514 is formed in pillars 540 - 1 and 540 - 2 on the first contact layer 512 .
  • a second n+ contact layer 516 is shown formed on the oxide layer region 514 in the pillars 540 - 1 and 540 - 2 .
  • pad layers of (SiO 2 ) 518 and (Si 3 N 4 ) 520 respectively are shown formed on the second contact layer 516 in the pillars 540 - 1 and 540 - 2 .
  • a lightly doped p-type polysilicon layer 545 is deposited over the pillars 540 - 1 and 540 - 2 and directionally etched to leave the lightly doped p-type material 545 on the sidewalls 550 of the pillars 540 - 1 and 540 - 2 .
  • the lightly doped p-type polysilicon layer is directionally etched to leave the lightly doped p-type material 545 on the sidewalls 550 of the pillars 540 - 1 and 540 - 2 having a width (W), or horizontal thickness of 10 nm or less.
  • W width
  • FIG. 5C the embodiment for forming the ultra thin single crystalline vertical transistors, or ultra thin body transistors, only on one side of pillars 540 - 1 and 540 - 2 is shown.
  • the wafer is heated at approximately 550 to 700 degrees Celsius.
  • the polysilicon 545 will recrystallize and lateral epitaxial solid phase regrowth will occur vertically.
  • the single crystalline silicon at the bottom of the pillars 540 - 1 and 540 - 2 will seed this crystal growth and an ultrathin single crystalline film 546 will form which can be used as the channel of an ultra thin single crystalline vertical MOSFET transistor.
  • FIG. 5C the embodiment for forming the ultra thin single crystalline vertical transistors, or ultra thin body transistors, only on one side of pillars 540 - 1 and 540 - 2 is shown.
  • the wafer is heated at approximately 550 to 700 degrees Celsius.
  • the polysilicon 545 will recrystallize and lateral epitaxial solid phase regrowth will occur vertically.
  • drain and source regions, 551 and 552 respectively will be formed in the ultrathin single crystalline film 546 along the sidewalls 550 of the pillars 540 - 1 and 540 - 2 in the annealing process by an out diffusion of the n+ doping from the first and the second contact layers, 512 and 516 .
  • these portions of the ultrathin single crystalline film 546 now with the n+ dopant, will similarly recrystallize into single crystalline structure as the lateral epitaxial solid phase regrowth occurs vertically.
  • the drain and source regions, 551 and 552 will be separated by a vertical single crystalline body region 552 formed of the p-type material.
  • the vertical single crystalline body region will have a vertical length of less than 100 nm.
  • FIG. 5C or 5 D The structure is now as shown in FIG. 5C or 5 D.
  • a conventional gate insulator can be grown or deposited on this ultrathin single crystalline film 546 .
  • either horizontal or vertical gate structures can be formed in trenches 530 .
  • drain and source regions, 551 and 552 respectively have been formed in an ultrathin single crystalline film 546 to form a portion of the ultra thin single crystalline vertical transistors, or ultra thin body transistors, according to the teachings of the present invention.
  • the ultrathin single crystalline film 546 now includes an ultra thin single crystalline vertical first source/drain region 551 coupled to the first contact layer 512 and an ultra thin single crystalline vertical second source/drain region 552 coupled to the second contact layer 516 .
  • An ultra thin p-type single crystalline vertical body region 553 remains along side of, or opposite, the oxide layer 514 and couples the first source/drain region 551 to the second source/drain region 552 .
  • the ultra thin p-type single crystalline vertical body region 553 separates the drain and source regions, 551 and 552 respectively, and can electrically couple the drain and source regions, 551 and 552 , when a channel is formed therein by an applied potential.
  • the drain and source regions, 551 and 552 respectively, and the ultra thin body region 553 are formed of single crystalline material by the lateral solid phase epitaxial regrowth which occurs in the annealing step.
  • the dimensions of the structure now include an ultra thin single crystalline body region 553 having a vertical length of less than 100 nm in which a channel having a vertical length of less than 100 nm can be formed.
  • the dimensions include drain and source regions, 551 and 552 respectively, having a junction depth defined by the horizontal thickness of the ultrathin single crystalline film 546 , e.g. less than 10 nm.
  • the invention has provided junction depths which are much less than the channel length of the device and which are scalable as design rules further shrink.
  • the invention has provided a structure for transistors with ultra thin bodies so that a surface space charge region in the body of the transistor scales down as other transistor dimensions scale down. In effect, the surface space charge region has been minimized by physically making the body region of the MOSFET ultra thin, e.g. 10 nm or less.
  • FIGS. 6 A- 6 F illustrate a process sequence for forming a stacked horizontal floating gate and control gate structure embodiment, referred to herein as horizontal replacement gates, in connection with the present invention.
  • the dimensions suggested in the following process steps are appropriate to a 0.1 micrometer CD technology and may be scaled accordingly for other CD sizes.
  • FIG. 6A represents a structure similar to that shown in FIG. 5C. That is FIG. 6A shows an ultrathin single crystalline film 646 along the sidewalls 650 of pillars 640 - 1 and 640 - 2 in trenches 630 .
  • the ultrathin single crystalline film 646 at this point includes an ultra thin single crystalline vertical first source/drain region 651 coupled to a first contact layer 612 and an ultra thin single crystalline vertical second source/drain region 652 coupled to a second contact layer 616 .
  • An ultra thin p-type single crystalline vertical body region 653 is present along side of, or opposite, an oxide layer 614 and couples the first source/drain region 651 to the second source/drain region 652 .
  • an n+ doped oxide layer 621 , or PSG layer as the same will be known and understood by one of ordinary skill in the art will understand, is deposited over the pillars 640 - 1 and 640 - 2 such as by a CVD technique.
  • This n+doped oxide layer 621 is then planarized to remove off of the top surface of the pillars 640 - 1 and 640 - 2 .
  • An etch process is performed to leave about 50 nm at the bottom of trench 630 .
  • an undoped polysilicon layer 622 or undoped oxide layer 622 is deposited over the pillars 640 - 1 and 640 - 2 and CMP planarized to again remove from the top surface of the pillars 640 - 1 and 640 - 2 .
  • the undoped polysilicon layer 622 is etched, such as by RIE to leave a thickness of 100 nm or less in the trench 630 along side of, or opposite oxide layer 614 .
  • n+ doped oxide layer 623 is deposited over the pillars 640 - 1 and 640 - 2 such as by a CVD process.
  • the structure is now as appears in FIG. 6A.
  • FIG. 6B illustrates the structure following the next sequence of fabrication steps.
  • a heat treatment is applied to diffuse the n-type dopant out of the PSG layers, e.g. 621 and 623 respectively, into the vertical ultrathin single crystalline film 646 to additionally form the drain and source regions, 651 and 652 respectively.
  • a selective etch is performed, as the same will be known and understood by one of ordinary skill in the art upon reading this disclosure, to remove the top PSG layer 623 and the undoped polysilicon layer 622 , or oxide layer 622 in the trench 630 .
  • the structure is now as appears in FIG. 6B.
  • a thin gate oxide 625 is grown as the same will be known and understood by one of ordinary skill in the art, such as by thermal oxidation, for the ultra thin single crystalline vertical transistors, or ultra thin body transistors on the surface of the ultra thin single crystalline vertical body region 653 .
  • doped n+ type polysilicon layer 642 can be deposited to form a gate 642 for the ultra thin single crystalline vertical transistors, or ultra thin body transistors.
  • the structure then undergoes a CMP process to remove the doped n+ type polysilicon layer 642 from the top surface of the pillars 640 - 1 and 640 - 2 and RIE etched to form the desired thickness of the gate 642 for the ultra thin single crystalline vertical transistors, or ultra thin body transistors.
  • the doped n+ type polysilicon layer 642 is RIE etched to form an integrally formed, horizontally oriented floating gate 642 having a vertical side of less than 100 nanometers opposing the ultra thin single crystalline vertical body region 653 .
  • an oxide layer 644 is deposited such as by a CVD process and planarized by a CMP process to fill trenches 630 .
  • An etch process is performed, as according to the techniques described above to strip the nitride layer 620 from the structure. This can include a phosphoric etch process using phosphoric acid.
  • FIG. 6C The structure is now as appears as is shown in FIG. 6C.
  • FIG. 6D illustrates the next sequence of fabrication steps.
  • the oxide layer 644 on the top of the horizontally oriented floating gate 642 is masked and etched, such as by RIE, to remove the oxide layer 644 in regions where the interpoly gate insulator or control gate insulator will be formed.
  • the interpoly gate insulator or control gate insulator 660 is formed.
  • the interpoly gate insulator or control gate insulator 660 can be thermally grown oxide layer 660 , or a deposited an oxynitride control gate insulator layer 660 , as the same will be know and understood by one of ordinary skill in the art.
  • the interpoly gate insulator or control gate insulator 660 is formed to a thickness of approximately 2 to 4 nanometers.
  • a polysilicon control gate 662 is formed.
  • the polysilicon control gate can be formed by conventional photolithographic techniques for patterning and then depositing, such as by CVD, a polysilicon control gate line above the horizontally oriented floating gates 642 .
  • Another oxide layer can be deposited over the surface of the structure, such as by CVD to proceed with further fabrication steps.
  • contacts can be formed to the second contact layer 616 on top of the pillars 640 - 1 and 640 - 2 to continue with data line 664 formation and standard BEOL processes. These methods can include conventional contact hole, terminal metal and inter level insulator steps to complete wiring of the cells and peripheral circuits.
  • FIG. 6E is a perspective view of the completed structure.
  • FIG. 6F is a cross sectional view of the same taken along cut line 6 F- 6 F.
  • the above sequence of fabrication could have been followed minus the replacement gate steps.
  • the process would have again begun with a structure similar to that shown in FIG. 5C.
  • a conformal nitride layer would have been deposited to approximately 10 nm and then directionally etched to leave the nitride on the sidewalls of the pillars.
  • a thermal oxide would be grown to insulate the exposed segments of the sourcelines 602 , or y-address line bars 602 .
  • the nitride would then be stripped by an isotropic etch (e.g.
  • phosphoric acid and a thin tunneling, floating gate oxide of approximately 1 to 2 nm would be grown on the wall of the exposed ultrathin single crystalline film 646 .
  • An n-type polysilicon layer would be deposited to fill the trenches (e.g >100 nm) and planarized (e.g. by CMP) and then recessed slightly below the level of the top of the ultrathin single crystalline film 646 .
  • the process would then simply continue with an etch process as described above to strip the nitride layer 620 from the structure. This can include a phosphoric etch process using phosphoric acid. From FIG. 6C forward the process would continue as described above to complete the structure.
  • FIGS. 7 A- 7 E illustrate a process description of one embodiment by which vertical floating gates and vertical control gates can be formed alongside vertical ultra-thin transistor body structures. These structures can be achieved by someone skilled in the art of integrated circuit fabrication upon reading this disclosure. The dimensions suggested in the following process steps are appropriate to a 0.1 ⁇ m CD technology and may be scaled accordingly for other CD sizes.
  • FIG. 7A represents a structure similar to that shown in FIG. 5C. That is FIG. 7A shows an ultrathin single crystalline film 746 along the sidewalls of pillars 740 - 1 and 740 - 2 in trenches 730 .
  • the ultrathin single crystalline film 746 at this point includes an ultra thin single crystalline vertical first source/drain region 751 coupled to a first contact layer 712 and an ultra thin single crystalline vertical second source/drain region 752 coupled to a second contact layer 716 .
  • An ultra thin p-type single crystalline vertical body region 753 is present along side of, or opposite, an oxide layer 714 and couples the first source/drain region 751 to the second source/drain region 752 .
  • a conformal nitride layer of approximately 10 nm is deposited, such as by CVD, and directionally etched to leave only on the sidewalls of the pillars 740 - 1 and 740 - 2 .
  • a oxide layer 721 is then grown, such as by thermal oxidation, to a thickness of approximately 20 nm in order to insulate the exposed bit line bars 702 .
  • the conformal nitride layer on the sidewalls of the pillars 740 - 1 and 740 - 2 prevents oxidation along the ultrathin single crystalline film 746 .
  • the nitride layer is then stripped, using conventional stripping processes as the same will be known and understood by one of ordinary skill in the art. The structure is now as appears in FIG. 7A.
  • a thin tunneling oxide 756 is thermally grown on the sidewalls of the exposed ultrathin single crystalline film 746 .
  • the thin tunneling oxide 756 is grown to a thickness of approximately 1 to 2 nm.
  • An n+ doped polysilicon material or suitable metal 750 is deposited, such as by CVD, to fill the trenches to a thickness of approximately 40 nm or less.
  • the n+ doped polysilicon material 750 is then planarized, such as by CMP, and recessed, such as by RIE, to a height slightly below a top level of the ultrathin single crystalline film 746 .
  • a nitride layer 761 is then deposited, such as by CVD, to a thickness of approximately 20 nm for spacer formation and directionally etched to leave on the sidewalls of the thick oxide and nitride pad layers, 718 and 720 respectively.
  • the structure is now as shown in FIG. 7B.
  • FIG. 7C illustrates the structure following the next sequence of processing steps.
  • the nitride spacers 761 are used as a mask and the exposed oxide in between columns of pillars, e.g. oxide 333 in FIG. 3B, is selectively etched between the sourcelines 702 to a depth approximately level with the oxide 721 on the sourcelines/y-address lines 702 .
  • the exposed n+ doped polysilicon material 750 is selectively etched stopping on the oxide layer 721 on the sourcelines/y-address lines 702 thus creating a pair of vertically oriented floating gates 763 in trench 730 .
  • the structure is now as appears in FIG. 7C.
  • FIG. 7D illustrates the next sequence in this embodiment of the fabrication process.
  • the interpoly gate insulator or control gate insulator 760 is formed in the trench 730 covering the vertically oriented floating gates 763 .
  • the interpoly gate insulator or control gate insulator 760 can be thermally grown oxide layer 760 , or a deposited an oxynitride control gate insulator layer 760 , as the same will be know and understood by one of ordinary skill in the art.
  • the interpoly gate insulator or control gate insulator 760 is formed to a thickness of approximately 7 to 15 nanometers.
  • n+ doped polysilicon material or suitable gate material 762 is deposited, such as by CVD, to fill the trenches, or gate through troughs 730 to a thickness of approximately 100 nm.
  • the n+ doped polysilicon material 762 is then planarized, such as by CMP, stopping on the thick nitride pad layer 720 .
  • the n+ doped polysilicon material 762 is then recessed, such as by RIE, to the approximately a top level of the ultrathin single crystalline film 746 .
  • the nitride pad layer 720 is removed from the pillars 740 - 1 and 740 - 2 .
  • the nitride pad layer can be removed using a phosphoric etch or other suitable techniques.
  • An oxide 775 is then deposited over the structure, such as by CVD, to cover the surface. The structure is now as appears in FIG. 7D.
  • contacts can be formed to the second contact layer 716 on top of the pillars 740 - 1 and 740 - 2 to continue with dataline 764 formation and standard BEOL processes. These methods can include conventional contact hole, terminal metal and inter level insulator steps to complete wiring of the cells and peripheral circuits.
  • FIG. 7E is a perspective view of the completed structure.
  • FIG. 7F is a cross sectional view of the same taken along cut line 7 F- 7 F.
  • FIGS. 8 A- 8 E illustrate a process description of one embodiment by which vertical floating gates can be formed alongside vertical ultra-thin transistor body structures and a horizontal oriented control gate can be formed above the vertically oriented floating gates. These structures can be achieved by someone skilled in the art of integrated circuit fabrication upon reading this disclosure. The dimensions suggested in the following process steps are appropriate to a 0.1 ⁇ m CD technology and may be scaled accordingly for other CD sizes.
  • FIG. 8A represents a structure similar to that shown in FIG. 5C. That is FIG. 8A shows an ultrathin single crystalline film 846 along the sidewalls of pillars 840 - 1 and 840 - 2 in trenches 830 .
  • the ultrathin single crystalline film 846 at this point includes an ultra thin single crystalline vertical first source/drain region 851 coupled to a first contact layer 812 and an ultra thin single crystalline vertical second source/drain region 852 coupled to a second contact layer 816 .
  • An ultra thin p-type single crystalline vertical body region 853 is present along side of, or opposite, an oxide layer 814 and couples the first source/drain region 851 to the second source/drain region 852 .
  • a conformal nitride layer of approximately 10 nm is deposited, such as by CVD, and directionally etched to leave only on the sidewalls of the pillars 840 - 1 and 840 - 2 .
  • a oxide layer 821 is then grown, such as by thermal oxidation, to a thickness of approximately 20 nm in order to insulate the exposed bit line bars 802 .
  • the conformal nitride layer on the sidewalls of the pillars 840 - 1 and 840 - 2 prevents oxidation along the ultrathin single crystalline film 846 .
  • the nitride layer is then stripped, using conventional stripping processes as the same will be known and understood by one of ordinary skill in the art. The structure is now as appears in FIG. 8A.
  • a thin tunneling oxide 856 is thermally grown on the sidewalls of the exposed ultrathin single crystalline film 846 .
  • the thin tunneling oxide 856 is grown to a thickness of approximately 1 to 2 nm.
  • An n+ doped polysilicon material or suitable metal 850 is deposited, such as by CVD, to fill the trenche to a thickness of approximately 40 nm or less.
  • the n+ doped polysilicon material 850 is then planarized, such as by CMP, and recessed, such as by RIE, to a height slightly below a top level of the ultrathin single crystalline film 846 .
  • a nitride layer 861 is then deposited, such as by CVD, to a thickness of approximately 50 nm for spacer formation and directionally etched to leave on the sidewalls of the thick oxide and nitride pad layers, 818 and 820 respectively.
  • the structure is now as shown in FIG. 8B.
  • FIG. 8C illustrates the structure following the next sequence of processing steps.
  • the nitride spacers 861 are used as a mask and the exposed oxide in between columns of pillars, e.g. oxide 333 in FIG. 3B, is selectively etched between the sourcelines 802 to a depth approximately level with the oxide 821 on the sourcelines/y-address lines 802 .
  • the exposed n+ doped polysilicon material 850 is selectively etched stopping on the oxide layer 821 on the sourcelines/y-address lines 802 thus creating a pair of vertically oriented floating gates 863 in trench 830 .
  • the structure is now as appears in FIG. 8C.
  • FIG. 8D illustrates the next sequence in this embodiment of the fabrication process.
  • an oxide layer 880 is deposited in the trench 830 covering the vertically oriented floating gates 863 .
  • the oxide layer 880 is planarized, such as by CMP, stopping on the thick nitride pad layer 820 .
  • the oxide layer 880 is then recessed, such as by RIE, to the approximately a top level of the ultrathin single crystalline film 846 .
  • the nitride pad layer 820 is removed from the pillars 840 - 1 and 840 - 2 and the nitride spacers 861 are also removed.
  • the nitride pad layer 820 and nitride spacers 861 can be removed using a phosphoric etch or other suitable techniques.
  • An interpoly gate insulator or control gate insulator 860 is formed over the oxide layer 880 in the trench 830 and over the vertically oriented floating gates 863 .
  • the interpoly gate insulator or control gate insulator 860 can be thermally grown oxide layer 860 , or a deposited an oxynitride control gate insulator layer 860 , as the same will be know and understood by one of ordinary skill in the art.
  • the interpoly gate insulator or control gate insulator 860 is formed to a thickness of approximately 2 to 4 nanometers on the vertically oriented floating gates 863 .
  • n+ doped polysilicon material or suitable gate material 862 is deposited, such as by CVD, over the interpoly gate insulator or control gate insulator 860 and above the vertically oriented floating gates 863 to a thickness of approximately 50 nm.
  • the n+ doped polysilicon material 862 is then patterned, as the same will be know and understood by one of ordinary skill in the art, into horizontal bars or control gate lines.
  • An oxide 875 is can then deposited, such as by CVD to cover the surface. The structure is now as appears in FIG. 8D.
  • contacts can be formed to the second contact layer 816 on top of the pillars 840 - 1 and 840 - 2 to continue with dataline 864 formation and standard BEOL processes. These methods can include conventional contact hole, terminal metal and inter level insulator steps to complete wiring of the cells and peripheral circuits.
  • FIG. 8E is a perspective view of the completed structure.
  • FIG. 9 illustrates a block diagram of an embodiment of an electronic system 901 according to the teachings of the present invention.
  • the system 901 includes a memory device 900 which has an array of memory cells 902 , address decoder 904 , row access circuitry 906 , column access circuitry 908 , control circuitry 910 , and input/output circuit 912 .
  • the circuit 901 includes a processor 914 , or memory controller for memory accessing.
  • the memory device 900 receives control signals from the processor 914 , such as WE*, RAS* and CAS* signals over wiring or metallization lines.
  • the memory device 900 is used to store data which is accessed via I/O lines. It will be appreciated by those skilled in the art that additional circuitry and control signals can be provided, and that the memory device 900 has been simplified to help focus on the invention.
  • At least one of the memory cells 902 has a memory cell formed according to the embodiments of the present invention.
  • FIG. 9 illustrates an embodiment for electronic system circuitry in which the novel memory cells of the present invention.
  • the illustration of system 901 is intended to provide a general understanding of one application for the structure and circuitry of the present invention, and is not intended to serve as a complete description of all the elements and features of an electronic system using the novel memory cell structures. Further, the invention is equally applicable to any size and type of memory device 901 using the novel memory cells of the present invention and is not intended to be limited to the described above.
  • such an electronic system can be fabricated in single-package processing units, or even on a single semiconductor chip, in order to reduce the communication time between the processor and the memory device.
  • Applications containing the novel memory cell of the present invention as described in this disclosure include electronic systems for use in memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules.
  • Such circuitry can further be a subcomponent of a variety of electronic systems, such as a clock, a television, a cell phone, a personal computer, an automobile, an industrial control system, an aircraft, and others.
  • FIG. 10 illustrates an embodiment of a memory array 1000 , according to the teachings of the present invention, as can be included in a memory device, e.g. on a memory chip/die.
  • the memory array shown in FIG. 10 includes a plurality of memory cells, 1002 - 0 , 1002 - 1 , . . . , 1002 -N.
  • the plurality of memory cells, 1002 - 0 , 1002 - 1 , . . . , 1002 -N includes at least one novel memory cell formed according to the teachings of the present invention. As shown in FIG.
  • the plurality of memory cells are coupled to a plurality, or number of sense amplifiers 1006 - 0 , 1006 - 1 , . . . , 1006 -N via a number of bit lines, or digitlines, D 0 *, D 0 , D 1 *, D 1 , . . . , DN*.
  • FIG. 10 is illustrative of the manner in which the novel memory cell of the present invention can be used in a folded bit line configuration, in substitution for a conventional folded bit line memory array.
  • the novel memory cells of the present invention can further be used in an open bit line configuration or any other digitline twist scheme. The invention is not so limited.
  • the absence of presence of stored charge on the floating gates is read by addressing the word line or control gate lines and y-column/sourcelines to form a coincidence in address at a particular floating gate.
  • the control gate line would for instance be driven positive at some voltage of 1.0 Volts and the y-column/sourceline grounded, if the floating gate is not charged with electrons then the vertical sidewall transistor would turn on tending to hold the bit or data line on that particular row down indicating the presence of a stored “one” in the cell. If this particular floating gate is charged with stored electrons, the transistor will not turn on and the presence of a stored “zero” indicated in the cell. In this manner, data stored on a particular floating gate can be read.
  • data is most conveniently read out in “bit pairs” by addressing not only a single data line but rather both of the data lines on each side of a particular control gate address line.
  • Data is stored into the cell by hot electron injection, the data line is driven with a higher drain voltage like 2 Volts for 0.1 micron technology and the control gate line is addressed by some nominal voltage in the range of twice this value.
  • Hot electrons generated in the transistor channel will be injected through the gate or tunnel oxide on to the floating gate of the transistor selected by the address scheme. Erasure is accomplished by driving the control gate line with a negative voltage and the sourceline of the transistor with a positive bias so the total voltage difference is in the order of 3 Volts causing electrons to tunnel off of the floating gates.
  • Data will be erased in “bit pairs” since both floating gates on each side of a control gate will be erased at the same time; this architecture is amenable to block address schemes where sections of the array are erased and reset at the same time.
  • This invention disclosure describes a flash memory cell where the area associated with a single data bit is less than the area associated with one minimum dimension transistor and borders used in the fabrication of the memory cell. This is accomplished by (i) having vertical transistors, (ii) more than one transistor or storage element in each cell and (iii) buried lines addressing the cell which have dimensions less than the minimum feature size.
  • Cell structures used up to and through the 256 Mbit generation for DRAMs or flash memories have been limited to at least 8F squared sizes where “F” is the minimum feature size. This has been determined mostly by the planar structure of the source, gate, and drain on the surface of the semiconducting substrate.
  • the cells described here by virtue of having vertical transistor structures and buried control gate or word address lines minimizes the cell surface area.
  • the ultra-thin vertical body structures allow transistor operation with dimensions less than 100 nm further increasing density.
  • the memory cells are basically of minimum possible dimensions, namely, 4F squared sizes, however, since each transistor can store two bits of information the bit density is one bit for each 2F squared area. The memory density for information storage is then greater than 5 Gbit/square centimeter.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • General Chemical & Material Sciences (AREA)
  • Non-Volatile Memory (AREA)
  • Semiconductor Memories (AREA)
  • Element Separation (AREA)
  • Recrystallisation Techniques (AREA)

Abstract

Structures and method for Flash memory with ultra thin vertical body transistors are provided. The Flash memory includes an array of memory cells including floating gate transistors. Each floating gate transistor includes a pillar extending outwardly from a semiconductor substrate. The pillar includes a single crystalline first contact layer and a second contact layer vertically separated by an oxide layer. A single crystalline vertical transistor is formed along side of the pillar. The single crystalline vertical transistor includes an ultra thin single crystalline vertical body region which separates an ultra thin single crystalline vertical first source/drain region and an ultra thin single crystalline vertical second source/drain region. A floating gate opposes the ultra thin single crystalline vertical body region, and a control gate separated from the floating gate by an insulator layer.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application is related to the following co-pending, commonly assigned U.S. patent applications: “Open Bit Line DRAM with Ultra Thin Body Transistors,” attorney docket no. 1303.005US1, Ser. No. ______, “Folded Bit Line DRAM with Ultra Thin Body Transistors,” attorney docket no. 1303.004US1, Ser. No. ______, “Programmable Logic Arrays with Ultra Thin Body Transistors,” attorney docket no. 1303.007US1, Ser. No. ______, and “Memory Address and Decode Circuits with Ultra Thin Body Transistors,” attorney docket no. 1303.006US1, Ser. No. ______, “Programmable Memory Address and Decode Circuits with Ultra Thin Body Transistors,” attorney docket no. 1303.008US1, Ser. No. ______, “In Service Programmable Logic Arrays with Ultra Thin Body Transistors,” attorney docket no. 1303.009US1, Ser. No. ______, which are filed on even date herewith and each of which disclosure is herein incorporated by reference.[0001]
  • FIELD OF THE INVENTION
  • The present invention relates generally to integrated circuits, and in particular to Flash memory with ultra thin vertical body transistors. [0002]
  • BACKGROUND OF THE INVENTION
  • Semiconductor memories, such as dynamic random access memories (DRAMs), are widely used in computer systems for storing data. A DRAM memory cell typically includes an access field-effect transistor (FET) and a storage capacitor. The access FET allows the transfer of data charges to and from the storage capacitor during reading and writing operations. The data charges on the storage capacitor are periodically refreshed during a refresh operation. [0003]
  • Memory density is typically limited by a minimum lithographic feature size (F) that is imposed by lithographic processes used during fabrication. For example, the present generation of high density dynamic random access memories (DRAMs), which are capable of storing 256 Megabits of data, require an area of 8F[0004] 2 per bit of data. There is a need in the art to provide even higher density memories in order to further increase data storage capacity and reduce manufacturing costs. Increasing the data storage capacity of semiconductor memories requires a reduction in the size of the access FET and storage capacitor of each memory cell. However, other factors, such as subthreshold leakage currents and alpha-particle induced soft errors, require that larger storage capacitors be used. Thus, there is a need in the art to increase memory density while allowing the use of storage capacitors that provide sufficient immunity to leakage currents and soft errors. There is also a need in the broader integrated circuit art for dense structures and fabrication techniques.
  • Flash memory cells are one possible solution for high density memory requirements. Flash memories include a single transistor, and with high densities would have the capability of replacing hard disk drive data storage in computer systems. This would result in delicate mechanical systems being replaced by rugged, small and durable solid-state memory packages, and constitute a significant advantage in computer systems. What is required then is a flash memory with the highest possible density or smallest possible cell area. [0005]
  • The continuous scaling, however, poses problems even for flash memories since the single transistor in the flash memory has the same design rule limitations of conventional MOSFET technology. That is, the continuous scaling to the deep sub-micron region where channel lengths are less than 0.1 micron, 100 nm, or 1000 A causes significant problems in the conventional transistor structures. As shown in FIG. 1, junction depths should be much less than the channel length of 1000 Å, or this implies junction depths of a few hundred Angstroms. Such shallow junctions are difficult to form by conventional implantation and diffusion techniques. Extremely high levels of channel doping are required to suppress short-channel effects such as drain-induced barrier lowering; threshold voltage roll off, and subthreshold conduction. Sub-threshold conduction is particularly problematic in MOSFET technology as it reduces the charge storage retention time on the capacitor cells. These extremely high doping levels result in increased leakage and reduced carrier mobility. Thus making the channel shorter to improve performance is negated by lower carrier mobility. [0006]
  • Therefore, there is a need in the art to provide improved flash memory densities while avoiding the deleterious effects of short-channel effects such as drain-induced barrier lowering; threshold voltage roll off, and sub-threshold conduction, increased leakage and reduced carrier mobility. At the same time charge storage retention time must be maintained. [0007]
  • SUMMARY OF THE INVENTION
  • The above mentioned problems with semiconductor memories and other problems are addressed by the present invention and will be understood by reading and studying the following specification. Systems and methods are provided for transistors with ultra thin bodies, or transistors where the surface space charge region scales down as other transistor dimensions scale down. [0008]
  • In one embodiment of the present invention, the Flash memory includes an array of memory cells including floating gate transistors. Each floating gate transistor includes a pillar extending outwardly from a semiconductor substrate. The pillar includes a single crystalline first contact layer and a second contact layer vertically separated by an oxide layer. A single crystalline vertical transistor is formed along side of the pillar. The single crystalline vertical transistor includes an ultra thin single crystalline vertical body region which separates an ultra thin single crystalline vertical first source/drain region and an ultra thin single crystalline vertical second source/drain region. A floating gate opposes the ultra thin single crystalline vertical body region, and a control gate separated from the floating gate by an insulator layer. [0009]
  • These and other embodiments, aspects, advantages, and features of the present invention will be set forth in part in the description which follows, and in part will become apparent to those skilled in the art by reference to the following description of the invention and referenced drawings or by practice of the invention. The aspects, advantages, and features of the invention are realized and attained by means of the instrumentalities, procedures, and combinations particularly pointed out in the appended claims.[0010]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is an illustration of a convention MOSFET transistor illustrating the shortcomings of such conventional MOSFETs as continuous scaling occurs to the deep sub-micron region where channel lengths are less than 0.1 micron, 100 nm, or 1000 Å. [0011]
  • FIG. 2 is a diagram illustrating a vertical ultra thin body transistor formed along side of a pillar according to the teachings of the present invention. [0012]
  • FIGS. [0013] 3A-3C illustrate an initial process sequence which for forming pillars along side of which vertical ultra thin body transistors can later be formed according to the teachings of the present invention.
  • FIGS. [0014] 4A-4C illustrate that the above techniques described in connection with FIGS. 3A-3C can be implemented with a bulk CMOS technology or a silicon on insulator (SOI) technology.
  • FIGS. [0015] 5A-5C illustrate a process sequence continuing from the pillar formation embodiments provided in FIGS. 3A-4C to form vertical ultra thin body transistors along side of the pillars.
  • FIGS. [0016] 6A-6F illustrate a process sequence for forming a stacked horizontal floating gate and control gate structure embodiment according to the teachings of the present invention.
  • FIGS. [0017] 7A-7F illustrate a process description of one embodiment by which vertical floating gates and vertical control gates can be formed alongside vertical ultra-thin transistor body structures according to the teachings of the present invention.
  • FIGS. [0018] 8A-8E illustrate a process description of one embodiment by which vertical floating gates can be formed alongside vertical ultra-thin transistor body structures and a horizontal oriented control gate can be formed above the vertically oriented floating gates according to the teachings of the present invention.
  • FIG. 9 illustrates a block diagram of an embodiment of an electronic system including a novel memory cell formed according to the teachings of the present invention. [0019]
  • FIG. 10 illustrates an embodiment of a memory array including a novel memory cell formed according to the teachings of the present invention, as can be included in a memory device, e.g. on a memory chip/die.[0020]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • In the following detailed description of the invention, reference is made to the accompanying drawings which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. The embodiments are intended to describe aspects of the invention in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and changes may be made without departing from the scope of the present invention. In the following description, the terms wafer and substrate are interchangeably used to refer generally to any structure on which integrated circuits are formed, and also to such structures during various stages of integrated circuit fabrication. Both terms include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art. The following detailed description is not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims. [0021]
  • FIG. 2 is a diagram illustrating an ultra thin single crystalline vertical transistor, or [0022] access FET 200 formed according to the teachings of the present invention. As shown in FIG. 2, access FET 200 includes a vertical ultra thin body transistor, or otherwise stated an ultra thin single crystalline vertical transistor. According to the teachings of the present invention, the structure of the access FET 200 includes a pillar 201 extending outwardly from a semiconductor substrate 202. The pillar includes a single crystalline first contact layer 204 and a second contact layer 206 vertically separated by an oxide layer 208. An ultra thin single crystalline vertical transistor 210 is formed along side of the pillar 201. The ultra thin single crystalline vertical transistor 210 includes an ultra thin single crystalline vertical body region 212 which separates an ultra thin single crystalline vertical first source/drain region 214 and an ultra thin single crystalline vertical second source/drain region 216. The an ultra thin single crystalline vertical first source/drain region 214 is coupled to the first contact layer 204 and the ultra thin single crystalline vertical second source/drain region 216 is coupled to the second contact layer. A gate 218 is formed opposing the ultra thin single crystalline vertical body region 212 and is separated therefrom by a thin gate oxide layer 220.
  • According to embodiments of the present invention, the ultra thin single crystalline [0023] vertical transistor 210 includes a transistor having a vertical length of less than 100 nanometers and a horizontal width of less than 10 nanometers. Thus, in one embodiment, the ultra thin single crystalline vertical body region 212 includes a channel having a vertical length (L) of less than 100 nanometers. Also, the ultra thin single crystalline vertical body region 212 has a horizontal width (W) of less than 10 nanometers. And, the ultra thin single crystalline vertical first source/drain region 214 and an ultra thin single crystalline vertical second source/drain region 216 have a horizontal width of less than 10 nanometers. According to the teachings of the present invention, the ultra thin single crystalline vertical transistor 210 is formed from solid phase epitaxial growth.
  • As one of ordinary skill in the art will understand upon reading this disclosure, the ultra thin single crystalline vertical transistors with ultra thin bodies of the present invention provide a surface space charge region which scales down as other transistor dimensions scale down. This structure of the invention facilitates increasing density and design rule demands while suppressing short-channel effects such as drain-induced barrier lowering; threshold voltage roll off, and sub-threshold conduction. [0024]
  • An n-channel type transistor is shown in the embodiment of FIG. 2. However, one of ordinary skill in the art will further understand upon reading this disclosure that the conductivity types described herein can be reversed by altering doping types such that the present invention is equally applicable to include structures having ultra thin vertically oriented single crystalline p-channel type transistors. The invention is not so limited. [0025]
  • FIGS. [0026] 3A-3C illustrate an initial process sequence for forming pillars along side of which vertical ultra thin body transistors can later be formed as part of forming a flash memory cell according to the teachings of the present invention. The dimensions suggested are appropriate to a 0.1 μm cell dimension (CD) technology and may be scaled accordingly for other CD sizes. In the embodiment of FIG. 3A, a p-type bulk silicon substrate 310 starting material is used. An n++ and n+ silicon composite first contact layer 312 is formed on substrate 310, such as by ion-implantation, epitaxial growth, or a combination of such techniques to form a single crystalline first contact layer 312. According to the teachings of the present invention, the more heavily conductively doped lower portion of the first contact layer 312 also functions as the bit line 302. The thickness of the n++ portion of first contact layer 312 is that of the desired bit line 302 thickness, which can be approximately between 0.1 to 0.25 μm. The overall thickness of the first contact layer 312 can be approximately between 0.2 to 0.5 μm. An oxide layer 314 of approximately 100 nanometers (nm), 0.1 μm, thickness or less is formed on the first contact layer 312. In one embodiment, the oxide layer 314 can be formed by thermal oxide growth techniques. A second contact layer 316 of n+ silicon is formed on the oxide layer 314, using known techniques to form a polycrystalline second contact layer 316. The second contact layer 316 is formed to a thickness of 100 nm or less.
  • Next, a thin silicon dioxide layer (SiO[0027] 2) 318 of approximately 10 nm is deposited on the second contact layer 316. A thicker silicon nitride layer (Si3N4) 320 of approximately 100 nm in thickness is deposited on the thin silicon dioxide layer (SiO2) 318 to form pad layers, e.g. layers 318 and 320. These pad layers 318 and 320 can be deposited using any suitable technique such as by chemical vapor deposition (CVD).
  • A photoresist is applied and selectively exposed to provide a mask for the directional etching of [0028] trenches 325, such as by reactive ion etching (RIE). The directional etching results in a plurality of column bars 330 containing the stack of nitride layer 320, pad oxide layer 318, second contact layer 316, oxide layer 314, and first contact layer 312. Trenches 325 are etched to a depth that is sufficient to reach the surface 332 of substrate 310, thereby providing separation between conductively doped bit lines 302. The photoresist is removed. Bars 330 are now oriented in the direction of bit lines 302, e.g. column direction. In one embodiment, bars 330 have a surface line width of approximately one micron or less. The width of each trench 325 can be approximately equal to the line width of bars 330. The structure is now as appears in FIG. 3A.
  • In FIG. 3B, [0029] isolation material 333, such as SiO2 is deposited to fill the trenches 325. The working surface is then planarized, such as by chemical mechanical polishing/planarization (CMP). A second photoresist is applied and selectively exposed to provide a mask for the directional etching of trenches 335 orthogonal to the bit line 302 direction, e.g. row direction. Trenches 335 can be formed using any suitable technique such as by reactive ion etching (RIE). Trenches 335 are etched through the exposed SiO2 and the exposed stack of nitride layer 320, pad oxide layer 318, second contact layer 316, oxide layer 314, and into the first contact layer 312 but only to a depth sufficient to leave the desired bit line 302 thickness, e.g. a remaining bit line thickness of typically 100 nm. The structure is now as appears in FIGS. 3B having individually defined pillars 340-1, 340-2, 340-3, and 340-4.
  • FIG. 3C illustrates a cross sectional view of the structure shown in FIG. 3B taken along cut-[0030] line 3C-3C. FIG. 3C shows the continuous bit line 302 connecting adjacent pillars 340-1 and 340-2 in any given column. Trench 335 remains for the subsequent formation of floating gates and control gates, as described below, in between adjacent rows of the pillars, such as a row formed by pillars 340-1 and 340-4 and a row formed by pillars 340-2, and 340-3.
  • FIG. 4A-[0031] 4C illustrate that the above techniques described in connection with FIGS. 3A-3C can be implemented on a bulk CMOS technology substrate or a silicon on insulator (SOI) technology substrate. FIG. 4A represents the completed sequence of process steps shown in FIGS. 3A-3C, minus the pad layers, formed on a lightly doped p-type bulk silicon substrate 410. The structure shown in FIG. 4A is similar to the cross sectional view in FIG. 3C and shows a continuous bit line 402 with pillar stacks 440-1 and 440-2 formed thereon. The pillars 440-1 and 440-2 include an n+ first contact layer 412, an oxide layer 414 formed thereon, and a second n+ contact layer 416 formed on the oxide layer 414.
  • FIG. 4B represents the completed sequence of process steps shown in FIGS. [0032] 3A-3C, minus the pad layers, formed on a commercial SOI wafer, such as SIMOX. As shown in FIG. 4B, a buried oxide layer 411 is present on the surface of the substrate 410. The structure shown in FIG. 4B is also similar to the cross sectional view in FIG. 3C and shows a continuous bit line 402 with pillar stacks 440-1 and 440-2 formed thereon, only here the continuous bit line 402 is separated from the substrate 410 by the buried oxide layer 411. Again, the pillars 440-1 and 440-2 include an n+ first contact layer 412, an oxide layer 414 formed thereon, and a second n+ contact layer 416 formed on the oxide layer 414.
  • FIG. 4C represents the completed sequence of process steps shown in FIGS. [0033] 3A-3C, minus the pad layers, forming islands of silicon on an insulator, where the insulator 413 has been formed by oxide under cuts. Such a process includes the process described in more detail in U.S. Pat. No. 5,691,230, by Leonard Forbes, entitled “Technique for Producing Small Islands of Silicon on Insulator,” issued Nov. 25, 1997, which is incorporated herein by reference. The structure shown in FIG. 4C is also similar to the cross sectional view in FIG. 3C and shows a continuous bit line 402 with pillar stacks 440-1 and 440-2 formed thereon, only here the continuous bit line 402 is separated from the substrate 410 by the insulator 413 which has been formed by oxide under cuts such as according to the process referenced above. Again, the pillars 440-1 and 440-2 include an n+ first contact layer 412, an oxide layer 414 formed thereon, and a second n+ contact layer 416 formed on the oxide layer 414. Thus, according to the teachings of the present invention, the sequence of process steps to form pillars, as shown in FIGS. 3A-3C, can include forming the same on at least three different types of substrates as shown in FIGS. 4A-4C.
  • FIGS. [0034] 5A-5C illustrate a process sequence continuing from the pillar formation embodiments provided in FIGS. 3A-3C, and any of the substrates shown in FIGS. 4A-4C, to form vertical ultra thin body transistors along side of the pillars, such as pillars 340-1 and 340-2 in FIG. 3C. For purposes of illustration only, FIG. 5A illustrates an embodiment pillars 540-1 and 540-2 formed on a p-type substrate 510 and separated by a trench 530. Analogous to the description provided in connection FIG. 5A-5C, FIG. 5A shows a first single crystalline n+ contact layer 512 a portion of which, in one embodiment, is integrally formed with an n++ bit line 502. An oxide layer region 514 is formed in pillars 540-1 and 540-2 on the first contact layer 512. A second n+ contact layer 516 is shown formed on the oxide layer region 514 in the pillars 540-1 and 540-2. And, pad layers of (SiO2) 518 and (Si3N4) 520, respectively are shown formed on the second contact layer 516 in the pillars 540-1 and 540-2.
  • In FIG. 5B, a lightly doped p-[0035] type polysilicon layer 545 is deposited over the pillars 540-1 and 540-2 and directionally etched to leave the lightly doped p-type material 545 on the sidewalls 550 of the pillars 540-1 and 540-2. In one embodiment according to the teachings of the present invention, the lightly doped p-type polysilicon layer is directionally etched to leave the lightly doped p-type material 545 on the sidewalls 550 of the pillars 540-1 and 540-2 having a width (W), or horizontal thickness of 10 nm or less. The structure is now as shown in FIG. 5B.
  • The next sequence of process steps is described in connection with FIG. 5C. At this point another masking step, as the same has been described above, can be employed to isotropically etch the [0036] polysilicon 545 off of some of the sidewalls 550 and leave polysilicon 545 only on one sidewall of the pillars 540-1 and 540-2 if this is required by some particular configuration, e.g. forming ultra thin body transistors only on one side of pillars 540-1 and 540-2.
  • In FIG. 5C, the embodiment for forming the ultra thin single crystalline vertical transistors, or ultra thin body transistors, only on one side of pillars [0037] 540-1 and 540-2 is shown. In FIG. 5C, the wafer is heated at approximately 550 to 700 degrees Celsius. In this step, the polysilicon 545 will recrystallize and lateral epitaxial solid phase regrowth will occur vertically. As shown in FIG. 5C, the single crystalline silicon at the bottom of the pillars 540-1 and 540-2 will seed this crystal growth and an ultrathin single crystalline film 546 will form which can be used as the channel of an ultra thin single crystalline vertical MOSFET transistor. In the embodiment of FIG. 5C, where the film is left only on one side of the pillar, the crystallization will proceed vertically and into the n+ polysilicon second contact material/layer 516 on top of the pillars 540-1 and 540-2. If however, both sides of the pillars 540-1 and 540-2 are covered, the crystallization will leave a grain boundary near the center on top of the pillars 540-1 and 540-2. This embodiment is shown in FIG. 5D.
  • As shown in FIGS. 5C and 5D, drain and source regions, [0038] 551 and 552 respectively, will be formed in the ultrathin single crystalline film 546 along the sidewalls 550 of the pillars 540-1 and 540-2 in the annealing process by an out diffusion of the n+ doping from the first and the second contact layers, 512 and 516. In the annealing process, these portions of the ultrathin single crystalline film 546, now with the n+ dopant, will similarly recrystallize into single crystalline structure as the lateral epitaxial solid phase regrowth occurs vertically. The drain and source regions, 551 and 552, will be separated by a vertical single crystalline body region 552 formed of the p-type material. In one embodiment of the present invention, the vertical single crystalline body region will have a vertical length of less than 100 nm. The structure is now as shown in FIG. 5C or 5D. As one of ordinary skill in the art will understand upon reading this disclosure. A conventional gate insulator can be grown or deposited on this ultrathin single crystalline film 546. And, either horizontal or vertical gate structures can be formed in trenches 530.
  • As one of ordinary skill in the art will understand upon reading this disclosure, drain and source regions, [0039] 551 and 552 respectively, have been formed in an ultrathin single crystalline film 546 to form a portion of the ultra thin single crystalline vertical transistors, or ultra thin body transistors, according to the teachings of the present invention. The ultrathin single crystalline film 546 now includes an ultra thin single crystalline vertical first source/drain region 551 coupled to the first contact layer 512 and an ultra thin single crystalline vertical second source/drain region 552 coupled to the second contact layer 516. An ultra thin p-type single crystalline vertical body region 553 remains along side of, or opposite, the oxide layer 514 and couples the first source/drain region 551 to the second source/drain region 552. In effect, the ultra thin p-type single crystalline vertical body region 553 separates the drain and source regions, 551 and 552 respectively, and can electrically couple the drain and source regions, 551 and 552, when a channel is formed therein by an applied potential. The drain and source regions, 551 and 552 respectively, and the ultra thin body region 553 are formed of single crystalline material by the lateral solid phase epitaxial regrowth which occurs in the annealing step.
  • The dimensions of the structure now include an ultra thin single [0040] crystalline body region 553 having a vertical length of less than 100 nm in which a channel having a vertical length of less than 100 nm can be formed. Also, the dimensions include drain and source regions, 551 and 552 respectively, having a junction depth defined by the horizontal thickness of the ultrathin single crystalline film 546, e.g. less than 10 nm. Thus, the invention has provided junction depths which are much less than the channel length of the device and which are scalable as design rules further shrink. Further, the invention has provided a structure for transistors with ultra thin bodies so that a surface space charge region in the body of the transistor scales down as other transistor dimensions scale down. In effect, the surface space charge region has been minimized by physically making the body region of the MOSFET ultra thin, e.g. 10 nm or less.
  • One of ordinary skill in the art will further understand upon reading this disclosure that the conductivity types described herein can be reversed by altering doping types such that the present invention is equally applicable to include structures having ultra thin vertically oriented single crystalline p-channel type transistors. The invention is not so limited. From the process descriptions described above, the fabrication process can continue to form a number of different horizontal and vertical gate structure embodiments in the [0041] trenches 530 as described in connection with the Figures below.
  • FIGS. [0042] 6A-6F illustrate a process sequence for forming a stacked horizontal floating gate and control gate structure embodiment, referred to herein as horizontal replacement gates, in connection with the present invention. The dimensions suggested in the following process steps are appropriate to a 0.1 micrometer CD technology and may be scaled accordingly for other CD sizes. FIG. 6A represents a structure similar to that shown in FIG. 5C. That is FIG. 6A shows an ultrathin single crystalline film 646 along the sidewalls 650 of pillars 640-1 and 640-2 in trenches 630. The ultrathin single crystalline film 646 at this point includes an ultra thin single crystalline vertical first source/drain region 651 coupled to a first contact layer 612 and an ultra thin single crystalline vertical second source/drain region 652 coupled to a second contact layer 616. An ultra thin p-type single crystalline vertical body region 653 is present along side of, or opposite, an oxide layer 614 and couples the first source/drain region 651 to the second source/drain region 652. According to the process embodiment shown in FIG. 6A an n+ doped oxide layer 621, or PSG layer as the same will be known and understood by one of ordinary skill in the art will understand, is deposited over the pillars 640-1 and 640-2 such as by a CVD technique. This n+doped oxide layer 621 is then planarized to remove off of the top surface of the pillars 640-1 and 640-2. An etch process is performed to leave about 50 nm at the bottom of trench 630. Next, an undoped polysilicon layer 622 or undoped oxide layer 622 is deposited over the pillars 640-1 and 640-2 and CMP planarized to again remove from the top surface of the pillars 640-1 and 640-2. Then, the undoped polysilicon layer 622 is etched, such as by RIE to leave a thickness of 100 nm or less in the trench 630 along side of, or opposite oxide layer 614. Next, another n+ doped oxide layer 623, or PSG layer as the same will be known and understood by one of ordinary skill in the art will understand, is deposited over the pillars 640-1 and 640-2 such as by a CVD process. The structure is now as appears in FIG. 6A.
  • FIG. 6B illustrates the structure following the next sequence of fabrication steps. In FIG. 6B, a heat treatment is applied to diffuse the n-type dopant out of the PSG layers, e.g. [0043] 621 and 623 respectively, into the vertical ultrathin single crystalline film 646 to additionally form the drain and source regions, 651 and 652 respectively. Next, as shown in FIG. 6B, a selective etch is performed, as the same will be known and understood by one of ordinary skill in the art upon reading this disclosure, to remove the top PSG layer 623 and the undoped polysilicon layer 622, or oxide layer 622 in the trench 630. The structure is now as appears in FIG. 6B.
  • Next, in FIG. 6C, a [0044] thin gate oxide 625 is grown as the same will be known and understood by one of ordinary skill in the art, such as by thermal oxidation, for the ultra thin single crystalline vertical transistors, or ultra thin body transistors on the surface of the ultra thin single crystalline vertical body region 653. Next, doped n+ type polysilicon layer 642 can be deposited to form a gate 642 for the ultra thin single crystalline vertical transistors, or ultra thin body transistors. The structure then undergoes a CMP process to remove the doped n+ type polysilicon layer 642 from the top surface of the pillars 640-1 and 640-2 and RIE etched to form the desired thickness of the gate 642 for the ultra thin single crystalline vertical transistors, or ultra thin body transistors. In one embodiment, the doped n+ type polysilicon layer 642 is RIE etched to form an integrally formed, horizontally oriented floating gate 642 having a vertical side of less than 100 nanometers opposing the ultra thin single crystalline vertical body region 653. Next, an oxide layer 644 is deposited such as by a CVD process and planarized by a CMP process to fill trenches 630. An etch process is performed, as according to the techniques described above to strip the nitride layer 620 from the structure. This can include a phosphoric etch process using phosphoric acid. The structure is now as appears as is shown in FIG. 6C.
  • FIG. 6D illustrates the next sequence of fabrication steps. In FIG. 6D, the [0045] oxide layer 644 on the top of the horizontally oriented floating gate 642 is masked and etched, such as by RIE, to remove the oxide layer 644 in regions where the interpoly gate insulator or control gate insulator will be formed. Next, the interpoly gate insulator or control gate insulator 660 is formed. The interpoly gate insulator or control gate insulator 660 can be thermally grown oxide layer 660, or a deposited an oxynitride control gate insulator layer 660, as the same will be know and understood by one of ordinary skill in the art. The interpoly gate insulator or control gate insulator 660 is formed to a thickness of approximately 2 to 4 nanometers. Next, a polysilicon control gate 662 is formed. The polysilicon control gate can be formed by conventional photolithographic techniques for patterning and then depositing, such as by CVD, a polysilicon control gate line above the horizontally oriented floating gates 642. Another oxide layer can be deposited over the surface of the structure, such as by CVD to proceed with further fabrication steps.
  • As one of ordinary skill in the art will understand upon reading this disclosure, contacts can be formed to the [0046] second contact layer 616 on top of the pillars 640-1 and 640-2 to continue with data line 664 formation and standard BEOL processes. These methods can include conventional contact hole, terminal metal and inter level insulator steps to complete wiring of the cells and peripheral circuits. FIG. 6E is a perspective view of the completed structure. And, FIG. 6F is a cross sectional view of the same taken along cut line 6F-6F.
  • Alternatively, the above sequence of fabrication could have been followed minus the replacement gate steps. In this alternative embodiment, the process would have again begun with a structure similar to that shown in FIG. 5C. However, in FIG. 6A a conformal nitride layer would have been deposited to approximately 10 nm and then directionally etched to leave the nitride on the sidewalls of the pillars. A thermal oxide would be grown to insulate the exposed segments of the [0047] sourcelines 602, or y-address line bars 602. The nitride would then be stripped by an isotropic etch (e.g. phosphoric acid) and a thin tunneling, floating gate oxide of approximately 1 to 2 nm would be grown on the wall of the exposed ultrathin single crystalline film 646. An n-type polysilicon layer would be deposited to fill the trenches (e.g >100 nm) and planarized (e.g. by CMP) and then recessed slightly below the level of the top of the ultrathin single crystalline film 646. The process would then simply continue with an etch process as described above to strip the nitride layer 620 from the structure. This can include a phosphoric etch process using phosphoric acid. From FIG. 6C forward the process would continue as described above to complete the structure.
  • FIGS. [0048] 7A-7E illustrate a process description of one embodiment by which vertical floating gates and vertical control gates can be formed alongside vertical ultra-thin transistor body structures. These structures can be achieved by someone skilled in the art of integrated circuit fabrication upon reading this disclosure. The dimensions suggested in the following process steps are appropriate to a 0.1 μm CD technology and may be scaled accordingly for other CD sizes. FIG. 7A represents a structure similar to that shown in FIG. 5C. That is FIG. 7A shows an ultrathin single crystalline film 746 along the sidewalls of pillars 740-1 and 740-2 in trenches 730. The ultrathin single crystalline film 746 at this point includes an ultra thin single crystalline vertical first source/drain region 751 coupled to a first contact layer 712 and an ultra thin single crystalline vertical second source/drain region 752 coupled to a second contact layer 716. An ultra thin p-type single crystalline vertical body region 753 is present along side of, or opposite, an oxide layer 714 and couples the first source/drain region 751 to the second source/drain region 752. According to the process embodiment shown in FIG. 7A, a conformal nitride layer of approximately 10 nm is deposited, such as by CVD, and directionally etched to leave only on the sidewalls of the pillars 740-1 and 740-2. A oxide layer 721 is then grown, such as by thermal oxidation, to a thickness of approximately 20 nm in order to insulate the exposed bit line bars 702. The conformal nitride layer on the sidewalls of the pillars 740-1 and 740-2 prevents oxidation along the ultrathin single crystalline film 746. The nitride layer is then stripped, using conventional stripping processes as the same will be known and understood by one of ordinary skill in the art. The structure is now as appears in FIG. 7A.
  • As shown in FIG. 7B, a [0049] thin tunneling oxide 756 is thermally grown on the sidewalls of the exposed ultrathin single crystalline film 746. The thin tunneling oxide 756 is grown to a thickness of approximately 1 to 2 nm. An n+ doped polysilicon material or suitable metal 750 is deposited, such as by CVD, to fill the trenches to a thickness of approximately 40 nm or less. The n+ doped polysilicon material 750 is then planarized, such as by CMP, and recessed, such as by RIE, to a height slightly below a top level of the ultrathin single crystalline film 746. A nitride layer 761 is then deposited, such as by CVD, to a thickness of approximately 20 nm for spacer formation and directionally etched to leave on the sidewalls of the thick oxide and nitride pad layers, 718 and 720 respectively. The structure is now as shown in FIG. 7B.
  • FIG. 7C illustrates the structure following the next sequence of processing steps. In FIG. 7C, the [0050] nitride spacers 761 are used as a mask and the exposed oxide in between columns of pillars, e.g. oxide 333 in FIG. 3B, is selectively etched between the sourcelines 702 to a depth approximately level with the oxide 721 on the sourcelines/y-address lines 702. Next, again using the nitride spacers 761 as a mask, the exposed n+ doped polysilicon material 750 is selectively etched stopping on the oxide layer 721 on the sourcelines/y-address lines 702 thus creating a pair of vertically oriented floating gates 763 in trench 730. The structure is now as appears in FIG. 7C.
  • FIG. 7D illustrates the next sequence in this embodiment of the fabrication process. In FIG. 7D, the interpoly gate insulator or control [0051] gate insulator 760 is formed in the trench 730 covering the vertically oriented floating gates 763. The interpoly gate insulator or control gate insulator 760 can be thermally grown oxide layer 760, or a deposited an oxynitride control gate insulator layer 760, as the same will be know and understood by one of ordinary skill in the art. The interpoly gate insulator or control gate insulator 760 is formed to a thickness of approximately 7 to 15 nanometers. An n+ doped polysilicon material or suitable gate material 762 is deposited, such as by CVD, to fill the trenches, or gate through troughs 730 to a thickness of approximately 100 nm. The n+ doped polysilicon material 762 is then planarized, such as by CMP, stopping on the thick nitride pad layer 720. The n+ doped polysilicon material 762 is then recessed, such as by RIE, to the approximately a top level of the ultrathin single crystalline film 746. Next, the nitride pad layer 720 is removed from the pillars 740-1 and 740-2. The nitride pad layer can be removed using a phosphoric etch or other suitable techniques. An oxide 775 is then deposited over the structure, such as by CVD, to cover the surface. The structure is now as appears in FIG. 7D.
  • As one of ordinary skill in the art will understand upon reading this disclosure, contacts can be formed to the [0052] second contact layer 716 on top of the pillars 740-1 and 740-2 to continue with dataline 764 formation and standard BEOL processes. These methods can include conventional contact hole, terminal metal and inter level insulator steps to complete wiring of the cells and peripheral circuits. FIG. 7E is a perspective view of the completed structure. And, FIG. 7F is a cross sectional view of the same taken along cut line 7F-7F.
  • FIGS. [0053] 8A-8E illustrate a process description of one embodiment by which vertical floating gates can be formed alongside vertical ultra-thin transistor body structures and a horizontal oriented control gate can be formed above the vertically oriented floating gates. These structures can be achieved by someone skilled in the art of integrated circuit fabrication upon reading this disclosure. The dimensions suggested in the following process steps are appropriate to a 0.1 μm CD technology and may be scaled accordingly for other CD sizes. FIG. 8A represents a structure similar to that shown in FIG. 5C. That is FIG. 8A shows an ultrathin single crystalline film 846 along the sidewalls of pillars 840-1 and 840-2 in trenches 830. The ultrathin single crystalline film 846 at this point includes an ultra thin single crystalline vertical first source/drain region 851 coupled to a first contact layer 812 and an ultra thin single crystalline vertical second source/drain region 852 coupled to a second contact layer 816. An ultra thin p-type single crystalline vertical body region 853 is present along side of, or opposite, an oxide layer 814 and couples the first source/drain region 851 to the second source/drain region 852. According to the process embodiment shown in FIG. 8A, a conformal nitride layer of approximately 10 nm is deposited, such as by CVD, and directionally etched to leave only on the sidewalls of the pillars 840-1 and 840-2. A oxide layer 821 is then grown, such as by thermal oxidation, to a thickness of approximately 20 nm in order to insulate the exposed bit line bars 802. The conformal nitride layer on the sidewalls of the pillars 840-1 and 840-2 prevents oxidation along the ultrathin single crystalline film 846. The nitride layer is then stripped, using conventional stripping processes as the same will be known and understood by one of ordinary skill in the art. The structure is now as appears in FIG. 8A.
  • As shown in FIG. 8B, a [0054] thin tunneling oxide 856 is thermally grown on the sidewalls of the exposed ultrathin single crystalline film 846. The thin tunneling oxide 856 is grown to a thickness of approximately 1 to 2 nm. An n+ doped polysilicon material or suitable metal 850 is deposited, such as by CVD, to fill the trenche to a thickness of approximately 40 nm or less. The n+ doped polysilicon material 850 is then planarized, such as by CMP, and recessed, such as by RIE, to a height slightly below a top level of the ultrathin single crystalline film 846. A nitride layer 861 is then deposited, such as by CVD, to a thickness of approximately 50 nm for spacer formation and directionally etched to leave on the sidewalls of the thick oxide and nitride pad layers, 818 and 820 respectively. The structure is now as shown in FIG. 8B.
  • FIG. 8C illustrates the structure following the next sequence of processing steps. In FIG. 8C, the [0055] nitride spacers 861 are used as a mask and the exposed oxide in between columns of pillars, e.g. oxide 333 in FIG. 3B, is selectively etched between the sourcelines 802 to a depth approximately level with the oxide 821 on the sourcelines/y-address lines 802. Next, again using the nitride spacers 861 as a mask, the exposed n+ doped polysilicon material 850 is selectively etched stopping on the oxide layer 821 on the sourcelines/y-address lines 802 thus creating a pair of vertically oriented floating gates 863 in trench 830. The structure is now as appears in FIG. 8C.
  • FIG. 8D illustrates the next sequence in this embodiment of the fabrication process. In FIG. 8D, an [0056] oxide layer 880 is deposited in the trench 830 covering the vertically oriented floating gates 863. The oxide layer 880 is planarized, such as by CMP, stopping on the thick nitride pad layer 820. The oxide layer 880 is then recessed, such as by RIE, to the approximately a top level of the ultrathin single crystalline film 846. Next, the nitride pad layer 820 is removed from the pillars 840-1 and 840-2 and the nitride spacers 861 are also removed. The nitride pad layer 820 and nitride spacers 861 can be removed using a phosphoric etch or other suitable techniques. An interpoly gate insulator or control gate insulator 860 is formed over the oxide layer 880 in the trench 830 and over the vertically oriented floating gates 863. The interpoly gate insulator or control gate insulator 860 can be thermally grown oxide layer 860, or a deposited an oxynitride control gate insulator layer 860, as the same will be know and understood by one of ordinary skill in the art. The interpoly gate insulator or control gate insulator 860 is formed to a thickness of approximately 2 to 4 nanometers on the vertically oriented floating gates 863. An n+ doped polysilicon material or suitable gate material 862 is deposited, such as by CVD, over the interpoly gate insulator or control gate insulator 860 and above the vertically oriented floating gates 863 to a thickness of approximately 50 nm. The n+ doped polysilicon material 862 is then patterned, as the same will be know and understood by one of ordinary skill in the art, into horizontal bars or control gate lines. An oxide 875 is can then deposited, such as by CVD to cover the surface. The structure is now as appears in FIG. 8D.
  • As one of ordinary skill in the art will understand upon reading this disclosure, contacts can be formed to the [0057] second contact layer 816 on top of the pillars 840-1 and 840-2 to continue with dataline 864 formation and standard BEOL processes. These methods can include conventional contact hole, terminal metal and inter level insulator steps to complete wiring of the cells and peripheral circuits. FIG. 8E is a perspective view of the completed structure.
  • FIG. 9 illustrates a block diagram of an embodiment of an [0058] electronic system 901 according to the teachings of the present invention. In the embodiment shown in FIG. 9, the system 901 includes a memory device 900 which has an array of memory cells 902, address decoder 904, row access circuitry 906, column access circuitry 908, control circuitry 910, and input/output circuit 912. Also, as shown in FIG. 9, the circuit 901 includes a processor 914, or memory controller for memory accessing. The memory device 900 receives control signals from the processor 914, such as WE*, RAS* and CAS* signals over wiring or metallization lines. The memory device 900 is used to store data which is accessed via I/O lines. It will be appreciated by those skilled in the art that additional circuitry and control signals can be provided, and that the memory device 900 has been simplified to help focus on the invention. At least one of the memory cells 902 has a memory cell formed according to the embodiments of the present invention.
  • It will be understood that the embodiment shown in FIG. 9 illustrates an embodiment for electronic system circuitry in which the novel memory cells of the present invention. The illustration of [0059] system 901, as shown in FIG. 9, is intended to provide a general understanding of one application for the structure and circuitry of the present invention, and is not intended to serve as a complete description of all the elements and features of an electronic system using the novel memory cell structures. Further, the invention is equally applicable to any size and type of memory device 901 using the novel memory cells of the present invention and is not intended to be limited to the described above. As one of ordinary skill in the art will understand, such an electronic system can be fabricated in single-package processing units, or even on a single semiconductor chip, in order to reduce the communication time between the processor and the memory device.
  • Applications containing the novel memory cell of the present invention as described in this disclosure include electronic systems for use in memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. Such circuitry can further be a subcomponent of a variety of electronic systems, such as a clock, a television, a cell phone, a personal computer, an automobile, an industrial control system, an aircraft, and others. [0060]
  • FIG. 10 illustrates an embodiment of a [0061] memory array 1000, according to the teachings of the present invention, as can be included in a memory device, e.g. on a memory chip/die. The memory array shown in FIG. 10 includes a plurality of memory cells, 1002-0, 1002-1, . . . , 1002-N. The plurality of memory cells, 1002-0, 1002-1, . . . , 1002-N, includes at least one novel memory cell formed according to the teachings of the present invention. As shown in FIG. 10, the plurality of memory cells are coupled to a plurality, or number of sense amplifiers 1006-0, 1006-1, . . . , 1006-N via a number of bit lines, or digitlines, D0*, D0, D1*, D1, . . . , DN*. FIG. 10 is illustrative of the manner in which the novel memory cell of the present invention can be used in a folded bit line configuration, in substitution for a conventional folded bit line memory array. One of ordinary skill in the art will understand upon reading this disclosure, that the novel memory cells of the present invention can further be used in an open bit line configuration or any other digitline twist scheme. The invention is not so limited.
  • The absence of presence of stored charge on the floating gates is read by addressing the word line or control gate lines and y-column/sourcelines to form a coincidence in address at a particular floating gate. The control gate line would for instance be driven positive at some voltage of 1.0 Volts and the y-column/sourceline grounded, if the floating gate is not charged with electrons then the vertical sidewall transistor would turn on tending to hold the bit or data line on that particular row down indicating the presence of a stored “one” in the cell. If this particular floating gate is charged with stored electrons, the transistor will not turn on and the presence of a stored “zero” indicated in the cell. In this manner, data stored on a particular floating gate can be read. In reality, data is most conveniently read out in “bit pairs” by addressing not only a single data line but rather both of the data lines on each side of a particular control gate address line. Data is stored into the cell by hot electron injection, the data line is driven with a higher drain voltage like 2 Volts for 0.1 micron technology and the control gate line is addressed by some nominal voltage in the range of twice this value. Hot electrons generated in the transistor channel will be injected through the gate or tunnel oxide on to the floating gate of the transistor selected by the address scheme. Erasure is accomplished by driving the control gate line with a negative voltage and the sourceline of the transistor with a positive bias so the total voltage difference is in the order of 3 Volts causing electrons to tunnel off of the floating gates. Data will be erased in “bit pairs” since both floating gates on each side of a control gate will be erased at the same time; this architecture is amenable to block address schemes where sections of the array are erased and reset at the same time. [0062]
  • Conclusion
  • The above structures and fabrication methods have been described, by way of example, and not by way of limitation, with respect to flash memory with ultra thin body transistors. Different types of gate structures are shown which can be utilized on three different types of substrates to form flash memory arrays. [0063]
  • It has been shown that higher and higher density requirements in memories result in smaller and smaller dimensions of the structures and transistors. Conventional planar transistor structures are difficult to scale to the deep sub-micron dimensional regime. The present invention provides vertical access or transfer transistor devices which are fabricated in ultra-thin single crystalline silicon films grown along the sidewall of an oxide pillar. These transistors with ultra-thin body regions scale naturally to smaller and smaller dimensions while preserving the performance advantage of smaller devices. The advantages of smaller dimensions for higher density and higher performance are both achieved in flash memory arrays. [0064]
  • This invention disclosure describes a flash memory cell where the area associated with a single data bit is less than the area associated with one minimum dimension transistor and borders used in the fabrication of the memory cell. This is accomplished by (i) having vertical transistors, (ii) more than one transistor or storage element in each cell and (iii) buried lines addressing the cell which have dimensions less than the minimum feature size. [0065]
  • Cell structures used up to and through the 256 Mbit generation for DRAMs or flash memories have been limited to at least 8F squared sizes where “F” is the minimum feature size. This has been determined mostly by the planar structure of the source, gate, and drain on the surface of the semiconducting substrate. The cells described here by virtue of having vertical transistor structures and buried control gate or word address lines minimizes the cell surface area. The ultra-thin vertical body structures allow transistor operation with dimensions less than 100 nm further increasing density. The memory cells are basically of minimum possible dimensions, namely, 4F squared sizes, however, since each transistor can store two bits of information the bit density is one bit for each 2F squared area. The memory density for information storage is then greater than 5 Gbit/square centimeter. [0066]

Claims (61)

What is claimed is:
1. A floating gate transistor, comprising:
a pillar extending outwardly from a semiconductor substrate, wherein the pillar includes a single crystalline first contact layer and a second contact layer vertically separated by an oxide layer;
a single crystalline vertical transistor is formed along side of the pillar, wherein the single crystalline vertical transistor includes an ultra thin single crystalline vertical body region which separates an ultra thin single crystalline vertical first source/drain region and an ultra thin single crystalline vertical second source/drain region;
a floating gate opposing the ultra thin single crystalline vertical body region; and
a control gate separated from the floating gate by an insulator layer.
2. The floating gate transistor of claim 1, wherein the ultra thin single crystalline vertical body region includes a channel having a vertical length of less than 100 nanometers.
3. The floating gate transistor of claim 1, wherein the ultra thin single crystalline vertical body region has a horizontal width of less than 10 nanometers.
4. The floating gate transistor of claim 1, wherein the ultra thin single crystalline vertical body region is formed from solid phase epitaxial growth.
5. A memory cell, comprising:
a pillar extending outwardly from a semiconductor substrate, wherein the pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer;
a single crystalline vertical transistor formed along side of the pillar, wherein the single crystalline vertical transistor includes;
an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer;
an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer;
an ultra thin single crystalline vertical body region formed along side of the oxide layer, wherein the single crystalline vertical body region couples the first source/drain region to the second source/drain region; and
a floating gate opposing the vertical body region and separated therefrom by a gate oxide;
a control gate separated from the floating gate by an insulator layer.
a buried bit line formed of single crystalline semiconductor material and disposed below the ultra thin single crystalline vertical body region, wherein the buried bit line is coupled to the first contact layer; and
a data line coupled to the second contact layer.
6. The memory cell of claim 5, wherein the buried bit line is more heavily doped than the first contact layer and is formed integrally with the first contact layer.
7. The memory cell of claim 5, wherein the ultra thin single crystalline vertical body region includes a p-type channel having a vertical length of less than 100 nanometers.
8. The memory cell of claim 7, wherein the ultra thin single crystalline vertical body region has a horizontal width of less than 10 nanometers.
9. The memory cell of claim 5, wherein the pillar extends outwardly from an insulating portion of the semiconductor substrate.
10. The memory cell of claim 5, wherein the semiconductor substrate includes a silicon on insulator substrate.
11. A memory cell, comprising:
a pillar extending outwardly from a semiconductor substrate, wherein the pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer;
a single crystalline vertical transistor formed along side of the pillar, wherein the single crystalline vertical transistor includes;
an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer;
an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer;
an ultra thin single crystalline vertical body region formed along side of the oxide layer, wherein the single crystalline vertical body region couples the first source/drain region to the second source/drain region; and
a floating gate opposing the vertical body region and separated therefrom by a gate oxide;
a control gate separated from the floating gate by an insulator layer.
a buried bit line formed of single crystalline semiconductor material and disposed below the ultra thin single crystalline vertical body region, wherein the buried bit line is coupled to the first contact layer;
a data line coupled to the second contact layer; and
wherein the floating gate is formed in a trench below a top surface of the pillar for addressing the ultra thin single crystalline vertical body region.
12. The memory cell of claim 11, wherein the control gate is formed in the trench below the top surface of the pillar.
13. The memory cell of claim 11, wherein the floating gate includes a horizontally oriented floating gate, wherein a vertical side of the horizontally oriented floating gate has a length of less than 100 nanometers.
14. The memory cell of claim 11, wherein the floating gate includes a vertically oriented floating gate having a vertical length of less than 100 nanometers.
15. A flash memory cell, comprising:
a pillar extending outwardly from a semiconductor substrate, wherein the pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer;
a pair of single crystalline vertical transistors formed along opposing sides of the pillar, wherein each single crystalline vertical transistor includes;
an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer;
an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer;
an ultra thin single crystalline vertical body region formed along side of the oxide layer, wherein the single crystalline vertical body region couples the first source/drain region to the second source/drain region;
a floating gate opposing the vertical body region and separated therefrom by a gate oxide;
wherein a horizontal junction depth for the first and the second ultra thin single crystalline vertical source/drain regions is much less than a vertical length of the ultra thin single crystalline vertical body region;
a control gate separated from the floating gate by an insulator layer.
a buried bit line formed of single crystalline semiconductor material and disposed below the single crystalline vertical body regions, wherein the buried bit line is coupled to the first contact layer; and
a data line coupled to the second contact layer.
16. The flash memory cell of claim 15, wherein each floating gate is independently disposed in a pair of trenches on opposing sides of the pillar such that each floating gate is below a top surface of the pillar.
17. The flash memory cell of claim 16, wherein the control gate is formed in the trench below the top surface of the pillar.
18. The flash memory cell of claim 15, wherein each ultra thin single crystalline vertical body region includes a p-type channel having a vertical length of less than 100 nanometers.
19. The flash memory cell of claim 15, wherein the buried bit line is formed integrally with the first contact layer and is separated from the semiconductor substrate by an oxide layer.
20. The flash memory cell of claim 15, wherein each floating gate includes a horizontally oriented floating gate having a vertical side length of less than 100 nanometers.
21. The flash memory cell of claim 15, wherein each floating gate includes a vertically oriented floating gate having a vertical length of less than 100 nanometers.
22. An array of memory cells, comprising:
a number of pillars extending outwardly from a semiconductor substrate, wherein each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer;
a number of single crystalline vertical transistors formed along selected sides of the pillars, wherein each single crystalline vertical transistor includes;
an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer;
an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer;
an ultra thin single crystalline vertical body region which opposes the oxide layer and couples the first and the second source/drain regions; and
a floating gate opposing the vertical body region and separated therefrom by a gate oxide;
a plurality of buried bit lines formed of single crystalline semiconductor material and disposed below the pillars in the array memory cells for interconnecting with the first contact layer of column adjacent pillars in the array of memory cells; and
a plurality of control lines separated from each floating gate by an insulator layer.
23. The array of memory cells of claim 22, wherein each floating gate is formed in a trench below a top surface of each pillar.
24. The array of memory cells of claim 23, wherein each floating gate includes a horizontally oriented floating gate having a vertical side of less than 100 nanometers, and wherein the horizontally oriented floating gate are separated by a floating gate oxide from the ultra thin single crystalline vertical body regions on opposing sides of the trench for column adjacent pillars.
25. The array of memory cells of claim 24, wherein the plurality of control lines are disposed vertically above the floating gates.
26. The array of memory cells of claim 22, wherein each single crystalline vertical body region includes a p-type channel having a vertical length of less than 100 nanometers.
27. The array of memory cells of claim 22, wherein each of the plurality of buried bit lines is separated by an oxide layer from the semiconductor substrate.
28. The array of memory cells of claim 22, wherein each floating gate includes a vertically oriented floating gate having a vertical length of less than 100 nanometers.
29. An array of flash memory cells, comprising:
a number of pillars extending outwardly from a semiconductor substrate, wherein each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer;
a pair of single crystalline vertical transistors formed along opposing sides of each pillar, wherein each single crystalline vertical transistor includes;
an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer;
an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer;
an ultra thin single crystalline vertical body region formed along side of the oxide layer and which couples the first and the second source/drain regions; and
a floating gate opposing the vertical body region and separated therefrom by a floating gate oxide;
a plurality of buried bit lines formed of single crystalline semiconductor material and disposed below the pillars in the array memory cells for interconnecting with the first contact layer of column adjacent pillars in the array of memory cells;
a plurality of control lines separated from each floating gate by an insulator layer; and
a plurality of data lines coupled to the second contact layer in row adjacent pillars.
30. The array of flash memory cells of claim 29, wherein each floating gate is formed in a trench below a top surface of each pillar such that each trench houses a pair of floating gates opposing the ultra thin single crystalline vertical body regions in column adjacent pillars on opposing sides of the trench, and wherein the pair of floating gates are separated by an insulator layer.
31. The array of flash memory cells of claim 30, wherein the plurality of control lines are formed in the trench below the top surface of the pillar and between the pair of floating gates, and wherein each floating gate includes a vertically oriented floating gate having a vertical length of less than 100 nanometers.
32. The array of flash memory cells of claim 30, wherein the plurality of control lines are disposed vertically above the floating gates.
33. The array of flash memory cells of claim 29, wherein each floating gate includes a horizontally oriented floating gate having a vertical side of less than 100 nanometers, and wherein the horizontally oriented floating gate is separated by a floating gate oxide from the ultra thin single crystalline vertical body regions on opposing sides of the trench for column adjacent pillars.
34. The array of flash memory cells of claim 29, wherein the plurality of control lines are disposed vertically above the floating gates.
35. The array of flash memory cells of claim 29, wherein each single crystalline vertical transistor has a vertical length of less than 100 nanometers and a horizontal width of less than 10 nanometers.
36. An electronic system, comprising:
a processor; and
a memory device coupled to the processor, wherein the memory device includes a memory cell array, and wherein each memory cell in the memory array includes;
a pillar extending outwardly from a semiconductor substrate, wherein each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer;
a single crystalline vertical transistor formed along selected sides of each pillars, wherein each single crystalline vertical transistor includes;
an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer;
an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer;
an ultra thin single crystalline vertical body region which opposes the oxide layer and couples the first and the second source/drain regions; and
a floating gate opposing the vertical body region and separated therefrom by a gate oxide;
a plurality of buried bit lines formed of single crystalline semiconductor material and disposed below the pillars in the array memory cells for interconnecting with the first contact layer of column adjacent pillars in the array of memory cells; and
a plurality of control lines separated from each floating gate by an insulator layer.
37. The electronic system of claim 36, wherein each floating gate is formed in a trench below a top surface of each pillar.
38. The electronic system of claim 36, wherein each floating gate includes a horizontally oriented floating gate having a vertical side of less than 100 nanometers, and wherein the horizontally oriented floating gates are separated by a floating gate oxide from the ultra thin single crystalline vertical body regions on opposing sides of the trench for column adjacent pillars.
39. The electronic system of claim 36, wherein the plurality of control lines are disposed vertically above the floating gates.
40. The electronic system of claim 36, wherein each single crystalline vertical body region includes a p-type channel having a vertical length of less than 100 nanometers.
41. The electronic system of claim 36, wherein each of the plurality of buried bit lines is separated by an oxide layer from the semiconductor substrate.
42. The electronic system of claim 36, wherein each floating gate includes a vertically oriented floating gate having a vertical length of less than 100 nanometers.
43. An electronic system, comprising:
a processor; and
a memory device including an array of memory cells coupled to the processor, wherein the array of memory cells includes:
a number of pillars extending outwardly from a semiconductor substrate, wherein each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer;
a pair of single crystalline vertical transistors formed along opposing sides of each pillar, wherein each single crystalline vertical transistor includes;
an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer;
an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer;
an ultra thin single crystalline vertical body region formed along side of the oxide layer and which couples the first and the second source/drain regions;
a floating gate opposing the vertical body region and separated therefrom by a floating gate oxide;
wherein a horizontal junction depth for the first and the second ultra thin single crystalline vertical source/drain regions is much less than a vertical length of the ultra thin single crystalline vertical body region;
a plurality of buried bit lines formed of single crystalline semiconductor material and disposed below the pillars in the array memory cells for interconnecting with the first contact layer of column adjacent pillars in the array of memory cells;
a plurality of control lines separated from each floating gate by an insulator layer; and
a plurality of data lines coupled to the second contact layer in row adjacent pillars.
44. The electronic system of claim 43, wherein each floating gate is formed in a trench below a top surface of each pillar such that each trench houses a pair of floating gates opposing the ultra thin single crystalline vertical body regions in column adjacent pillars on opposing sides of the trench, and wherein the pair of floating gates are separated by an insulator layer.
45. The electronic system of claim 44, wherein the plurality of control lines are formed in the trench below the top surface of the pillar and between the pair of floating gates, and wherein each floating gate includes a vertically oriented floating gate having a vertical length of less than 100 nanometers.
46. The electronic system of claim 44, wherein the plurality of control lines are disposed vertically above the floating gates.
47. The electronic system of claim 43, wherein each floating gate includes a horizontally oriented floating gate having a vertical side of less than 100 nanometers, and wherein the horizontally oriented floating gate is separated by a floating gate oxide from the ultra thin single crystalline vertical body regions on opposing sides of the trench for column adjacent pillars.
48. The electronic system of claim 43, wherein the plurality of control lines are disposed vertically above the floating gates.
49. The electronic system of claim 43, wherein each single crystalline vertical transistor has a vertical length of less than 100 nanometers and a horizontal width of less than 10 nanometers.
50. A method for forming a floating gate transistor, comprising:
forming a pillar extending outwardly from a semiconductor substrate, wherein forming the pillar includes forming a single crystalline first contact layer and a second contact layer vertically separated by an oxide layer;
forming a single crystalline vertical transistor along side of the pillar, wherein the single crystalline vertical transistor includes an ultra thin single crystalline vertical body region which separates an ultra thin single crystalline vertical first source/drain region and an ultra thin single crystalline vertical second source/drain region;
forming a floating gate opposing the ultra thin single crystalline vertical body region; and
forming a control gate separated from the floating gate by an insulator layer.
51. The method of claim 50, wherein forming the ultra thin single crystalline vertical transistor includes forming an ultra thin single crystalline transistor having a vertical length of less than 100 nanometers and a horizontal width of less than 10 nanometers.
52. The method of claim 50, wherein forming the ultra thin single crystalline vertical transistor includes forming an ultra thin single crystalline transistor from solid phase epitaxial growth.
53. A method for forming a flash memory cell, comprising:
forming a pillar extending outwardly from a semiconductor substrate, wherein forming the pillar includes forming a single crystalline first contact layer and a second contact layer separated by an oxide layer;
forming a pair of single crystalline vertical transistors along opposing sides of each pillar, wherein forming each single crystalline vertical transistor includes;
depositing a lightly doped polysilicon layer of a second conductivity type over the pillar and directionally etching the polysilicon layer of the second conductivity type to leave only on sidewalls of the pillars;
annealing the pillar such that the lightly doped polysilicon layer of the second conductivity type recrystallizes and lateral epitaxial solid phase regrowth occurs vertically to form a single crystalline vertically oriented material of the second conductivity type;
wherein the annealing causes the single crystalline first and second contact layers of a first conductivity type seed a growth of single crystalline material of the first conductivity type into the lightly doped polysilicon layer of the second type to form vertically oriented first and second source/drain regions of the first conductivity type separated by the now single crystalline vertically oriented material of the second conductivity type; and
forming a floating gate opposing the vertical body region and separated therefrom by a gate oxide;
forming a control gate separated from the floating gate by an insulator layer.
forming a buried bit line of single crystalline semiconductor material below the ultra thin single crystalline vertical body region, wherein forming the buried bit line includes coupling the buried bit line to the first contact layer;
forming a data line coupled to the second contact layer; and
wherein the forming each floating gate includes forming each floating gate in a trench below a top surface of the pillar for addressing the ultra thin single crystalline vertical body regions.
54. The method of claim 53, wherein forming each floating gate in a trench below a top surface of each pillar includes forming each floating gate such that each trench houses a pair of floating gates opposing the ultra thin single crystalline vertical body regions in column adjacent pillars on opposing sides of the trench, and wherein the pair of floating gates are separated by an insulator layer.
55. The method of claim 54, wherein forming the control line includes forming the control line in the trench below the top surface of the pillar and between the pair of floating gates, and wherein forming each floating gate includes forming a vertically oriented floating gate having a vertical length of less than 100 nanometers.
56. The method of claim 54, wherein forming the control line includes forming the control line disposed vertically above the floating gates.
57. The method of claim 53, wherein forming each floating gate includes forming a horizontally oriented floating gate, wherein the horizontally oriented floating gate is separated by a floating gate oxide from the ultra thin single crystalline vertical body regions on opposing sides of the trench for column adjacent pillars, and wherein a vertical side of the horizontally oriented floating gate has a length of less than 100 nanometers.
58. The method of claim 57, wherein forming the control line includes forming the control line disposed vertically above the floating gates.
59. The method of claim 53, wherein forming each single crystalline vertical transistor includes forming each single crystalline vertical transistor having a vertical length of less than 100 nanometers and a horizontal width of less than 10 nanometers.
60. The method of claim 53, wherein forming the buried bit line includes integrally forming the buried bit line with the first contact layer, and forming the buried bit line separated from the semiconductor substrate by an oxide layer.
61. A method for forming an array of flash memory cells, comprising:
forming a number of pillars extending outwardly from a semiconductor substrate, wherein forming each pillar includes forming a single crystalline first contact layer and a second contact layer separated by an oxide layer;
forming a pair of single crystalline vertical transistors along opposing sides of each pillar, wherein forming each single crystalline vertical transistor includes;
depositing a lightly doped polysilicon layer of a second conductivity type over the pillar and directionally etching the polysilicon layer of the second conductivity type to leave only on sidewalls of the pillars;
annealing the pillar such that the lightly doped polysilicon layer of the second conductivity type recrystallizes and lateral epitaxial solid phase regrowth occurs vertically to form a single crystalline vertically oriented material of the second conductivity type;
wherein the annealing causes the single crystalline first and second contact layers of a first conductivity type seed a growth of single crystalline material of the first conductivity type into the lightly doped polysilicon layer of the second type to form vertically oriented first and second source/drain regions of the first conductivity type separated by a body region formed by the single crystalline vertically oriented material of the second conductivity type; and
forming a floating gate opposing the vertical body region and separated therefrom by a gate oxide;
forming a plurality of buried bit lines formed of single crystalline semiconductor material disposed below the pillars in the array memory cells for interconnecting with the first contact layer of column adjacent pillars in the array of memory cells;
forming a plurality of control lines separated from each floating gate by an insulator layer; and
forming a plurality of data lines coupled to the second contact layer in row adjacent pillars.
US09/780,169 2001-02-09 2001-02-09 Flash memory with ultra thin vertical body transistors Expired - Lifetime US6424001B1 (en)

Priority Applications (9)

Application Number Priority Date Filing Date Title
US09/780,169 US6424001B1 (en) 2001-02-09 2001-02-09 Flash memory with ultra thin vertical body transistors
EP02720896A EP1364393A4 (en) 2001-02-09 2002-02-04 Flash memory with ultra thin vertical body transistors
JP2002565353A JP2004527904A (en) 2001-02-09 2002-02-04 Flash memory with ultra-thin vertical body transistor
CNB028047613A CN100365768C (en) 2001-02-09 2002-02-04 Flash memory with ultra thin vertical body transistors
PCT/US2002/003131 WO2002065522A1 (en) 2001-02-09 2002-02-04 Flash memory with ultra thin vertical body transistors
KR1020037010481A KR100556643B1 (en) 2001-02-09 2002-02-04 Flash memory with ultra thin vertical body transistors
KR1020067000234A KR100568645B1 (en) 2001-02-09 2002-02-04 Flash memory with ultra thin vertical body transistors
US10/152,649 US6639268B2 (en) 2001-02-09 2002-05-20 Flash memory with ultra thin vertical body transistors
US10/232,268 US6881627B2 (en) 2001-02-09 2002-08-28 Flash memory with ultra thin vertical body transistors

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/780,169 US6424001B1 (en) 2001-02-09 2001-02-09 Flash memory with ultra thin vertical body transistors

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/152,649 Division US6639268B2 (en) 2001-02-09 2002-05-20 Flash memory with ultra thin vertical body transistors

Publications (2)

Publication Number Publication Date
US6424001B1 US6424001B1 (en) 2002-07-23
US20020109163A1 true US20020109163A1 (en) 2002-08-15

Family

ID=25118835

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/780,169 Expired - Lifetime US6424001B1 (en) 2001-02-09 2001-02-09 Flash memory with ultra thin vertical body transistors
US10/152,649 Expired - Lifetime US6639268B2 (en) 2001-02-09 2002-05-20 Flash memory with ultra thin vertical body transistors
US10/232,268 Expired - Lifetime US6881627B2 (en) 2001-02-09 2002-08-28 Flash memory with ultra thin vertical body transistors

Family Applications After (2)

Application Number Title Priority Date Filing Date
US10/152,649 Expired - Lifetime US6639268B2 (en) 2001-02-09 2002-05-20 Flash memory with ultra thin vertical body transistors
US10/232,268 Expired - Lifetime US6881627B2 (en) 2001-02-09 2002-08-28 Flash memory with ultra thin vertical body transistors

Country Status (6)

Country Link
US (3) US6424001B1 (en)
EP (1) EP1364393A4 (en)
JP (1) JP2004527904A (en)
KR (2) KR100568645B1 (en)
CN (1) CN100365768C (en)
WO (1) WO2002065522A1 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030008461A1 (en) * 2001-02-09 2003-01-09 Micron Technology, Inc. Flash memory with ultra thin vertical body transistors
US20030040157A1 (en) * 2001-08-24 2003-02-27 Leonard Forbes Vertical transistor with horizontal gate layers
US20070117324A1 (en) * 2005-09-30 2007-05-24 Bernard Previtali Vertical MOS transistor and fabrication process
US20080308858A1 (en) * 2007-06-14 2008-12-18 Micron Technology, Inc. Semiconductor devices and electronic systems comprising floating gate transistors and methods of forming the same
US7670646B2 (en) 2002-05-02 2010-03-02 Micron Technology, Inc. Methods for atomic-layer deposition
CN101901813A (en) * 2010-07-20 2010-12-01 复旦大学 Semiconductor memory with vertical structure and manufacturing method thereof
US8501563B2 (en) 2005-07-20 2013-08-06 Micron Technology, Inc. Devices with nanocrystals and methods of formation
US8883596B2 (en) 2012-05-10 2014-11-11 Samsung Electronics Co., Ltd. Semiconductor device with vertical channel transistor and method of fabricating the same
CN109036487A (en) * 2018-07-20 2018-12-18 福州大学 A kind of multistage optical memory and preparation method thereof based on short channel organic transistor

Families Citing this family (120)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100652370B1 (en) 2000-06-15 2006-11-30 삼성전자주식회사 Semiconductor memory device removing floating body effect and method of fabricating the same
US6437389B1 (en) * 2000-08-22 2002-08-20 Micron Technology, Inc. Vertical gate transistors in pass transistor programmable logic arrays
US6599789B1 (en) * 2000-11-15 2003-07-29 Micron Technology, Inc. Method of forming a field effect transistor
US6496034B2 (en) * 2001-02-09 2002-12-17 Micron Technology, Inc. Programmable logic arrays with ultra thin body transistors
US6531727B2 (en) * 2001-02-09 2003-03-11 Micron Technology, Inc. Open bit line DRAM with ultra thin body transistors
US6559491B2 (en) * 2001-02-09 2003-05-06 Micron Technology, Inc. Folded bit line DRAM with ultra thin body transistors
US6566682B2 (en) * 2001-02-09 2003-05-20 Micron Technology, Inc. Programmable memory address and decode circuits with ultra thin vertical body transistors
US6548347B2 (en) * 2001-04-12 2003-04-15 Micron Technology, Inc. Method of forming minimally spaced word lines
US7142577B2 (en) * 2001-05-16 2006-11-28 Micron Technology, Inc. Method of forming mirrors by surface transformation of empty spaces in solid state materials and structures thereon
US6898362B2 (en) * 2002-01-17 2005-05-24 Micron Technology Inc. Three-dimensional photonic crystal waveguide structure and method
US20030048656A1 (en) * 2001-08-28 2003-03-13 Leonard Forbes Four terminal memory cell, a two-transistor sram cell, a sram array, a computer system, a process for forming a sram cell, a process for turning a sram cell off, a process for writing a sram cell and a process for reading data from a sram cell
US6778441B2 (en) * 2001-08-30 2004-08-17 Micron Technology, Inc. Integrated circuit memory device and method
US7132711B2 (en) * 2001-08-30 2006-11-07 Micron Technology, Inc. Programmable array logic or memory with p-channel devices and asymmetrical tunnel barriers
US7068544B2 (en) 2001-08-30 2006-06-27 Micron Technology, Inc. Flash memory with low tunnel barrier interpoly insulators
US7075829B2 (en) * 2001-08-30 2006-07-11 Micron Technology, Inc. Programmable memory address and decode circuits with low tunnel barrier interpoly insulators
US7087954B2 (en) * 2001-08-30 2006-08-08 Micron Technology, Inc. In service programmable logic arrays with low tunnel barrier interpoly insulators
US6963103B2 (en) * 2001-08-30 2005-11-08 Micron Technology, Inc. SRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US7012297B2 (en) * 2001-08-30 2006-03-14 Micron Technology, Inc. Scalable flash/NV structures and devices with extended endurance
US6754108B2 (en) * 2001-08-30 2004-06-22 Micron Technology, Inc. DRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US7042043B2 (en) * 2001-08-30 2006-05-09 Micron Technology, Inc. Programmable array logic or memory devices with asymmetrical tunnel barriers
US7135734B2 (en) * 2001-08-30 2006-11-14 Micron Technology, Inc. Graded composition metal oxide tunnel barrier interpoly insulators
US6784480B2 (en) * 2002-02-12 2004-08-31 Micron Technology, Inc. Asymmetric band-gap engineered nonvolatile memory device
US20030151077A1 (en) * 2002-02-13 2003-08-14 Leo Mathew Method of forming a vertical double gate semiconductor device and structure thereof
US7042045B2 (en) * 2002-06-04 2006-05-09 Samsung Electronics Co., Ltd. Non-volatile memory cell having a silicon-oxide nitride-oxide-silicon gate structure
US7221586B2 (en) 2002-07-08 2007-05-22 Micron Technology, Inc. Memory utilizing oxide nanolaminates
US6680508B1 (en) 2002-08-28 2004-01-20 Micron Technology, Inc. Vertical floating gate transistor
US7198974B2 (en) * 2003-03-05 2007-04-03 Micron Technology, Inc. Micro-mechanically strained semiconductor film
US7183163B2 (en) * 2003-04-07 2007-02-27 Silicon Storage Technology, Inc. Method of manufacturing an isolation-less, contact-less array of bi-directional read/program non-volatile floating gate memory cells with independent controllable control gates
US7041575B2 (en) * 2003-04-29 2006-05-09 Micron Technology, Inc. Localized strained semiconductor on insulator
US6967143B2 (en) * 2003-04-30 2005-11-22 Freescale Semiconductor, Inc. Semiconductor fabrication process with asymmetrical conductive spacers
US7115480B2 (en) 2003-05-07 2006-10-03 Micron Technology, Inc. Micromechanical strained semiconductor by wafer bonding
US6987037B2 (en) * 2003-05-07 2006-01-17 Micron Technology, Inc. Strained Si/SiGe structures by ion implantation
US7501329B2 (en) * 2003-05-21 2009-03-10 Micron Technology, Inc. Wafer gettering using relaxed silicon germanium epitaxial proximity layers
US7008854B2 (en) * 2003-05-21 2006-03-07 Micron Technology, Inc. Silicon oxycarbide substrates for bonded silicon on insulator
US7273788B2 (en) 2003-05-21 2007-09-25 Micron Technology, Inc. Ultra-thin semiconductors bonded on glass substrates
US7662701B2 (en) 2003-05-21 2010-02-16 Micron Technology, Inc. Gettering of silicon on insulator using relaxed silicon germanium epitaxial proximity layers
US7192876B2 (en) * 2003-05-22 2007-03-20 Freescale Semiconductor, Inc. Transistor with independent gate structures
US6903967B2 (en) * 2003-05-22 2005-06-07 Freescale Semiconductor, Inc. Memory with charge storage locations and adjacent gate structures
US7095075B2 (en) * 2003-07-01 2006-08-22 Micron Technology, Inc. Apparatus and method for split transistor memory having improved endurance
US6979857B2 (en) 2003-07-01 2005-12-27 Micron Technology, Inc. Apparatus and method for split gate NROM memory
US7196372B1 (en) 2003-07-08 2007-03-27 Spansion Llc Flash memory device
US7439158B2 (en) 2003-07-21 2008-10-21 Micron Technology, Inc. Strained semiconductor by full wafer bonding
US6929984B2 (en) * 2003-07-21 2005-08-16 Micron Technology Inc. Gettering using voids formed by surface transformation
US7153753B2 (en) * 2003-08-05 2006-12-26 Micron Technology, Inc. Strained Si/SiGe/SOI islands and processes of making same
JP2005064031A (en) * 2003-08-12 2005-03-10 Fujio Masuoka Semiconductor device
US20060192249A1 (en) * 2004-09-20 2006-08-31 Samsung Electronics Co., Ltd. Field effect transistors with vertically oriented gate electrodes and methods for fabricating the same
KR100543901B1 (en) * 2003-09-19 2006-01-20 삼성전자주식회사 Semiconductor device and method for fabricating the same
DE10348006B4 (en) * 2003-10-15 2006-07-20 Infineon Technologies Ag Field effect transistor, in particular vertical field effect transistor, memory cell and manufacturing method
US7098502B2 (en) * 2003-11-10 2006-08-29 Freescale Semiconductor, Inc. Transistor having three electrically isolated electrodes and method of formation
US7202523B2 (en) * 2003-11-17 2007-04-10 Micron Technology, Inc. NROM flash memory devices on ultrathin silicon
US6933558B2 (en) * 2003-12-04 2005-08-23 Advanced Micro Devices, Inc. Flash memory device
US7241654B2 (en) 2003-12-17 2007-07-10 Micron Technology, Inc. Vertical NROM NAND flash memory array
US6878991B1 (en) * 2004-01-30 2005-04-12 Micron Technology, Inc. Vertical device 4F2 EEPROM memory
US6958512B1 (en) 2004-02-03 2005-10-25 Advanced Micro Devices, Inc. Non-volatile memory device
US7075146B2 (en) 2004-02-24 2006-07-11 Micron Technology, Inc. 4F2 EEPROM NROM memory arrays with vertical devices
US7098105B2 (en) * 2004-05-26 2006-08-29 Micron Technology, Inc. Methods for forming semiconductor structures
GB0413133D0 (en) * 2004-06-12 2004-07-14 Koninkl Philips Electronics Nv Semiconductor on insulator semiconductor device and method of manufacture
US7518182B2 (en) 2004-07-20 2009-04-14 Micron Technology, Inc. DRAM layout with vertical FETs and method of formation
US7247570B2 (en) 2004-08-19 2007-07-24 Micron Technology, Inc. Silicon pillars for vertical transistors
US7442976B2 (en) 2004-09-01 2008-10-28 Micron Technology, Inc. DRAM cells with vertical transistors
US7285812B2 (en) * 2004-09-02 2007-10-23 Micron Technology, Inc. Vertical transistors
US7199419B2 (en) * 2004-12-13 2007-04-03 Micron Technology, Inc. Memory structure for reduced floating body effect
US7229895B2 (en) * 2005-01-14 2007-06-12 Micron Technology, Inc Memory array buried digit line
US20060197140A1 (en) * 2005-03-04 2006-09-07 Freescale Semiconductor, Inc. Vertical transistor NVM with body contact structure and method
US7120046B1 (en) 2005-05-13 2006-10-10 Micron Technology, Inc. Memory array with surrounding gate access transistors and capacitors with global and staggered local bit lines
US7371627B1 (en) 2005-05-13 2008-05-13 Micron Technology, Inc. Memory array with ultra-thin etched pillar surround gate access transistors and buried data/bit lines
US7790545B2 (en) * 2005-06-16 2010-09-07 Nxp B.V. Semiconductor device having a polysilicon electrode including amorphizing, recrystallising, and removing part of the polysilicon electrode
US7902598B2 (en) * 2005-06-24 2011-03-08 Micron Technology, Inc. Two-sided surround access transistor for a 4.5F2 DRAM cell
US7888721B2 (en) * 2005-07-06 2011-02-15 Micron Technology, Inc. Surround gate access transistors with grown ultra-thin bodies
US7768051B2 (en) * 2005-07-25 2010-08-03 Micron Technology, Inc. DRAM including a vertical surround gate transistor
US7989290B2 (en) 2005-08-04 2011-08-02 Micron Technology, Inc. Methods for forming rhodium-based charge traps and apparatus including rhodium-based charge traps
US7575978B2 (en) 2005-08-04 2009-08-18 Micron Technology, Inc. Method for making conductive nanoparticle charge storage element
US7439576B2 (en) * 2005-08-29 2008-10-21 Micron Technology, Inc. Ultra-thin body vertical tunneling transistor
US7511332B2 (en) * 2005-08-29 2009-03-31 Taiwan Semiconductor Manufacturing Co., Ltd. Vertical flash memory
US7696567B2 (en) 2005-08-31 2010-04-13 Micron Technology, Inc Semiconductor memory device
US7557032B2 (en) 2005-09-01 2009-07-07 Micron Technology, Inc. Silicided recessed silicon
US7687342B2 (en) 2005-09-01 2010-03-30 Micron Technology, Inc. Method of manufacturing a memory device
US7446372B2 (en) * 2005-09-01 2008-11-04 Micron Technology, Inc. DRAM tunneling access transistor
US7416943B2 (en) 2005-09-01 2008-08-26 Micron Technology, Inc. Peripheral gate stacks and recessed array gates
US7432122B2 (en) 2006-01-06 2008-10-07 Freescale Semiconductor, Inc. Electronic device and a process for forming the electronic device
US7563681B2 (en) * 2006-01-27 2009-07-21 Freescale Semiconductor, Inc. Double-gated non-volatile memory and methods for forming thereof
US7544584B2 (en) 2006-02-16 2009-06-09 Micron Technology, Inc. Localized compressive strained semiconductor
US7842558B2 (en) * 2006-03-02 2010-11-30 Micron Technology, Inc. Masking process for simultaneously patterning separate regions
US7476933B2 (en) 2006-03-02 2009-01-13 Micron Technology, Inc. Vertical gated access transistor
US7859026B2 (en) * 2006-03-16 2010-12-28 Spansion Llc Vertical semiconductor device
US8734583B2 (en) * 2006-04-04 2014-05-27 Micron Technology, Inc. Grown nanofin transistors
US20070228491A1 (en) * 2006-04-04 2007-10-04 Micron Technology, Inc. Tunneling transistor with sublithographic channel
US7425491B2 (en) 2006-04-04 2008-09-16 Micron Technology, Inc. Nanowire transistor with surrounding gate
US7491995B2 (en) * 2006-04-04 2009-02-17 Micron Technology, Inc. DRAM with nanofin transistors
US8354311B2 (en) * 2006-04-04 2013-01-15 Micron Technology, Inc. Method for forming nanofin transistors
US7902074B2 (en) 2006-04-07 2011-03-08 Micron Technology, Inc. Simplified pitch doubling process flow
US7339222B1 (en) * 2006-05-03 2008-03-04 Spansion Llc Method for determining wordline critical dimension in a memory array and related structure
KR100702315B1 (en) * 2006-05-10 2007-03-30 주식회사 하이닉스반도체 Method for forming semiconductor device
JP5248819B2 (en) * 2006-08-07 2013-07-31 三星電子株式会社 Transistor and manufacturing method thereof
KR100871832B1 (en) * 2007-04-12 2008-12-03 한국과학기술원 3-dimensionally all-around gate structural with non-volatile dram cell, the method of manufacturing thereof and the method of driving thereof
US7923373B2 (en) 2007-06-04 2011-04-12 Micron Technology, Inc. Pitch multiplication using self-assembling materials
TWI355046B (en) * 2007-07-10 2011-12-21 Nanya Technology Corp Two bit memory structure and method of making the
US20090016118A1 (en) * 2007-07-12 2009-01-15 Silicon Storage Technology, Inc. Non-volatile dram with floating gate and method of operation
US7795673B2 (en) * 2007-07-23 2010-09-14 Macronix International Co., Ltd. Vertical non-volatile memory
KR100945511B1 (en) 2008-04-10 2010-03-09 주식회사 하이닉스반도체 Semiconductor device and method for manufacturing the same
KR101037621B1 (en) 2008-05-13 2011-05-27 재단법인서울대학교산학협력재단 And type flash memory array having vertically stacked structure and manufacturing method and operating method of the same
US7888729B2 (en) * 2008-08-26 2011-02-15 International Business Machines Corporation Flash memory gate structure for widened lithography window
US8101497B2 (en) 2008-09-11 2012-01-24 Micron Technology, Inc. Self-aligned trench formation
GB2469500B (en) 2009-04-16 2012-06-06 Cambridge Display Tech Ltd Method of forming a polymer
US8435856B2 (en) * 2011-03-01 2013-05-07 Wafertech, Llc Floating gate flash cell device and method for partially etching silicon gate to form the same
US9401363B2 (en) 2011-08-23 2016-07-26 Micron Technology, Inc. Vertical transistor devices, memory arrays, and methods of forming vertical transistor devices
JP5715037B2 (en) * 2011-12-09 2015-05-07 猛英 白土 Semiconductor device and manufacturing method thereof
US8709890B2 (en) 2011-12-12 2014-04-29 International Business Machines Corporation Method and structure for forming ETSOI capacitors, diodes, resistors and back gate contacts
US8748258B2 (en) 2011-12-12 2014-06-10 International Business Machines Corporation Method and structure for forming on-chip high quality capacitors with ETSOI transistors
US8772109B2 (en) 2012-10-24 2014-07-08 Taiwan Semiconductor Manufacturing Company, Ltd. Apparatus and method for forming semiconductor contacts
US9397111B1 (en) * 2015-10-30 2016-07-19 Sandisk Technologies Llc Select gate transistor with single crystal silicon for three-dimensional memory
KR102222955B1 (en) * 2017-06-26 2021-03-05 마이크론 테크놀로지, 인크 Devices with body connection lines coupled with access devices
US10714400B2 (en) 2017-08-30 2020-07-14 Micron Technology, Inc. Methods of forming semiconductor structures comprising thin film transistors including oxide semiconductors
US10522686B2 (en) 2017-09-26 2019-12-31 International Business Machines Corporation Vertical thin film transistor
US10340267B1 (en) 2017-12-29 2019-07-02 Micron Technology, Inc. Semiconductor devices including control logic levels, and related memory devices, control logic assemblies, electronic systems, and methods
US10366983B2 (en) 2017-12-29 2019-07-30 Micron Technology, Inc. Semiconductor devices including control logic structures, electronic systems, and related methods
US10297290B1 (en) 2017-12-29 2019-05-21 Micron Technology, Inc. Semiconductor devices, and related control logic assemblies, control logic devices, electronic systems, and methods
FR3089343B1 (en) * 2018-11-29 2021-10-08 Commissariat Energie Atomique PROCESS FOR MAKING A TRANSISTOR FET
CN113690137B (en) * 2020-05-18 2023-05-26 中芯国际集成电路制造(上海)有限公司 Method for forming semiconductor structure
KR20210152743A (en) 2020-06-09 2021-12-16 삼성전자주식회사 Vertical memory devices and methods of manufacturing the same

Family Cites Families (102)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4051354A (en) 1975-07-03 1977-09-27 Texas Instruments Incorporated Fault-tolerant cell addressable array
US4604162A (en) 1983-06-13 1986-08-05 Ncr Corporation Formation and planarization of silicon-on-insulator structures
US5135879A (en) 1985-03-26 1992-08-04 Texas Instruments Incorporated Method of fabricating a high density EPROM cell on a trench wall
US4864375A (en) 1986-02-05 1989-09-05 Texas Instruments Incorporated Dram cell and method
JPS63239973A (en) * 1986-10-08 1988-10-05 テキサス インスツルメンツ インコーポレイテツド Integrated circuit and manufacture of the same
US5017504A (en) 1986-12-01 1991-05-21 Mitsubishi Denki Kabushiki Kaisha Vertical type MOS transistor and method of formation thereof
JPS63198323A (en) 1987-02-13 1988-08-17 Mitsubishi Electric Corp Semiconductor device and manufacture thereof
EP0333426B1 (en) 1988-03-15 1996-07-10 Kabushiki Kaisha Toshiba Dynamic RAM
US5272367A (en) 1988-05-02 1993-12-21 Micron Technology, Inc. Fabrication of complementary n-channel and p-channel circuits (ICs) useful in the manufacture of dynamic random access memories (drams)
JPH07105477B2 (en) 1988-05-28 1995-11-13 富士通株式会社 Semiconductor device and manufacturing method thereof
US4926224A (en) 1988-06-03 1990-05-15 Texas Instruments Incorporated Crosspoint dynamic ram cell for folded bitline array
US4896293A (en) 1988-06-09 1990-01-23 Texas Instruments Incorporated Dynamic ram cell with isolated trench capacitors
US4958318A (en) 1988-07-08 1990-09-18 Eliyahou Harari Sidewall capacitor DRAM cell
US4920065A (en) 1988-10-31 1990-04-24 International Business Machines Corporation Method of making ultra dense dram cells
US5021355A (en) 1989-05-22 1991-06-04 International Business Machines Corporation Method of fabricating cross-point lightly-doped drain-source trench transistor
US5028977A (en) 1989-06-16 1991-07-02 Massachusetts Institute Of Technology Merged bipolar and insulated gate transistors
US5192704A (en) 1989-06-30 1993-03-09 Texas Instruments Incorporated Method and apparatus for a filament channel pass gate ferroelectric capacitor memory cell
US5316962A (en) 1989-08-15 1994-05-31 Matsushita Electric Industrial Co., Ltd. Method of producing a semiconductor device having trench capacitors and vertical switching transistors
US5006909A (en) 1989-10-30 1991-04-09 Motorola, Inc. Dram with a vertical capacitor and transistor
US5241211A (en) 1989-12-20 1993-08-31 Nec Corporation Semiconductor device
US5010386A (en) 1989-12-26 1991-04-23 Texas Instruments Incorporated Insulator separated vertical CMOS
JPH04212450A (en) 1990-04-11 1992-08-04 Mitsubishi Electric Corp Semiconductor storage device and its manufacture
JPH0414868A (en) 1990-05-09 1992-01-20 Hitachi Ltd Semiconductor memory and manufacture thereof
US4987089A (en) 1990-07-23 1991-01-22 Micron Technology, Inc. BiCMOS process and process for forming bipolar transistors on wafers also containing FETs
US5037773A (en) 1990-11-08 1991-08-06 Micron Technology, Inc. Stacked capacitor doping technique making use of rugged polysilicon
US5053351A (en) 1991-03-19 1991-10-01 Micron Technology, Inc. Method of making stacked E-cell capacitor DRAM cell
US5229647A (en) 1991-03-27 1993-07-20 Micron Technology, Inc. High density data storage using stacked wafers
US5122848A (en) 1991-04-08 1992-06-16 Micron Technology, Inc. Insulated-gate vertical field-effect transistor with high current drive and minimum overlap capacitance
US5223081A (en) 1991-07-03 1993-06-29 Doan Trung T Method for roughening a silicon or polysilicon surface for a semiconductor substrate
US5110752A (en) 1991-07-10 1992-05-05 Industrial Technology Research Institute Roughened polysilicon surface capacitor electrode plate for high denity dram
US5202278A (en) 1991-09-10 1993-04-13 Micron Technology, Inc. Method of forming a capacitor in semiconductor wafer processing
US5156987A (en) 1991-12-18 1992-10-20 Micron Technology, Inc. High performance thin film transistor (TFT) by solid phase epitaxial regrowth
US5467305A (en) * 1992-03-12 1995-11-14 International Business Machines Corporation Three-dimensional direct-write EEPROM arrays and fabrication methods
US5365477A (en) 1992-06-16 1994-11-15 The United States Of America As Represented By The Secretary Of The Navy Dynamic random access memory device
US5254499A (en) 1992-07-14 1993-10-19 Micron Technology, Inc. Method of depositing high density titanium nitride films on semiconductor wafers
US5320880A (en) 1992-10-20 1994-06-14 Micron Technology, Inc. Method of providing a silicon film having a roughened outer surface
US5379255A (en) 1992-12-14 1995-01-03 Texas Instruments Incorporated Three dimensional famos memory devices and methods of fabricating
US5266514A (en) 1992-12-21 1993-11-30 Industrial Technology Research Institute Method for producing a roughened surface capacitor
US5616934A (en) 1993-05-12 1997-04-01 Micron Technology, Inc. Fully planarized thin film transistor (TFT) and process to fabricate same
JPH07130871A (en) 1993-06-28 1995-05-19 Toshiba Corp Semiconductor memory device
US5392245A (en) 1993-08-13 1995-02-21 Micron Technology, Inc. Redundancy elements using thin film transistors (TFTs)
JP2605594B2 (en) 1993-09-03 1997-04-30 日本電気株式会社 Method for manufacturing semiconductor device
US5382540A (en) 1993-09-20 1995-01-17 Motorola, Inc. Process for forming an electrically programmable read-only memory cell
US5449433A (en) 1994-02-14 1995-09-12 Micron Semiconductor, Inc. Use of a high density plasma source having an electrostatic shield for anisotropic polysilicon etching over topography
KR960016773B1 (en) 1994-03-28 1996-12-20 Samsung Electronics Co Ltd Buried bit line and cylindrical gate cell and forming method thereof
US5414287A (en) 1994-04-25 1995-05-09 United Microelectronics Corporation Process for high density split-gate memory cell for flash or EPROM
US5460988A (en) * 1994-04-25 1995-10-24 United Microelectronics Corporation Process for high density flash EPROM cell
US5495441A (en) 1994-05-18 1996-02-27 United Microelectronics Corporation Split-gate flash memory cell
US5432739A (en) 1994-06-17 1995-07-11 Philips Electronics North America Corporation Non-volatile sidewall memory cell method of fabricating same
KR100193102B1 (en) * 1994-08-25 1999-06-15 무명씨 Semiconductor device and manufacturing method thereof
US5705415A (en) 1994-10-04 1998-01-06 Motorola, Inc. Process for forming an electrically programmable read-only memory cell
US5508542A (en) 1994-10-28 1996-04-16 International Business Machines Corporation Porous silicon trench and capacitor structures
JP2658910B2 (en) 1994-10-28 1997-09-30 日本電気株式会社 Flash memory device and method of manufacturing the same
US5444013A (en) 1994-11-02 1995-08-22 Micron Technology, Inc. Method of forming a capacitor
US6252267B1 (en) 1994-12-28 2001-06-26 International Business Machines Corporation Five square folded-bitline DRAM cell
JP3549602B2 (en) 1995-01-12 2004-08-04 株式会社ルネサステクノロジ Semiconductor storage device
US5523261A (en) 1995-02-28 1996-06-04 Micron Technology, Inc. Method of cleaning high density inductively coupled plasma chamber using capacitive coupling
JP2692639B2 (en) 1995-03-10 1997-12-17 日本電気株式会社 Manufacturing method of nonvolatile semiconductor memory device
KR0165398B1 (en) * 1995-05-26 1998-12-15 윤종용 Vertical transistor manufacturing method
US5636170A (en) 1995-11-13 1997-06-03 Micron Technology, Inc. Low voltage dynamic memory
US5640342A (en) 1995-11-20 1997-06-17 Micron Technology, Inc. Structure for cross coupled thin film transistors and static random access memory cell
TW326553B (en) 1996-01-22 1998-02-11 Handotai Energy Kenkyusho Kk Semiconductor device and method of fabricating same
TW312852B (en) 1996-06-08 1997-08-11 United Microelectronics Corp Manufacturing method of flash memory
US5691230A (en) 1996-09-04 1997-11-25 Micron Technology, Inc. Technique for producing small islands of silicon on insulator
DE19640235C2 (en) * 1996-09-30 2001-10-25 Infineon Technologies Ag Semiconductor read-only memory with transistors running vertically in trench side walls and method for its production
US5885864A (en) 1996-10-24 1999-03-23 Micron Technology, Inc. Method for forming compact memory cell using vertical devices
US5929477A (en) 1997-01-22 1999-07-27 International Business Machines Corporation Self-aligned diffused source vertical transistors with stack capacitors in a 4F-square memory cell array
US6034389A (en) 1997-01-22 2000-03-07 International Business Machines Corporation Self-aligned diffused source vertical transistors with deep trench capacitors in a 4F-square memory cell array
US5990509A (en) 1997-01-22 1999-11-23 International Business Machines Corporation 2F-square memory cell for gigabit memory applications
US5874760A (en) * 1997-01-22 1999-02-23 International Business Machines Corporation 4F-square memory cell having vertical floating-gate transistors with self-aligned shallow trench isolation
US6072209A (en) * 1997-07-08 2000-06-06 Micro Technology, Inc. Four F2 folded bit line DRAM cell structure having buried bit and word lines
US5936274A (en) 1997-07-08 1999-08-10 Micron Technology, Inc. High density flash memory
US5973356A (en) 1997-07-08 1999-10-26 Micron Technology, Inc. Ultra high density flash memory
US6150687A (en) 1997-07-08 2000-11-21 Micron Technology, Inc. Memory cell having a vertical transistor with buried source/drain and dual gates
US5909618A (en) 1997-07-08 1999-06-01 Micron Technology, Inc. Method of making memory cell with vertical transistor and buried word and body lines
US5973352A (en) * 1997-08-20 1999-10-26 Micron Technology, Inc. Ultra high density flash memory having vertically stacked devices
US6066869A (en) 1997-10-06 2000-05-23 Micron Technology, Inc. Circuit and method for a folded bit line memory cell with vertical transistor and trench capacitor
US5907170A (en) 1997-10-06 1999-05-25 Micron Technology, Inc. Circuit and method for an open bit line memory cell with a vertical transistor and trench plate trench capacitor
US5952039A (en) 1997-11-04 1999-09-14 United Microelectronics Corp. Method for manufacturing DRAM capacitor
US6124729A (en) 1998-02-27 2000-09-26 Micron Technology, Inc. Field programmable logic arrays with vertical transistors
US5991225A (en) 1998-02-27 1999-11-23 Micron Technology, Inc. Programmable memory address decode array with vertical transistors
US6083793A (en) 1998-02-27 2000-07-04 Texas Instruments - Acer Incorporated Method to manufacture nonvolatile memories with a trench-pillar cell structure for high capacitive coupling ratio
US6087222A (en) * 1998-03-05 2000-07-11 Taiwan Semiconductor Manufacturing Company Method of manufacture of vertical split gate flash memory device
US6225158B1 (en) 1998-05-28 2001-05-01 International Business Machines Corporation Trench storage dynamic random access memory cell with vertical transfer device
US6026019A (en) 1998-06-19 2000-02-15 International Business Machines Corporation Two square NVRAM cell
US6208164B1 (en) 1998-08-04 2001-03-27 Micron Technology, Inc. Programmable logic array with vertical transistors
US6134175A (en) 1998-08-04 2000-10-17 Micron Technology, Inc. Memory address decode array with vertical transistors
KR20000045305A (en) 1998-12-30 2000-07-15 김영환 Fully depleted soi element and method for manufacturing the same
US6222788B1 (en) 2000-05-30 2001-04-24 Micron Technology, Inc. Vertical gate transistors in pass transistor logic decode circuits
US6219299B1 (en) 2000-05-31 2001-04-17 Micron Technology, Inc. Programmable memory decode circuits with transistors with vertical gates
US6403494B1 (en) 2000-08-14 2002-06-11 Taiwan Semiconductor Manufacturing Company Method of forming a floating gate self-aligned to STI on EEPROM
US6437389B1 (en) 2000-08-22 2002-08-20 Micron Technology, Inc. Vertical gate transistors in pass transistor programmable logic arrays
US6380765B1 (en) 2000-08-29 2002-04-30 Micron Technology, Inc. Double pass transistor logic with vertical gate transistors
US6566682B2 (en) * 2001-02-09 2003-05-20 Micron Technology, Inc. Programmable memory address and decode circuits with ultra thin vertical body transistors
US6448601B1 (en) 2001-02-09 2002-09-10 Micron Technology, Inc. Memory address and decode circuits with ultra thin body transistors
US6424001B1 (en) * 2001-02-09 2002-07-23 Micron Technology, Inc. Flash memory with ultra thin vertical body transistors
US6377070B1 (en) * 2001-02-09 2002-04-23 Micron Technology, Inc. In-service programmable logic arrays with ultra thin vertical body transistors
US6496034B2 (en) 2001-02-09 2002-12-17 Micron Technology, Inc. Programmable logic arrays with ultra thin body transistors
TW546778B (en) * 2001-04-20 2003-08-11 Koninkl Philips Electronics Nv Two-transistor flash cell
US6800899B2 (en) * 2001-08-30 2004-10-05 Micron Technology, Inc. Vertical transistors, electrical devices containing a vertical transistor, and computer systems containing a vertical transistor
US6680508B1 (en) * 2002-08-28 2004-01-20 Micron Technology, Inc. Vertical floating gate transistor
US7224024B2 (en) * 2002-08-29 2007-05-29 Micron Technology, Inc. Single transistor vertical memory gain cell

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6881627B2 (en) * 2001-02-09 2005-04-19 Micron Technology, Inc. Flash memory with ultra thin vertical body transistors
US20030008461A1 (en) * 2001-02-09 2003-01-09 Micron Technology, Inc. Flash memory with ultra thin vertical body transistors
US7491608B2 (en) 2001-08-24 2009-02-17 Micron Technology, Inc. Vertical transistor with horizontal gate layers
US7115939B2 (en) * 2001-08-24 2006-10-03 Micron Technology Inc. Floating gate transistor with horizontal gate layers stacked next to vertical body
US20060263983A1 (en) * 2001-08-24 2006-11-23 Leonard Forbes Vertical transistor with horizontal gate layers
US20060270160A1 (en) * 2001-08-24 2006-11-30 Leonard Forbes Vertical transistor with horizontal gate layers
US20040245563A1 (en) * 2001-08-24 2004-12-09 Leonard Forbes Floating gate transistor with horizontal gate layers stacked next to vertical body
US7410867B2 (en) 2001-08-24 2008-08-12 Micron Technology, Inc. Vertical transistor with horizontal gate layers
US20030040157A1 (en) * 2001-08-24 2003-02-27 Leonard Forbes Vertical transistor with horizontal gate layers
US7579240B2 (en) 2001-08-24 2009-08-25 Micron Technology, Inc. Method of making vertical transistor with horizontal gate layers
US7670646B2 (en) 2002-05-02 2010-03-02 Micron Technology, Inc. Methods for atomic-layer deposition
US8501563B2 (en) 2005-07-20 2013-08-06 Micron Technology, Inc. Devices with nanocrystals and methods of formation
US8921914B2 (en) 2005-07-20 2014-12-30 Micron Technology, Inc. Devices with nanocrystals and methods of formation
US20070117324A1 (en) * 2005-09-30 2007-05-24 Bernard Previtali Vertical MOS transistor and fabrication process
US8686487B2 (en) 2007-06-14 2014-04-01 Micron Technology, Inc. Semiconductor devices and electronic systems comprising floating gate transistors
US20080308858A1 (en) * 2007-06-14 2008-12-18 Micron Technology, Inc. Semiconductor devices and electronic systems comprising floating gate transistors and methods of forming the same
US9356157B2 (en) 2007-06-14 2016-05-31 Micron Technology, Inc. Semiconductor devices comprising floating gate transistors and methods of forming such semiconductor devices
CN101901813A (en) * 2010-07-20 2010-12-01 复旦大学 Semiconductor memory with vertical structure and manufacturing method thereof
US8883596B2 (en) 2012-05-10 2014-11-11 Samsung Electronics Co., Ltd. Semiconductor device with vertical channel transistor and method of fabricating the same
CN109036487A (en) * 2018-07-20 2018-12-18 福州大学 A kind of multistage optical memory and preparation method thereof based on short channel organic transistor

Also Published As

Publication number Publication date
CN100365768C (en) 2008-01-30
US6424001B1 (en) 2002-07-23
KR100556643B1 (en) 2006-03-03
CN1491428A (en) 2004-04-21
JP2004527904A (en) 2004-09-09
EP1364393A1 (en) 2003-11-26
EP1364393A4 (en) 2006-06-07
KR100568645B1 (en) 2006-04-07
KR20030078076A (en) 2003-10-04
WO2002065522A1 (en) 2002-08-22
US6881627B2 (en) 2005-04-19
US20030008461A1 (en) 2003-01-09
KR20060015355A (en) 2006-02-16
US20020137271A1 (en) 2002-09-26
US6639268B2 (en) 2003-10-28

Similar Documents

Publication Publication Date Title
US6424001B1 (en) Flash memory with ultra thin vertical body transistors
US6531727B2 (en) Open bit line DRAM with ultra thin body transistors
US7015525B2 (en) Folded bit line DRAM with vertical ultra thin body transistors
US6903367B2 (en) Programmable memory address and decode circuits with vertical body transistors

Legal Events

Date Code Title Description
AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FORBES, LEONARD;AHN, KIE Y.;REEL/FRAME:011559/0492;SIGNING DATES FROM 20010119 TO 20010205

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731