US20020025642A1 - Method for using thin spacers and oxidation in gate oxides - Google Patents
Method for using thin spacers and oxidation in gate oxides Download PDFInfo
- Publication number
- US20020025642A1 US20020025642A1 US09/840,855 US84085501A US2002025642A1 US 20020025642 A1 US20020025642 A1 US 20020025642A1 US 84085501 A US84085501 A US 84085501A US 2002025642 A1 US2002025642 A1 US 2002025642A1
- Authority
- US
- United States
- Prior art keywords
- layer
- sidewall
- sidewall spacer
- substrate
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 125000006850 spacer group Chemical group 0.000 title claims abstract description 106
- 238000000034 method Methods 0.000 title claims abstract description 55
- 230000003647 oxidation Effects 0.000 title claims abstract description 17
- 238000007254 oxidation reaction Methods 0.000 title claims abstract description 17
- 239000000758 substrate Substances 0.000 claims abstract description 56
- 239000002019 doping agent Substances 0.000 claims abstract description 42
- 238000000137 annealing Methods 0.000 claims abstract 5
- 239000010410 layer Substances 0.000 claims description 90
- 239000002356 single layer Substances 0.000 claims description 37
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 21
- 239000003989 dielectric material Substances 0.000 claims description 15
- 230000008569 process Effects 0.000 claims description 14
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 10
- 239000000463 material Substances 0.000 claims description 10
- 239000000377 silicon dioxide Substances 0.000 claims description 10
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 10
- 229910052751 metal Inorganic materials 0.000 claims description 9
- 239000002184 metal Substances 0.000 claims description 9
- 238000005530 etching Methods 0.000 claims description 7
- 229910021332 silicide Inorganic materials 0.000 claims description 7
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims description 7
- 238000000151 deposition Methods 0.000 claims description 6
- 235000012239 silicon dioxide Nutrition 0.000 claims description 5
- 230000005669 field effect Effects 0.000 abstract description 12
- 238000013461 design Methods 0.000 abstract description 2
- 230000000694 effects Effects 0.000 description 18
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 11
- 229920005591 polysilicon Polymers 0.000 description 10
- WQJQOUPTWCFRMM-UHFFFAOYSA-N tungsten disilicide Chemical compound [Si]#[W]#[Si] WQJQOUPTWCFRMM-UHFFFAOYSA-N 0.000 description 10
- 238000009792 diffusion process Methods 0.000 description 9
- 230000015572 biosynthetic process Effects 0.000 description 8
- 239000007943 implant Substances 0.000 description 8
- 238000004519 manufacturing process Methods 0.000 description 8
- 239000004065 semiconductor Substances 0.000 description 8
- 230000015556 catabolic process Effects 0.000 description 5
- 238000006731 degradation reaction Methods 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 238000013459 approach Methods 0.000 description 4
- 230000005684 electric field Effects 0.000 description 4
- 238000002347 injection Methods 0.000 description 4
- 239000007924 injection Substances 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- 229910052785 arsenic Inorganic materials 0.000 description 3
- 239000002784 hot electron Substances 0.000 description 3
- 238000005468 ion implantation Methods 0.000 description 3
- 150000004767 nitrides Chemical class 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- 230000009467 reduction Effects 0.000 description 3
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 2
- 229910021417 amorphous silicon Inorganic materials 0.000 description 2
- 229910052787 antimony Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 239000003574 free electron Substances 0.000 description 2
- 229910052698 phosphorus Inorganic materials 0.000 description 2
- 239000011574 phosphorus Substances 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- 229910021342 tungsten silicide Inorganic materials 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 229910008479 TiSi2 Inorganic materials 0.000 description 1
- FRIKWZARTBPWBN-UHFFFAOYSA-N [Si].O=[Si]=O Chemical compound [Si].O=[Si]=O FRIKWZARTBPWBN-UHFFFAOYSA-N 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 1
- DFJQEGUNXWZVAH-UHFFFAOYSA-N bis($l^{2}-silanylidene)titanium Chemical compound [Si]=[Ti]=[Si] DFJQEGUNXWZVAH-UHFFFAOYSA-N 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000001186 cumulative effect Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000010893 electron trap Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 230000015654 memory Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 238000004904 shortening Methods 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000005549 size reduction Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 229910021341 titanium silicide Inorganic materials 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28211—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation in a gaseous ambient using an oxygen or a water vapour, e.g. RTO, possibly through a layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28035—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
- H01L21/28044—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities the conductor comprising at least another non-silicon conductive layer
- H01L21/28061—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities the conductor comprising at least another non-silicon conductive layer the conductor comprising a metal or metal silicide formed by deposition, e.g. sputter deposition, i.e. without a silicidation reaction
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28176—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation with a treatment, e.g. annealing, after the formation of the definitive gate conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28202—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation in a nitrogen-containing ambient, e.g. nitride deposition, growth, oxynitridation, NH3 nitridation, N2O oxidation, thermal nitridation, RTN, plasma nitridation, RPN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28247—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon passivation or protection of the electrode, e.g. using re-oxidation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42364—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity
- H01L29/42368—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity the thickness being non-uniform
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/511—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
- H01L29/513—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures the variation being perpendicular to the channel plane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/518—Insulating materials associated therewith the insulating material containing nitrogen, e.g. nitride, oxynitride, nitrogen-doped material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/6656—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
- H01L29/6659—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with both lightly doped source and drain extensions and source and drain self-aligned to the sides of the gate, e.g. lightly doped drain [LDD] MOSFET, double diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28194—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation by deposition, e.g. evaporation, ALD, CVD, sputtering, laser deposition
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/05—Making the transistor
Definitions
- This invention relates generally to integrated circuit devices. More particularly, the instant invention pertains to a multiple implant lightly doped drain (“MILDD”) field effect transistor and method of forming the same.
- MILDD multiple implant lightly doped drain
- FET Field Effect Transistors
- DRAM Dynamic Random Access Memories
- the hot-carrier effect occurs when the voltage applied between the drain and source regions of the transistor increases to a level at which the high lateral electric field in the transistor channel induces impact ionization.
- impact ionization some electrons are accelerated from the source region to the drain region and collide with the silicon crystal lattice with sufficient kinetic energy to break chemical bonds in the lattice within the channel region of the transistor.
- free hole-electron carrier pairs are generated.
- the free holes are attracted to the negatively-biased substrate, resulting in a substantial increase in substrate current.
- the free electrons are attracted to the positively-biased transistor gate.
- LDD FET's The most prevalent approach is to use standard LDD FET's. With this approach, the drain and source regions are doped with two different implants, one self-aligned to the gate electrode and the other self-aligned to a sidewall spacer, which permits the implant to be offset from the gate edge. Although this structure results in smaller lateral fields, it often leads to reduced drive currents. Disadvantages of conventional LDD FET's include: (1) increased series resistance between the drain and source regions resulting from the existence of a relatively large lightly doped region adjacent to the channel; (2) spacer-induced degradation, resulting from the injection of carriers into the spacer at the spacer-substrate interface, which results in increased threshold voltage and reduced drive current.
- anneal/oxidation of the spacers is performed following the formation of each of a plurality of spacers. These spacers provide varying offset for making source and drain contact regions of graduated dopant concentration.
- a spacer may be used for opening the gate dielectric at the contact areas for ohmic conductors. These anneal/oxidation steps are conducted following doping, e.g., N-type doping to form the source and drain regions.
- FIG. 1 A portion of a prior art transistor formation on a substrate 10 is depicted in drawing FIG. 1, having a gate structure 19 comprising a polysilicon layer 20 , metal silicide layer 22 and cap 24 overlying a gate dielectric 14 .
- An oxidation step causes the edges 23 of the polysilicon layer 20 adjacent the gate dielectric 14 and spacers 26 to oxidize and become rounded.
- the allowable thermal budget is necessarily decreased to prevent undesirable effects from occurring.
- One such thermal effect is excessive diffusion of the dopants in the substrate 10 , enlarging the contact regions 16 to shorten the channel 15 , resulting in hot electron/carrier device degradation and other short-channel operation problems, as well as variability in operational characteristics.
- the large spacers 26 necessitate a high thermal budget to achieve the desired edge oxidation of the polysilicon layer 20 , but excessive diffusion of contact region dopants also occurs.
- a method for preventing short-channel effects such as hot electron/carrier degradation is required.
- FET field effect transistor
- the method comprises the formation of a very thin first spacer on the gate structure sidewalls, followed by an oxidation step.
- a second spacer of greater thickness is then formed on the thin first spacer to enable offset N-type doping of the substrate, and opening of the gate dielectric for connection of ohmic contacts through the gate dielectric to the source and drain regions.
- the present invention provides numerous advantages over the prior art LLD structures, including the following: (1) rounding of the corners of the sidewall-gate oxide interface is accomplished at minimal energy expenditure, (2) a lower thermal budget is permitted, preventing undue expansion of the source and/or drain regions by dopant diffusion, (3) short-channel effects including hot-carrier effects are mitigated, leading to better overall reliability and life, (4) current drivability and threshold voltage characteristics are not degraded, (5) no additional masks are required, (6) a reduction of device overlap capacitance is achieved, and (7) the method uses conventional process steps.
- FIG. 1 is a schematic cross-sectional side view of a portion of a semiconductor wafer undergoing a prior art process step using an exemplary gate sidewall spacer to fabricate a transistor;
- FIG. 2 is a schematic cross-sectional view of a portion of a semiconductor wafer with gate structure thereon undergoing a process flow of the invention to fabricate a transistor;
- FIG. 3 is a schematic cross-sectional view of a semiconductor wafer undergoing a further step of a process flow of the invention to fabricate a transistor;
- FIG. 4 is a schematic cross-sectional view of a semiconductor wafer undergoing a further step of a process flow of the invention to fabricate a transistor
- FIG. 5 is a schematic cross-sectional view of a semiconductor wafer undergoing an additional step of a process flow of the invention to fabricate a transistor
- FIG. 6 is a schematic cross-sectional view of a semiconductor wafer undergoing an additional step of a process flow of the invention to fabricate a transistor.
- FIGS. 2 through 6 depicted is a fabrication process for a Field Effect Transistor (FET) that corresponds to an embodiment of the present invention.
- FET Field Effect Transistor
- a step in the formation of a field effect transistor (FET) 30 is depicted in a substrate 10 which comprises a semiconductor material, e.g., single crystal silicon, polysilicon (“poly-Si”) or amorphous silicon (“a-Si”), typically in wafer form.
- substrate 10 has been doped with a P-type impurity, for example, boron.
- Field oxide 12 has been formed on substrate 10 to electrically isolate active area 11 from other active areas on the wafer.
- the field oxide 12 comprises silicon dioxide (SiO 2 ) and may be formed by any of several wellknown methods, including the standard local oxidation of silicon (“LOCOS”) process.
- LOC local oxidation of silicon
- a thin layer of gate dielectric 14 is formed superjacent substrate 10 over active area 11 .
- This invention is especially suitable for ultrathin gate dielectric 14 having a typical thickness of about 80 ⁇ 20 angstroms, or less.
- Typical gate dielectric 14 will comprise SiO 2 that has been formed using one of several well-known methods which result in very low defect density.
- a gate dielectric 14 comprising several sub-layers is also possible.
- a layer of silicon nitride may be sandwiched between two layers of SiO 2 ; the three layers are collectively referred to as “ONO.”
- the oxide may be thermally grown, e.g., utilizing rapid thermal oxidation (“RTO”), or deposited, e.g., utilizing chemical vapor deposition (“CVD”) or plasma-enhanced chemical vapor deposition (“PECVD”).
- RTO rapid thermal oxidation
- CVD chemical vapor deposition
- PECVD plasma-enhanced chemical vapor deposition
- Gate structure 19 is formed superjacent gate dielectric 14 .
- Gate structure 19 has sidewalls 21 .
- Gate structure 19 will typically comprise a polysilicon-metal-dielectric stack.
- a layer of polysilicon 20 is applied superjacent the gate dielectric 14 and has a typical thickness of approximately 1800 Angstroms.
- Formed superjacent the polysilicon layer 20 is a metal layer of, e.g., tungsten silicide (“WSi”) 22 which has a thickness typically of about 1800 Angstroms.
- a dielectric cap 24 of, e.g., Si 3 N 4 is formed superjacent the tungsten silicide 22 and may have a thickness of about 2400 Angstroms for example.
- the single layer of WSi 22 may optionally be replaced by a first sublayer of WSi, not shown, superjacent the polysilicon layer 20 , and a second sublayer of tungsten (“W”), not shown, superjacent the WSi sublayer.
- Each of the three layers 20 , 22 and 24 is formed by first blanket-depositing the appropriate material superjacent the wafer, using a photolithographic mask to define the location of each gate structure 19 , and then etching the material from all locations on the wafer other than the location of each gate structure 19 . Where the sidewalls 21 are vertical, the same mask may be used for each of the three layers 20 , 22 , 24 because each layer is aligned with the other two layers.
- the metal silicide layer 22 provides the gate structure 19 with high conductivity.
- WSi titanium silicide (“TiSi 2 ”).
- TiSi 2 titanium silicide
- the single layer of WSi may be replaced with a first sublayer of WSi, not shown and a second sublayer of tungsten (“W”), not shown.
- the polysilicon layer 20 acts as a transition layer between two otherwise chemically incompatible layers, namely the gate dielectric layer 14 and the metal silicide layer 22 , and also results in improved electrical characteristics of the device.
- the dielectric cap 24 protects the gate structure 19 from subsequent processing steps.
- a nitride cap is preferred over a SiO 2 cap, because the latter material is vulnerable to subsequent contact etches of SiO 2 .
- Many other gate structure configurations are possible. Variations in methods for fabricating the gate structure 19 are known in the art, and will not be specifically described herein.
- the principal purpose of the gate dielectric 14 is to prevent current flow between the gate structure 19 and the substrate 10 .
- the gate dielectric 14 is left in place between the gate structure 19 and the field oxide 12 to protect the surface 13 of the substrate 10 from subsequent process steps, i.e., in order to protect the surface's integrity.
- Additional oxide layers may also be deposited to increase the thickness of gate dielectric 14 in areas where process steps, e.g., the introduction of dopants, are to be performed by, e.g., introducing the dopants into the surface 13 of substrate 10 . These additional oxide layers can provide improved surface protection during ion implantation process steps, especially when the gate dielectric 14 is relatively thin.
- N-type dopant is introduced into substrate 10 at those locations on the wafer where the field oxide 12 and the gate structures 19 do not act as barriers to the N-type dopant.
- the gate structure 19 acts as an “offset” or partial mask to limit dopant penetration in areas of the substrate 10 beneath the gate structure.
- N-type contact subregions 16 A, 16 B are formed in the P-type substrate 10 , where subregion 16 A is referred to herein as a “source contact region,” and subregion 16 B is referred to as a “drain contact region.”
- the term “contact” refers to the fact that a primary purpose of these regions 16 A, 16 B is ohmic contact of each region to an external interconnect, not shown.
- the P-type region 15 between the source contact region 16 A and drain contact region 16 B is hereinafter referred to as a “channel region.”
- the terms “source” and “drain” refer to the flow of electrons when the transistor is “turned ON” and operating in its normal mode, in which case a positive bias is applied to the drain contact region 16 B, causing electrons to flow from the source contact region 16 A to the drain contact region 16 B via the channel region 15 .
- the doped drain contact region 16 B is termed a “lightly doped drain.”
- the N-type dopant in the contact subregions 16 A, 16 B continues to diffuse away from its points of introduction into the substrate 10 . It is highly desirable that a manufacturer be able to control with some precision the depth and lateral profile, i.e., outer boundaries of the contact regions 16 A, 16 B because the expansion of these regions into the P-type substrate 10 can affect the ultimate design parameters of the transistor 30 . Generally, shallow contact regions 16 A, 16 B are preferred because they have to be scaled in accordance with lateral dimensions to maintain adequate device performance. Therefore, the use of N-type dopants having low diffusion rates is preferred.
- Suitable N-type dopants include phosphorus (P), arsenic (As), and antimony (Sb). As and Sb are preferred over phosphorus because they have especially low diffusion rates. As is generally preferred over Sb as a dopant because the properties of As are more fully understood, although Sb has a lower diffusion rate than does As at temperatures lower than about 1000° C., and Sb also exhibits a lower autodoping effect.
- the N-type dopant is preferably introduced into the substrate 10 by ion implantation.
- the energy of the implant could range approximately from 20 keV to 130 keV.
- the preferred energy would range approximately from 30 keV to 100 keV, depending upon the desired junction depth.
- the dosage will depend upon the dopant concentration that is desired at the edge of the gate structure 19 for the contact regions being created, which in turn will depend upon the device performance and characteristics desired or required for the particular application.
- the N-type dopant could be introduced into the substrate 10 by other known means, including plasma doping, in which ions in a plasma are driven into a substrate under the influence of an electrical field, and other diffusion methods.
- FIG. 3 shows a further step in the production of a FET 30 .
- a first or primary sidewall spacer 26 is formed on one or both gate sidewalls 21 .
- Primary sidewall spacer 26 is preferably formed of a nitride such as Si 3 N 4 because of its resistance to etching during subsequent oxide etch steps, e.g., contact etch steps.
- the primary spacer 26 may be formed by blanket depositing a thin conformal layer of silicon nitride over the entire wafer and then anisotropically dry etching the entire wafer in the vertical direction. In this manner, all of the nitride is removed except a very thin spacer 26 adjacent the steep vertical sidewalls 21 .
- the primary (first) sidewall spacer(s) 26 will have a very limited thickness of about 100 Angstroms, and typically in the range of between about 50 and 150 Angstroms. As the size scale of field effect transistors 30 is further reduced, the thickness of the primary spacer(s) 26 may be reduced even further.
- formation of the primary sidewall spacers 26 by dry etching is followed by a controlled anneal/oxidation atmosphere 25 to anneal the first spacers 26 and to oxidize and round the corners of the gate oxide-sidewall interfaces, all with a minimum thermal usage.
- the oxidizing atmosphere 25 results in oxidation and rounding of the edges 23 at the interface between gate dielectric 14 , polysilicon layer 20 and primary sidewall spacer 26 . Because the primary sidewall spacers 26 have such a low mass, the thermal budget of the oxidation step is much lower than would otherwise be the case.
- the low thermal use minimizes diffusion of N-type dopant from the N-type doped contact regions 16 A, 16 B into the substrate 10 , and the appearance of channel shortening is substantially avoided. Excessive diffusion is of ever-increasing importance as the size of device features is further reduced.
- a low thermal budget is required for forming the shallow junctions in FET's 30 of very small dimensions. The operating characteristics of the FET 30 are affected adversely by enlarged contact regions 16 A and 16 B, including electron trapping and poor leakage characteristics, degraded drive current and non-optimal threshold voltage. Such factors may lead to failure of the device.
- secondary sidewall spacers 28 are formed over the primary sidewall spacers 26 . These secondary sidewall spacers 28 are of greater thickness than the very thin first spacers 26 , and in this example have a thickness which provides for light doping of subregions 17 A, 17 B.
- the thickness of secondary sidewall spacers 28 may be conformed to provide the desired contact spacing. Contact spacing is, of course, a function of the scale of the FET 30 . Typically, the thickness of the secondary sidewall spacer 28 is about 2 . 0 to 20 times the thickness of the primary sidewall spacer 26 , and for example, may be about in the range of 400 to 1000 Angstroms.
- the secondary sidewall spacers 28 are preferably formed of the same dielectric material as the primary sidewall spacers 26 , including silicon oxide and silicon nitride. The latter is preferred because of its resistance to oxide etching (contact etch).
- the primary purpose of the secondary sidewall spacers 28 is to provide an offset for the subsequent introduction of N-type dopants 35 into the substrate 10 .
- the secondary sidewall spacers 28 may have a thickness which locates the ohmic conductors in the desired positions.
- the dopants 35 may be introduced in one of the same manners as previously noted, including ion implantation, plasma doping, and other doping methods. Where primary or first N-type contact regions 16 A, 16 B have been previously formed, secondary contact regions 17 A, 17 B are formed by offset of the secondary sidewall spacers 28 . Contact regions 17 A, 17 B are typically formed to co-occupy portions of contact regions 16 A, 16 B. Co-occupied portions will have a higher concentration of dopant, having been subjected to two (or more) doping steps rather than one.
- the secondary sidewall spacers 28 may also be used to open the contact regions for connection to device leads.
- the spacers 26 , 28 may be left in place during subsequent manufacturing steps, and become part of the device.
- the secondary sidewall spacers 28 may be further etched, resulting in third spacers 29 of thickness intermediate to the first and second spacers.
- Light doping is then performed, resulting in a series of contact subregions 16 A, 16 B having low dopant concentrations, contact subregions 17 A, 17 B having intermediate dopant concentrations and contact subregions 18 A, 18 B with relatively high dopant concentrations.
- the latter subregions 18 A, 18 B have of course been doped three times, subregions 17 A, 17 B doped twice, and subregions 16 A, 16 B doped once.
- spacers of further thicknesses may be used to form additional contact subregions of different dopant concentrations.
- each spacer in a series of spacers has a greater thickness than the previous spacer.
- the consecutive order of figures illustrating this embodiment is drawing FIGS. 2, 3, 4 , 6 , and 5 .
- Further spacers, not illustrated, of even greater thickness, may be used for additional doping of the source and drain regions.
- the final spacer may be left in the transistor 30 if desired.
- the present preferred embodiment of the invention has been described in the context of conventional silicon technology, the invention may be used in conjunction with silicon-on insulator (“SOI”) wafer technology.
- SOI silicon-on insulator
- the contact subregions could extend all the way through the silicon substrate to the dielectric layer.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Crystallography & Structural Chemistry (AREA)
- General Chemical & Material Sciences (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
A method for forming a lightly doped drain (LDD) field effect transistor uses very thin first sidewall spacers over the gate sidewalls, in which annealing/oxidation of the sidewall spacers results in (a) the rounding of corner portions of the gate structure sidewalls adjacent the gate oxide, and (b) a very low thermal consumption comprising a small portion of the total thermal budget. Secondary sidewall spacers of greater width are then formed to act as offsets in the introduction of N-type dopants into the substrate to form source and drain contact regions. The method may be varied to accommodate various design configurations and size scaling.
Description
- This application is a continuation of application Serial No. 09/644,352, filed Aug. 23, 2000, pending.
- 1. Field of the Invention
- This invention relates generally to integrated circuit devices. More particularly, the instant invention pertains to a multiple implant lightly doped drain (“MILDD”) field effect transistor and method of forming the same.
- 2. State of the Art
- Field Effect Transistors (“FET's”) are devices of choice in the fabrication of high density integrated circuits. In particular, manufacturers have scaled down FET circuit features to the sub-quarter micron level to achieve the high densities required for gigabit Dynamic Random Access Memories (DRAM's). The reduction of device dimensions results in a number of short-channel effects. One short-channel effect that poses a primary obstacle to further reductions in scale is the “hot-carrier effect.”
- In an N-channel FET, the hot-carrier effect occurs when the voltage applied between the drain and source regions of the transistor increases to a level at which the high lateral electric field in the transistor channel induces impact ionization. During impact ionization, some electrons are accelerated from the source region to the drain region and collide with the silicon crystal lattice with sufficient kinetic energy to break chemical bonds in the lattice within the channel region of the transistor. As a result, free hole-electron carrier pairs are generated. The free holes are attracted to the negatively-biased substrate, resulting in a substantial increase in substrate current. At the same time, the free electrons are attracted to the positively-biased transistor gate. Although most of the free electrons completely traverse the gate dielectric layer, some become trapped within the dielectric layer. While the channel-to-substrate current and channel-to-gate current results in increased power dissipation, the injection and trapping of electrons in the gate dielectric is far more serious because it causes the threshold voltage to increase and the current drivability to decrease.
- During the operational life of the device, more and more electrons become trapped, resulting in a cumulative degradation of device performance. Over time, the threshold voltage and current drivability characteristics may be degraded to levels that render the circuit inoperable.
- Although an analogous process takes place in P-channel devices, it is of less concern in practical applications. In a P-channel device, holes instead of electrons are injected into and become trapped within the gate dielectric. The energy that must be imparted to a hole to cause it to be injected into the gate dielectric is substantially greater than the energy required for electron injection. The lower hole mobility further reduces this effect. Far fewer carriers become trapped in a P-channel device, as compared to an N-channel device operating under similar conditions. As a result, the hot-carrier effect is potentially not as critical for P-channel devices. Accordingly, the discussion below focuses on N-channel devices, with the implicit assumption that analogous principles apply to P-channel devices.
- As channel lengths, along with other device dimensions, decrease, the supply voltage does not decrease proportionately. As a result, the lateral electric field in the channel is stronger for a given applied voltage. The stronger lateral field makes the hot-carrier effect more pronounced. In addition, the overall size reduction results in source and drain contact regions which are reduced in dimension. Accordingly, integrated circuit designers strive to reduce the hot-carrier effect in sub-quarter micron scale devices, while simultaneously preventing degradation of current drivability.
- In the past decade, designers have taken a number of approaches to mitigate the hot-carrier effect, including: (1) increasing the resistance of gate oxide at the silicon-silicon dioxide (Si-SiO2) interface through improved methods of dielectric processing, see Mathews et al., U.S. Pat. No. 5,393,683 (U.S. Class 437/42), issued Feb. 28, 1995, entitled “METHOD OF MAKING SEMICONDUCTOR DEVICES HAVING TWO-LAYER GATE STRUCTURE”; (2) reducing the power supply voltage to reduce the magnitude of the lateral fields, an often difficult or impossible approach; (3) utilizing Lightly Doped Drain (“LDD”) FET's; and (4) utilizing other field-reducing device structures.
- The most prevalent approach is to use standard LDD FET's. With this approach, the drain and source regions are doped with two different implants, one self-aligned to the gate electrode and the other self-aligned to a sidewall spacer, which permits the implant to be offset from the gate edge. Although this structure results in smaller lateral fields, it often leads to reduced drive currents. Disadvantages of conventional LDD FET's include: (1) increased series resistance between the drain and source regions resulting from the existence of a relatively large lightly doped region adjacent to the channel; (2) spacer-induced degradation, resulting from the injection of carriers into the spacer at the spacer-substrate interface, which results in increased threshold voltage and reduced drive current. Designers have suggested several modifications of the conventional LDD structure to improve its electrical characteristics, with limited success. See, for example, Ahmad et al., U.S. Pat. No. 5,405,791, issued Apr. 11, 1995, entitled “PROCESS FOR FABRICATING ULSI CMOS CIRCUITS USING A SINGLE POLYSILICON GATE LAYER AND DISPOSABLE SPACERS”; Ahmad et al., U.S. Pat. No. 5,382,533, issued Jan. 17, 1995, entitled “METHOD OF MANUFACTURING SMALL GEOMETRY MOS FIELD-EFFECT TRANSISTORS HAVING IMPROVED BARRIER LAYER TO HOT ELECTRON INJECTION”; and Gonzalez, U.S. Pat. No. 5,376,566, issued Dec.27, 1994, entitled “N-CHANNEL FIELD EFFECT TRANSISTOR HAVING AN OBLIQUE ARSENIC IMPLANT FOR LOWERED SERIES RESISTANCE.”
- Three United States patents have been issued which relate to the formation of multiple nitride spacers to create a drain region having graduated controlled dopant concentrations. The result is a better controlled electrical field strength over the drain contact region, a generally reduced peak field strength, and reduced hot-carrier effects. These patents, all having the same inventorship and assignment as the instant application, are U.S. Pat. No. 5,719,425, issued Feb. 17, 1998, entitled “MULTIPLE IMPLANT LIGHTLY DOPED (MILDD) FIELD EFFECT TRANSISTOR”; U.S. Pat. No. 5,866,460, issued Feb. 2, 1999, entitled “METHOD OF FORMING A MULTIPLE IMPLANT LIGHTLY DOPED DRAIN (MILDD) FIELD EFFECT TRANSISTOR”; and U.S. Pat. No. 5,998,274, issued Dec. 7, 1999, entitled “METHOD OF FORMING A MULTIPLE IMPLANT LIGHTLY DOPED DRAIN (MILDD) FIELD EFFECT TRANSISTOR.”
- As disclosed in these three patents, anneal/oxidation of the spacers is performed following the formation of each of a plurality of spacers. These spacers provide varying offset for making source and drain contact regions of graduated dopant concentration. In addition, a spacer may be used for opening the gate dielectric at the contact areas for ohmic conductors. These anneal/oxidation steps are conducted following doping, e.g., N-type doping to form the source and drain regions.
- A portion of a prior art transistor formation on a
substrate 10 is depicted in drawing FIG. 1, having agate structure 19 comprising apolysilicon layer 20,metal silicide layer 22 andcap 24 overlying a gate dielectric 14. An oxidation step causes theedges 23 of thepolysilicon layer 20 adjacent the gate dielectric 14 andspacers 26 to oxidize and become rounded. As devices become increasingly smaller, the allowable thermal budget is necessarily decreased to prevent undesirable effects from occurring. One such thermal effect is excessive diffusion of the dopants in thesubstrate 10, enlarging thecontact regions 16 to shorten thechannel 15, resulting in hot electron/carrier device degradation and other short-channel operation problems, as well as variability in operational characteristics. Thelarge spacers 26 necessitate a high thermal budget to achieve the desired edge oxidation of thepolysilicon layer 20, but excessive diffusion of contact region dopants also occurs. Thus, in the manufacture of sub-quarter micron scale devices of further reduced scale, a method for preventing short-channel effects such as hot electron/carrier degradation is required. - In the instant invention, a method and apparatus are disclosed for manufacturing a field effect transistor (“FET”) in which short-channel effects including a “hot-carrier” effect are mitigated.
- The method comprises the formation of a very thin first spacer on the gate structure sidewalls, followed by an oxidation step. A second spacer of greater thickness is then formed on the thin first spacer to enable offset N-type doping of the substrate, and opening of the gate dielectric for connection of ohmic contacts through the gate dielectric to the source and drain regions.
- The present invention provides numerous advantages over the prior art LLD structures, including the following: (1) rounding of the corners of the sidewall-gate oxide interface is accomplished at minimal energy expenditure, (2) a lower thermal budget is permitted, preventing undue expansion of the source and/or drain regions by dopant diffusion, (3) short-channel effects including hot-carrier effects are mitigated, leading to better overall reliability and life, (4) current drivability and threshold voltage characteristics are not degraded, (5) no additional masks are required, (6) a reduction of device overlap capacitance is achieved, and (7) the method uses conventional process steps.
- The following drawings illustrate various embodiments of the invention, wherein:
- FIG. 1 is a schematic cross-sectional side view of a portion of a semiconductor wafer undergoing a prior art process step using an exemplary gate sidewall spacer to fabricate a transistor;
- FIG. 2 is a schematic cross-sectional view of a portion of a semiconductor wafer with gate structure thereon undergoing a process flow of the invention to fabricate a transistor;
- FIG. 3 is a schematic cross-sectional view of a semiconductor wafer undergoing a further step of a process flow of the invention to fabricate a transistor;
- FIG. 4 is a schematic cross-sectional view of a semiconductor wafer undergoing a further step of a process flow of the invention to fabricate a transistor;
- FIG. 5 is a schematic cross-sectional view of a semiconductor wafer undergoing an additional step of a process flow of the invention to fabricate a transistor; and
- FIG. 6 is a schematic cross-sectional view of a semiconductor wafer undergoing an additional step of a process flow of the invention to fabricate a transistor.
- Referring to drawing FIGS. 2 through 6, depicted is a fabrication process for a Field Effect Transistor (FET) that corresponds to an embodiment of the present invention.
- The following disclosure describes the formation of a single transistor; however, it is understood that in the usual case, a large number of spaced-apart transistors are formed essentially simultaneously on a wafer or wafer portion.
- Referring to drawing FIG. 2, a step in the formation of a field effect transistor (FET)30 is depicted in a
substrate 10 which comprises a semiconductor material, e.g., single crystal silicon, polysilicon (“poly-Si”) or amorphous silicon (“a-Si”), typically in wafer form.Substrate 10 has been doped with a P-type impurity, for example, boron.Field oxide 12 has been formed onsubstrate 10 to electrically isolateactive area 11 from other active areas on the wafer. Thefield oxide 12 comprises silicon dioxide (SiO2) and may be formed by any of several wellknown methods, including the standard local oxidation of silicon (“LOCOS”) process. - A thin layer of
gate dielectric 14 is formedsuperjacent substrate 10 overactive area 11. This invention is especially suitable forultrathin gate dielectric 14 having a typical thickness of about 80±20 angstroms, or less.Typical gate dielectric 14 will comprise SiO2 that has been formed using one of several well-known methods which result in very low defect density. Agate dielectric 14 comprising several sub-layers is also possible. For example, a layer of silicon nitride (Si3N4) may be sandwiched between two layers of SiO2; the three layers are collectively referred to as “ONO.” In either case, the oxide may be thermally grown, e.g., utilizing rapid thermal oxidation (“RTO”), or deposited, e.g., utilizing chemical vapor deposition (“CVD”) or plasma-enhanced chemical vapor deposition (“PECVD”). - Subsequent to formation of the
gate dielectric 14, agate structure 19 is formedsuperjacent gate dielectric 14.Gate structure 19 has sidewalls 21.Gate structure 19 will typically comprise a polysilicon-metal-dielectric stack. For example, a layer ofpolysilicon 20 is applied superjacent thegate dielectric 14 and has a typical thickness of approximately 1800 Angstroms. Formed superjacent thepolysilicon layer 20 is a metal layer of, e.g., tungsten silicide (“WSi”) 22 which has a thickness typically of about 1800 Angstroms. Adielectric cap 24 of, e.g., Si3N4 is formed superjacent thetungsten silicide 22 and may have a thickness of about 2400 Angstroms for example. - To further reduce the resistance of the metal layer, the single layer of
WSi 22 may optionally be replaced by a first sublayer of WSi, not shown, superjacent thepolysilicon layer 20, and a second sublayer of tungsten (“W”), not shown, superjacent the WSi sublayer. - Each of the three
layers gate structure 19, and then etching the material from all locations on the wafer other than the location of eachgate structure 19. Where thesidewalls 21 are vertical, the same mask may be used for each of the threelayers - The
metal silicide layer 22 provides thegate structure 19 with high conductivity. One of several alternatives to WSi is titanium silicide (“TiSi2”). Optionally, the single layer of WSi may be replaced with a first sublayer of WSi, not shown and a second sublayer of tungsten (“W”), not shown. - The
polysilicon layer 20 acts as a transition layer between two otherwise chemically incompatible layers, namely thegate dielectric layer 14 and themetal silicide layer 22, and also results in improved electrical characteristics of the device. - The
dielectric cap 24 protects thegate structure 19 from subsequent processing steps. A nitride cap is preferred over a SiO2 cap, because the latter material is vulnerable to subsequent contact etches of SiO2. Many other gate structure configurations are possible. Variations in methods for fabricating thegate structure 19 are known in the art, and will not be specifically described herein. - The principal purpose of the
gate dielectric 14 is to prevent current flow between thegate structure 19 and thesubstrate 10. However, thegate dielectric 14 is left in place between thegate structure 19 and thefield oxide 12 to protect thesurface 13 of thesubstrate 10 from subsequent process steps, i.e., in order to protect the surface's integrity. Additional oxide layers, not shown, may also be deposited to increase the thickness of gate dielectric 14 in areas where process steps, e.g., the introduction of dopants, are to be performed by, e.g., introducing the dopants into thesurface 13 ofsubstrate 10. These additional oxide layers can provide improved surface protection during ion implantation process steps, especially when thegate dielectric 14 is relatively thin. - After the
gate structure 19 is formed, an N-type dopant is introduced intosubstrate 10 at those locations on the wafer where thefield oxide 12 and thegate structures 19 do not act as barriers to the N-type dopant. Thegate structure 19 acts as an “offset” or partial mask to limit dopant penetration in areas of thesubstrate 10 beneath the gate structure. In this manner, N-type contact subregions type substrate 10, wheresubregion 16A is referred to herein as a “source contact region,” andsubregion 16B is referred to as a “drain contact region.” The term “contact” refers to the fact that a primary purpose of theseregions type region 15 between thesource contact region 16A and draincontact region 16B is hereinafter referred to as a “channel region.” The terms “source” and “drain” refer to the flow of electrons when the transistor is “turned ON” and operating in its normal mode, in which case a positive bias is applied to thedrain contact region 16B, causing electrons to flow from thesource contact region 16A to thedrain contact region 16B via thechannel region 15. In the example presented herein, the dopeddrain contact region 16B is termed a “lightly doped drain.” - It can be appreciated that as the wafer is subjected to subsequent thermal processing steps, the N-type dopant in the
contact subregions substrate 10. It is highly desirable that a manufacturer be able to control with some precision the depth and lateral profile, i.e., outer boundaries of thecontact regions type substrate 10 can affect the ultimate design parameters of thetransistor 30. Generally,shallow contact regions - The N-type dopant is preferably introduced into the
substrate 10 by ion implantation. The energy of the implant could range approximately from 20 keV to 130 keV. The preferred energy would range approximately from 30 keV to 100 keV, depending upon the desired junction depth. The dosage will depend upon the dopant concentration that is desired at the edge of thegate structure 19 for the contact regions being created, which in turn will depend upon the device performance and characteristics desired or required for the particular application. - Alternatively, the N-type dopant could be introduced into the
substrate 10 by other known means, including plasma doping, in which ions in a plasma are driven into a substrate under the influence of an electrical field, and other diffusion methods. - In a conventional process flow, only one
source region 16A and onedrain region 16B are formed for each transistor. In a more recent development, a series of source regions and drain regions are sequentially formed. The present invention will be illustrated in terms of asingle source region 16A and asingle drain region 16B, but may be applied to any number of such regions. - In accordance with the present invention, drawing FIG. 3 shows a further step in the production of a
FET 30. A first orprimary sidewall spacer 26 is formed on one or both gate sidewalls 21.Primary sidewall spacer 26 is preferably formed of a nitride such as Si3N4 because of its resistance to etching during subsequent oxide etch steps, e.g., contact etch steps. Theprimary spacer 26 may be formed by blanket depositing a thin conformal layer of silicon nitride over the entire wafer and then anisotropically dry etching the entire wafer in the vertical direction. In this manner, all of the nitride is removed except a verythin spacer 26 adjacent the steepvertical sidewalls 21. The primary (first) sidewall spacer(s) 26 will have a very limited thickness of about 100 Angstroms, and typically in the range of between about 50 and 150 Angstroms. As the size scale offield effect transistors 30 is further reduced, the thickness of the primary spacer(s) 26 may be reduced even further. - As depicted in drawing FIG. 4, formation of the
primary sidewall spacers 26 by dry etching is followed by a controlled anneal/oxidation atmosphere 25 to anneal thefirst spacers 26 and to oxidize and round the corners of the gate oxide-sidewall interfaces, all with a minimum thermal usage. The oxidizingatmosphere 25 results in oxidation and rounding of theedges 23 at the interface between gate dielectric 14,polysilicon layer 20 andprimary sidewall spacer 26. Because theprimary sidewall spacers 26 have such a low mass, the thermal budget of the oxidation step is much lower than would otherwise be the case. The low thermal use minimizes diffusion of N-type dopant from the N-type dopedcontact regions substrate 10, and the appearance of channel shortening is substantially avoided. Excessive diffusion is of ever-increasing importance as the size of device features is further reduced. A low thermal budget is required for forming the shallow junctions in FET's 30 of very small dimensions. The operating characteristics of theFET 30 are affected adversely byenlarged contact regions - As shown in drawing FIG. 5, following the oxidation step,
secondary sidewall spacers 28 are formed over theprimary sidewall spacers 26. Thesesecondary sidewall spacers 28 are of greater thickness than the very thinfirst spacers 26, and in this example have a thickness which provides for light doping of subregions 17A, 17B. - The thickness of
secondary sidewall spacers 28 may be conformed to provide the desired contact spacing. Contact spacing is, of course, a function of the scale of theFET 30. Typically, the thickness of thesecondary sidewall spacer 28 is about 2.0 to 20 times the thickness of theprimary sidewall spacer 26, and for example, may be about in the range of 400 to 1000 Angstroms. Thesecondary sidewall spacers 28 are preferably formed of the same dielectric material as theprimary sidewall spacers 26, including silicon oxide and silicon nitride. The latter is preferred because of its resistance to oxide etching (contact etch). The primary purpose of thesecondary sidewall spacers 28 is to provide an offset for the subsequent introduction of N-type dopants 35 into thesubstrate 10. In addition, thesecondary sidewall spacers 28 may have a thickness which locates the ohmic conductors in the desired positions. Thedopants 35 may be introduced in one of the same manners as previously noted, including ion implantation, plasma doping, and other doping methods. Where primary or first N-type contact regions secondary contact regions secondary sidewall spacers 28. Contactregions contact regions - As already indicated, the
secondary sidewall spacers 28 may also be used to open the contact regions for connection to device leads. Thespacers - In the illustrated embodiment, shown in drawing FIG. 6, the
secondary sidewall spacers 28 may be further etched, resulting inthird spacers 29 of thickness intermediate to the first and second spacers. Light doping is then performed, resulting in a series ofcontact subregions contact subregions contact subregions latter subregions subregions - If desired, spacers of further thicknesses may be used to form additional contact subregions of different dopant concentrations.
- In a further embodiment of a method of the invention, each spacer in a series of spacers has a greater thickness than the previous spacer. The consecutive order of figures illustrating this embodiment is drawing FIGS. 2, 3,4, 6, and 5. Further spacers, not illustrated, of even greater thickness, may be used for additional doping of the source and drain regions. The final spacer may be left in the
transistor 30 if desired. - Although the present preferred embodiment of the invention has been described in the context of conventional silicon technology, the invention may be used in conjunction with silicon-on insulator (“SOI”) wafer technology. In a SOI wafer, the contact subregions could extend all the way through the silicon substrate to the dielectric layer.
- Each United States patent referenced herein is hereby incorporated by reference thereto as if set forth in its entirety. Although we have illustrated and described a present preferred embodiment of the invention and variations thereon, the invention is not limited thereto but may be embodied otherwise within the scope of the following claims.
Claims (20)
1. A method of forming a transistor on a substrate, comprising:
forming a dielectric layer on a substrate;
forming a gate structure overlying the dielectric layer, the gate structure having a gate oxide layer formed on said dielectric layer, and a metal silicide layer formed on said gate oxide layer, said gate structure having a first sidewall and a second sidewall, said first sidewall and said second sidewall defining therebetween within the substrate a first contact region, a channel region and a second contact region;
forming first, second and third subregions within the second contact region, each subregion having a dopant concentration that differs from that of the other two subregions, said forming of said first, second, and third subregions comprising:
depositing a conformal layer of dielectric material over said substrate;
anistropically etching the layer of dielectric material on said substrate for forming a layer of sidewall spacer on each said first sidewall and said second sidewall;
performing an annealing/oxidation process on the layer of dielectric material forming a layer of sidewall space on each said first sidewall and said second sidewall;
forming a second single layer sidewall spacer overlying said first single layer spacer, said second single layer sidewall spacer having a thickness greater than said first single layer sidewall spacer;
introducing a first dopant into the substrate to form said first subregion, said first subregion being generally aligned with said second single layer sidewall spacer;
reducing the thickness of the second single layer sidewall spacer to form a third sidewall spacer having a thickness different than that of said first and second sidewall spacers;
introducing a second dopant into the substrate to form said second subregion, said second subregion being generally aligned with the third sidewall spacer; substantially removing the third sidewall spacer; and
introducing a third dopant into the substrate to form said third subregion, said third subregion being generally aligned with said second sidewall.
2. The method of claim 1 , wherein the first single thin layer sidewall spacer comprises an anisotropically etched sidewall spacer having a thickness in the range of between about 50 and 150 Angstroms.
3. The method of claim 1 , wherein the second single layer sidewall spacer comprises an etched sidewall spacer having a thickness of in the range of about 2 to 20 times the thickness of said first single layer sidewall spacer.
4. The method of claim 1 , wherein the second single layer sidewall spacer comprises an etched sidewall spacer having a thickness of about 550 Angstroms.
5. The method of claim 1 , wherein said first single layer sidewall spacer comprises a layer formed of one of silicon nitride and silicon dioxide.
6. A method of forming a transistor on a substrate, comprising:
forming a dielectric layer on a substrate;
forming a gate structure overlying the dielectric layer, the gate structure having a gate oxide layer formed on said dielectric layer, and a metal silicide layer formed on said gate oxide layer, said gate structure having a first sidewall and a second sidewall, said first sidewall and said second sidewall defining therebetween within said substrate a first contact region, a channel region and a second contact region;
forming first, second, and third subregions within the second contact region, each subregion having a dopant concentration that differs from that of the other two subregions, said forming of said first, second, and third subregions comprising:
depositing a conformal layer of dielectric material over said substrate;
anisotropically etching said conformal layer of dielectric material forming a layer of dielectric material on said first sidewall and said second sidewall.
subjecting said layer of dielectric material on said firest sidewall and said second sidewall to an annealing/oxidation process;
forming a second single layer sidewall spacer overlying said first single thin layer spacer;
introducing a first dopant into the substrate to form said first subregion, said first subregion being generally aligned with said second single layer sidewall spacer;
forming a third single layer sidewall spacer overlying said second single layer sidewall spacer;
introducing a second dopant into the substrate to form said second subregion, said second subregion being generally aligned with the third single layer sidewall spacer;
substantially removing the third single layer sidewall spacer; and
introducing a third dopant into the substrate to form said third subregion, said third subregion being generally aligned with said second sidewall.
7. The method of claim 6 , wherein the first single layer sidewall spacer comprises a layer having a thickness in the range of between about 50 and 150 Angstroms.
8. The method of claim 6 , wherein the second single layer sidewall spacer comprises a layer of material having a thickness in the range of about 2 to 20 times the thickness of said first single thin layer sidewall spacer.
9. The method of claim 6 , wherein the second single layer sidewall spacer comprises a layer of material having a thickness of about 550 Angstroms.
10. The method of claim 6 , wherein said first single layer sidewall spacer comprises a material of one of silicon nitride and silicon dioxide.
11. A method of forming a transistor on a substrate, comprising:
forming a dielectric layer on a substrate;
forming a gate structure overlying the dielectric layer, the gate structure having a gate oxide layer formed on said dielectric layer, and a metal silicide layer formed on said gate oxide layer, said gate structure having a first sidewall and a second sidewall, said first sidewall and said second sidewall defining therebetween within the substrate a first contact region, a channel region and a second contact region;
forming first, second and third subregions within the second contact region, each subregion having a dopant concentration that differs from that of the other two subregions, said forming of said first, second, and third subregions comprising:
depositing a conformal layer of dielectric material over said substrate;
etching the layer of dielectric material on said substrate for forming a layer of sidewall spacer on each said first sidewall and said second sidewall;
performing an annealing/oxidation process on the layer of dielectric material forming a layer of sidewall space on each said first sidewall and said second sidewall;
forming a second single layer sidewall spacer overlying said first single layer spacer introducing a first dopant into the substrate to form said first subregion;
reducing the thickness of the second single layer sidewall spacer for forming a third sidewall spacer having a thickness different than that of said first and second sidewall spacers;
introducing a second dopant into the substrate to form said second subregion;
substantially removing the third sidewall spacer; and
introducing a third dopant into the substrate to form said third subregion.
12. The method of claim 11 , wherein the first single thin layer sidewall spacer comprises an anisotropically etched sidewall spacer having a thickness in the range of between about 50 and 150 Angstroms.
13. The method of claim 11 , wherein the second single layer sidewall spacer comprises an etched sidewall spacer having a thickness of in the range of about 2 to 20 times the thickness of said first single layer sidewall spacer.
14. The method of claim 11 , wherein the second single layer sidewall spacer comprises an etched sidewall spacer having a thickness of about 550 Angstroms.
15. The method of claim 11 , wherein said first single layer sidewall spacer comprises a layer formed of one of silicon nitride and silicon dioxide.
16. A method of forming a transistor on a substrate, comprising:
forming a dielectric layer on a substrate;
forming a gate structure on the dielectric layer having a gate oxide layer formed on said dielectric layer and a metal silicide layer formed on said gate oxide layer, said gate structure having a first sidewall and a second sidewall, said first sidewall and said second sidewall defining therebetween within said substrate a first contact region, a channel region and a second contact region;
forming first, second, and third subregions within the second contact region, each subregion having a dopant concentration that differs from that of the other two subregions, said forming of said first, second, and third subregions comprising:
depositing a conformal layer of dielectric material over said substrate;
anisotropically etching said conformal layer of dielectric material forming a layer of dielectric material on said first sidewall and said second sidewall;
subjecting said layer of dielectric material on said firest sidewall and said second sidewall to an annealing/oxidation process;
forming a second single layer sidewall spacer overlying said first single thin layer spacer;
introducing a first dopant into the substrate to form said first subregion;
forming a third single layer sidewall spacer overlying said second single layer sidewall spacer;
introducing a second dopant into the substrate to form said second subregion;
substantially removing the third single layer sidewall spacer; and
introducing a third dopant into the substrate to form said third subregion.
17. The method of claim 16 , wherein the first single layer sidewall spacer comprises a layer having a thickness in the range of between about 50 and 150 Angstroms.
18. The method of claim 16 , wherein the second single layer sidewall spacer comprises a layer of material having a thickness in the range of about 2 to 20 times the thickness of said first single thin layer sidewall spacer.
19. The method of claim 16 , wherein the second single layer sidewall spacer comprises a layer of material having a thickness of about 550 Angstroms.
20. The method of claim 16 , wherein said first single layer sidewall spacer comprises a material of one of silicon nitride and silicon dioxide.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/840,855 US6383881B1 (en) | 2000-08-23 | 2001-04-24 | Method for using thin spacers and oxidation in gate oxides |
US10/137,583 US6635540B2 (en) | 2000-08-23 | 2002-05-02 | Method for using thin spacers and oxidation in gate oxides |
US10/690,200 US20040082134A1 (en) | 2000-08-23 | 2003-10-21 | Method for using thin spacers and oxidation in gate oxides |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/644,352 US6261913B1 (en) | 2000-08-23 | 2000-08-23 | Method for using thin spacers and oxidation in gate oxides |
US09/840,855 US6383881B1 (en) | 2000-08-23 | 2001-04-24 | Method for using thin spacers and oxidation in gate oxides |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/644,352 Continuation US6261913B1 (en) | 2000-08-23 | 2000-08-23 | Method for using thin spacers and oxidation in gate oxides |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/137,583 Continuation US6635540B2 (en) | 2000-08-23 | 2002-05-02 | Method for using thin spacers and oxidation in gate oxides |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020025642A1 true US20020025642A1 (en) | 2002-02-28 |
US6383881B1 US6383881B1 (en) | 2002-05-07 |
Family
ID=24584524
Family Applications (6)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/644,352 Expired - Lifetime US6261913B1 (en) | 2000-08-23 | 2000-08-23 | Method for using thin spacers and oxidation in gate oxides |
US09/840,855 Expired - Fee Related US6383881B1 (en) | 2000-08-23 | 2001-04-24 | Method for using thin spacers and oxidation in gate oxides |
US09/841,904 Expired - Lifetime US6448143B1 (en) | 2000-08-23 | 2001-04-25 | Method for using thin spacers and oxidation in gate oxides |
US10/137,583 Expired - Fee Related US6635540B2 (en) | 2000-08-23 | 2002-05-02 | Method for using thin spacers and oxidation in gate oxides |
US10/218,273 Expired - Lifetime US6887763B2 (en) | 2000-08-23 | 2002-08-13 | Method for using thin spacers and oxidation in gate oxides |
US10/690,200 Abandoned US20040082134A1 (en) | 2000-08-23 | 2003-10-21 | Method for using thin spacers and oxidation in gate oxides |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/644,352 Expired - Lifetime US6261913B1 (en) | 2000-08-23 | 2000-08-23 | Method for using thin spacers and oxidation in gate oxides |
Family Applications After (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/841,904 Expired - Lifetime US6448143B1 (en) | 2000-08-23 | 2001-04-25 | Method for using thin spacers and oxidation in gate oxides |
US10/137,583 Expired - Fee Related US6635540B2 (en) | 2000-08-23 | 2002-05-02 | Method for using thin spacers and oxidation in gate oxides |
US10/218,273 Expired - Lifetime US6887763B2 (en) | 2000-08-23 | 2002-08-13 | Method for using thin spacers and oxidation in gate oxides |
US10/690,200 Abandoned US20040082134A1 (en) | 2000-08-23 | 2003-10-21 | Method for using thin spacers and oxidation in gate oxides |
Country Status (1)
Country | Link |
---|---|
US (6) | US6261913B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070114604A1 (en) * | 2005-11-22 | 2007-05-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Double-extension formation using offset spacer |
US20070182030A1 (en) * | 2006-02-03 | 2007-08-09 | International Business Machines Corporation | High-voltage silicon-on-insulator transistors and methods of manufacturing the same |
US20110193143A1 (en) * | 2010-02-08 | 2011-08-11 | Loechelt Gary H | Electronic device including doped regions between channel and drain regions and a process of forming the same |
Families Citing this family (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6261913B1 (en) * | 2000-08-23 | 2001-07-17 | Micron Technology, Inc. | Method for using thin spacers and oxidation in gate oxides |
US6559016B2 (en) * | 2000-12-05 | 2003-05-06 | United Microelectronics Corp. | Method of manufacturing low-leakage, high-performance device |
US6518137B2 (en) * | 2001-01-19 | 2003-02-11 | United Microelectronics Corp. | Method for forming steep spacer in a MOS device |
US7579771B2 (en) * | 2002-04-23 | 2009-08-25 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device and method of manufacturing the same |
US7786496B2 (en) | 2002-04-24 | 2010-08-31 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of manufacturing same |
JP2003317971A (en) | 2002-04-26 | 2003-11-07 | Semiconductor Energy Lab Co Ltd | Light emitting device and its producing method |
US7897979B2 (en) * | 2002-06-07 | 2011-03-01 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device and manufacturing method thereof |
JP4216008B2 (en) * | 2002-06-27 | 2009-01-28 | 株式会社半導体エネルギー研究所 | LIGHT EMITTING DEVICE AND ITS MANUFACTURING METHOD, AND VIDEO CAMERA, DIGITAL CAMERA, GOGGLE TYPE DISPLAY, CAR NAVIGATION, PERSONAL COMPUTER, DVD PLAYER, ELECTRONIC GAME EQUIPMENT, OR PORTABLE INFORMATION TERMINAL HAVING THE LIGHT EMITTING DEVICE |
AU2003279741A1 (en) * | 2002-09-30 | 2004-04-23 | San Diego State University Foundation | Method and product for assessing cognitive ability |
US6812073B2 (en) * | 2002-12-10 | 2004-11-02 | Texas Instrument Incorporated | Source drain and extension dopant concentration |
JP4373086B2 (en) * | 2002-12-27 | 2009-11-25 | 株式会社半導体エネルギー研究所 | Light emitting device |
US6969646B2 (en) * | 2003-02-10 | 2005-11-29 | Chartered Semiconductor Manufacturing Ltd. | Method of activating polysilicon gate structure dopants after offset spacer deposition |
JP2004266019A (en) * | 2003-02-28 | 2004-09-24 | Fujitsu Ltd | Semiconductor device and its manufacturing method |
US6706605B1 (en) * | 2003-03-31 | 2004-03-16 | Texas Instruments Incorporated | Transistor formed from stacked disposable sidewall spacer |
DE102004059636A1 (en) * | 2003-12-12 | 2005-07-14 | Infineon Technologies Ag | MOS transistor drain/source path manufacturing method for use in nitride ROM, involves etching spacer made of tetra ethyl ortho silicate to create spacing between gate contact and source region and between contact and drain region |
US7259050B2 (en) * | 2004-04-29 | 2007-08-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of making the same |
US7169665B2 (en) * | 2004-05-04 | 2007-01-30 | Tawian Semiconductor Manufacturing Company, Ltd. | Capacitance process by using passivation film scheme |
US20050282338A1 (en) * | 2004-06-17 | 2005-12-22 | Yoo Jong-Ryeol | Methods of forming gate patterns using isotropic etching of gate insulating layers |
CN100377321C (en) * | 2004-06-28 | 2008-03-26 | 中芯国际集成电路制造(上海)有限公司 | Metal oxide semiconductor device for high voltage operation and its producing method |
US7927933B2 (en) * | 2005-02-16 | 2011-04-19 | Imec | Method to enhance the initiation of film growth |
US7859050B2 (en) * | 2007-01-22 | 2010-12-28 | Micron Technology, Inc. | Memory having a vertical access device |
WO2010064251A1 (en) * | 2008-12-04 | 2010-06-10 | Technion Research & Development Foundation Ltd | Hydrogel sponges, methods of producing them and uses thereof |
US8298949B2 (en) * | 2009-01-07 | 2012-10-30 | Lam Research Corporation | Profile and CD uniformity control by plasma oxidation treatment |
DE102009055393B4 (en) * | 2009-12-30 | 2012-06-14 | Globalfoundries Dresden Module One Limited Liability Company & Co. Kg | Method for manufacturing and semiconductor device with better confinement of sensitive materials of a metal gate electrode structure with high ε |
US8772118B2 (en) * | 2011-07-08 | 2014-07-08 | Texas Instruments Incorporated | Offset screen for shallow source/drain extension implants, and processes and integrated circuits |
US20130126634A1 (en) | 2011-11-22 | 2013-05-23 | Ecolab Usa Inc. | Solid air freshener |
US8664125B2 (en) | 2011-12-23 | 2014-03-04 | Tokyo Electron Limited | Highly selective spacer etch process with reduced sidewall spacer slimming |
US8809194B2 (en) | 2012-03-07 | 2014-08-19 | Tokyo Electron Limited | Formation of SiOCl-containing layer on spacer sidewalls to prevent CD loss during spacer etch |
US8592327B2 (en) | 2012-03-07 | 2013-11-26 | Tokyo Electron Limited | Formation of SiOCl-containing layer on exposed low-k surfaces to reduce low-k damage |
US8551877B2 (en) | 2012-03-07 | 2013-10-08 | Tokyo Electron Limited | Sidewall and chamfer protection during hard mask removal for interconnect patterning |
US9111746B2 (en) | 2012-03-22 | 2015-08-18 | Tokyo Electron Limited | Method for reducing damage to low-k gate spacer during etching |
CN103151388B (en) * | 2013-03-05 | 2015-11-11 | 京东方科技集团股份有限公司 | A kind of polycrystalline SiTFT and preparation method thereof, array base palte |
US10204960B2 (en) | 2015-09-17 | 2019-02-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming polysilicon gate structure in image sensor device |
US10038081B1 (en) * | 2017-09-06 | 2018-07-31 | Nxp Usa, Inc. | Substrate contacts for a transistor |
Family Cites Families (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5132757A (en) * | 1990-11-16 | 1992-07-21 | Unisys Corporation | LDD field effect transistor having a large reproducible saturation current |
US5348900A (en) * | 1991-10-11 | 1994-09-20 | Sharp Kabushiki Kaisha | Process for manufacturing a semiconductor device including heat treatment in ammonia or oxygen |
US5393683A (en) * | 1992-05-26 | 1995-02-28 | Micron Technology, Inc. | Method of making semiconductor devices having two-layer gate structure |
US5382533A (en) * | 1993-06-18 | 1995-01-17 | Micron Semiconductor, Inc. | Method of manufacturing small geometry MOS field-effect transistors having improved barrier layer to hot electron injection |
US5376566A (en) * | 1993-11-12 | 1994-12-27 | Micron Semiconductor, Inc. | N-channel field effect transistor having an oblique arsenic implant for lowered series resistance |
US5405791A (en) * | 1994-10-04 | 1995-04-11 | Micron Semiconductor, Inc. | Process for fabricating ULSI CMOS circuits using a single polysilicon gate layer and disposable spacers |
US5498555A (en) * | 1994-11-07 | 1996-03-12 | United Microelectronics Corporation | Method of making LDD with polysilicon and dielectric spacers |
US5460993A (en) * | 1995-04-03 | 1995-10-24 | Taiwan Semiconductor Manufacturing Company Ltd. | Method of making NMOS and PMOS LDD transistors utilizing thinned sidewall spacers |
US5637514A (en) * | 1995-10-18 | 1997-06-10 | Micron Technology, Inc. | Method of forming a field effect transistor |
US5719425A (en) | 1996-01-31 | 1998-02-17 | Micron Technology, Inc. | Multiple implant lightly doped drain (MILDD) field effect transistor |
US5739066A (en) * | 1996-09-17 | 1998-04-14 | Micron Technology, Inc. | Semiconductor processing methods of forming a conductive gate and line |
US5789298A (en) * | 1996-11-04 | 1998-08-04 | Advanced Micro Devices, Inc. | High performance mosfet structure having asymmetrical spacer formation and method of making the same |
US5766969A (en) * | 1996-12-06 | 1998-06-16 | Advanced Micro Devices, Inc. | Multiple spacer formation/removal technique for forming a graded junction |
US5847428A (en) * | 1996-12-06 | 1998-12-08 | Advanced Micro Devices, Inc. | Integrated circuit gate conductor which uses layered spacers to produce a graded junction |
KR100212693B1 (en) * | 1996-12-14 | 1999-08-02 | 권혁준 | Si/sige mos fet transistor and its fabrication process |
US5793089A (en) * | 1997-01-10 | 1998-08-11 | Advanced Micro Devices, Inc. | Graded MOS transistor junction formed by aligning a sequence of implants to a selectively removable polysilicon sidewall space and oxide thermally grown thereon |
US5904528A (en) * | 1997-01-17 | 1999-05-18 | Advanced Micro Devices, Inc. | Method of forming asymmetrically doped source/drain regions |
US5998274A (en) | 1997-04-10 | 1999-12-07 | Micron Technology, Inc. | Method of forming a multiple implant lightly doped drain (MILDD) field effect transistor |
US5970358A (en) | 1997-06-30 | 1999-10-19 | Micron Technology, Inc. | Method for forming a capacitor wherein the first capacitor plate includes electrically coupled conductive layers separated by an intervening insulative layer |
US5920782A (en) | 1997-07-18 | 1999-07-06 | United Microelectronics Corp. | Method for improving hot carrier degradation |
US5963814A (en) | 1997-10-28 | 1999-10-05 | Micron Technology, Inc. | Method of forming recessed container cells by wet etching conductive layer and dissimilar layer formed over conductive layer |
US5966611A (en) | 1998-02-26 | 1999-10-12 | Micron Technology, Inc. | Semiconductor processing for forming capacitors by etching polysilicon and coating layer formed over the polysilicon |
US6187645B1 (en) | 1999-01-19 | 2001-02-13 | United Microelectronics Corp. | Method for manufacturing semiconductor device capable of preventing gate-to-drain capacitance and eliminating birds beak formation |
US6127212A (en) * | 2000-01-21 | 2000-10-03 | United Microelectronics Corp. | Method of forming a CMOS transistor |
US6350665B1 (en) | 2000-04-28 | 2002-02-26 | Cypress Semiconductor Corporation | Semiconductor structure and method of making contacts and source and/or drain junctions in a semiconductor device |
US6261913B1 (en) * | 2000-08-23 | 2001-07-17 | Micron Technology, Inc. | Method for using thin spacers and oxidation in gate oxides |
-
2000
- 2000-08-23 US US09/644,352 patent/US6261913B1/en not_active Expired - Lifetime
-
2001
- 2001-04-24 US US09/840,855 patent/US6383881B1/en not_active Expired - Fee Related
- 2001-04-25 US US09/841,904 patent/US6448143B1/en not_active Expired - Lifetime
-
2002
- 2002-05-02 US US10/137,583 patent/US6635540B2/en not_active Expired - Fee Related
- 2002-08-13 US US10/218,273 patent/US6887763B2/en not_active Expired - Lifetime
-
2003
- 2003-10-21 US US10/690,200 patent/US20040082134A1/en not_active Abandoned
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070114604A1 (en) * | 2005-11-22 | 2007-05-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Double-extension formation using offset spacer |
US20070182030A1 (en) * | 2006-02-03 | 2007-08-09 | International Business Machines Corporation | High-voltage silicon-on-insulator transistors and methods of manufacturing the same |
US20080048263A1 (en) * | 2006-02-03 | 2008-02-28 | Ibm | High-voltage silicon-on-insulator transistors and methods of manufacturing the same |
US7790527B2 (en) * | 2006-02-03 | 2010-09-07 | International Business Machines Corporation | High-voltage silicon-on-insulator transistors and methods of manufacturing the same |
US8772876B2 (en) | 2006-02-03 | 2014-07-08 | International Business Machines Corporation | High-voltage silicon-on-insulator transistors and methods of manufacturing the same |
US20110193143A1 (en) * | 2010-02-08 | 2011-08-11 | Loechelt Gary H | Electronic device including doped regions between channel and drain regions and a process of forming the same |
CN102169887A (en) * | 2010-02-08 | 2011-08-31 | 半导体元件工业有限责任公司 | Electronic device including doped regions between channel and drain regions and a process of forming the same |
US8298886B2 (en) * | 2010-02-08 | 2012-10-30 | Semiconductor Components Industries, Llc | Electronic device including doped regions between channel and drain regions and a process of forming the same |
KR101753076B1 (en) | 2010-02-08 | 2017-07-03 | 세미컨덕터 콤포넨츠 인더스트리즈 엘엘씨 | Electronic device including doped regions between channel and drain regions and a process of forming the same |
Also Published As
Publication number | Publication date |
---|---|
US6448143B1 (en) | 2002-09-10 |
US6383881B1 (en) | 2002-05-07 |
US6635540B2 (en) | 2003-10-21 |
US6887763B2 (en) | 2005-05-03 |
US20020025643A1 (en) | 2002-02-28 |
US20040082134A1 (en) | 2004-04-29 |
US20020127813A1 (en) | 2002-09-12 |
US6261913B1 (en) | 2001-07-17 |
US20020192889A1 (en) | 2002-12-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6383881B1 (en) | Method for using thin spacers and oxidation in gate oxides | |
US5719425A (en) | Multiple implant lightly doped drain (MILDD) field effect transistor | |
US5998274A (en) | Method of forming a multiple implant lightly doped drain (MILDD) field effect transistor | |
KR100205320B1 (en) | Mosfet and fabrication thereof | |
US5834352A (en) | Methods of forming integrated circuits containing high and low voltage field effect transistors therein | |
US6713333B2 (en) | Method for fabricating a MOSFET | |
US6838373B2 (en) | Lightly doped drain MOS transistor | |
US6740943B2 (en) | MOSFET transistor with thick and thin pad oxide films | |
US20010002058A1 (en) | Semiconductor apparatus and method of manufacture | |
US6194768B1 (en) | High dielectric constant gate dielectric with an overlying tantalum gate conductor formed on a sidewall surface of a sacrificial structure | |
US7001817B2 (en) | Method for fabricating a semiconductor device | |
US6977205B2 (en) | Method for manufacturing SOI LOCOS MOSFET with metal oxide film or impurity-implanted field oxide | |
US6759296B2 (en) | Method of manufacturing a flash memory cell | |
US7071068B2 (en) | Transistor and method for fabricating the same | |
US6528404B2 (en) | Semiconductor device and fabrication method thereof | |
US20070105295A1 (en) | Method for forming lightly-doped-drain metal-oxide-semiconductor (LDD MOS) device | |
KR0129984B1 (en) | Semiconductor device and its manufacturing method | |
KR940010543B1 (en) | Fabricating method of mos transistor | |
US6936517B2 (en) | Method for fabricating transistor of semiconductor device | |
KR960013947B1 (en) | Mos transistor | |
US7169655B2 (en) | Field effect transistors and methods for manufacturing field effect transistors | |
JP4228416B2 (en) | Manufacturing method of semiconductor device | |
KR100259347B1 (en) | Structure of mos transistor and fabrication method thereof | |
JPH11154650A (en) | Manufacture of semiconductor device | |
KR20050009481A (en) | Method of manufacturing a semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140507 |