[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

US20010031540A1 - Silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts - Google Patents

Silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts Download PDF

Info

Publication number
US20010031540A1
US20010031540A1 US09/882,682 US88268201A US2001031540A1 US 20010031540 A1 US20010031540 A1 US 20010031540A1 US 88268201 A US88268201 A US 88268201A US 2001031540 A1 US2001031540 A1 US 2001031540A1
Authority
US
United States
Prior art keywords
trench
layer
passivating
cap
insulator
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/882,682
Other versions
US6350661B2 (en
Inventor
Chong Lim
Eng Lim
Soh Siah
Kong Lee
Chun Low
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Singapore Pte Ltd
Original Assignee
Chartered Semiconductor Manufacturing Pte Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Chartered Semiconductor Manufacturing Pte Ltd filed Critical Chartered Semiconductor Manufacturing Pte Ltd
Priority to US09/882,682 priority Critical patent/US6350661B2/en
Publication of US20010031540A1 publication Critical patent/US20010031540A1/en
Application granted granted Critical
Publication of US6350661B2 publication Critical patent/US6350661B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
    • H01L21/76232Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials of trenches having a shape other than rectangular or V-shape, e.g. rounded corners, oblique or rounded trench walls
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76897Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step

Definitions

  • U.S. Pat. No. 5,817,568 entitled “Method of Forming a Trench Isolation Region” granted Oct. 6, 1998 to Chao describes a method, using multi-trench formation techniques, to define the respective depths of trenches having different widths.
  • the method includes forming a buffer oxide layer and polishing stop layer, in sequence, above a semiconductor substrate. Then, the buffer oxide layer, the polishing stop layer and the semiconductor substrate are defined to form at least one narrow trench. Thereafter, the buffer oxide layer, the polishing stop layer and the semiconductor substrate are again defined to form at least one wide trench. Next, a portion of the oxide layer and a portion of the polishing stop layer are removed to form a planarized surface. Finally, the polishing stop layer and the buffer oxide layer are removed.
  • U. S. Pat. No. 5,268,330 entitled “Process for Improving Shee Resistance of an Integrated Circuit Device Gate” granted Dec. 7, 1993 to Givens et al describes a process involving shallow trench isolation (STI) and contact above P-N junctions that can be made to be borderless contacts.
  • a passivating layer is deposited over an integrated circuit device, fabricated using silicidation.
  • An insulating layer is deposited.
  • the insulating layer is planarized and further polished to expose the passivating layer above the gate.
  • the portion of passivating layer above the gate is removed.
  • a trench above the junctions is formed by removing insulation and using the passivating layer as an etch stop. Then a portion of the passivating layer is removed above the junction.
  • the gate can be further silicided and opening above the gate and trench can be filled.
  • the contacts above the junction can be borderless contacts.
  • STI shallow trench isolation
  • a borderless contact which consists of silicon nitride cap protection layer on top of a partially recessed trench oxide.
  • This passivating nitride cap is accomplished in this invention by the following method. After the partial etch back of the trench oxide mentioned above, and removal of the hard mask, only a partially recessed oxide remains in the shallow trench.
  • a key process step in this invention is the formation of a silicon nitride cap layer in the trench.
  • a thick layer of silicon nitride is deposited by either a low pressure chemical vapor deposition (LPCVD) system or by a high density plasma (HDP) system and is performed, in such a manner, as to form a seamless STI nitride trench fill.
  • LPCVD low pressure chemical vapor deposition
  • HDP high density plasma
  • the surface is planarized by chemical mechanical polish (CMP) and the polish back process is stopped above the plane of trench opening and above the pad oxide layer, stopping well within the nitride cap layer.
  • CMP chemical mechanical polish
  • FIG. 1 which in cross-sectional representation illustrates the method of shallow trench isolation (STI) with hard mask, pad oxide and thick oxide blanket deposition.
  • STI shallow trench isolation
  • a thick layer of silicon nitride 20 is deposited by either a high density plasma (HDP) system or by a low pressure chemical deposition system (LPCVD), and is performed, in such a manner, as to form a seamless STI trench fill.
  • the thick silicon nitride layer, to be the trench cap layer can either be formed in a vertical furnace (LPCVD) or in a high density plasma HDP CVD chamber.
  • Reactant gases are: silane, ammonia, nitrous oxide, and dichlorosilane.
  • the targeted film thickness is from about 1,000 to 5,000 Angstroms.
  • the nitride layer 20 is partially removed by etching back to just below the pad oxide 4 level. Note the dotted line in FIG. 5 indicating the original nitride planar surface 20 and the arrow 21 indicating the etch back level.
  • the process of partially etching back the nitride forms a nitride cap 22 over the STI oxide 16 .
  • the selective, preferential etch back conditions for said nitride are: can be either dry or wet etch, with the remaining nitride cap layer thickness being between approximately from 500 to about 3,000 Angstroms.
  • FIG. 6 Further advantages of the nitride cap 22 , FIG. 6, include protection of the STI oxide region from several processing effects.
  • One obvious advantage to the nitride cap is the protection of the STI oxide from attack by etching processes that are occurring over these regions, for example, contact hole etching.
  • Another prevention measure of the nitride cap 22 is, as shown in FIG. 6, the prevention of silicide 52 overgrowth due to excessive STI oxide recess. It can be seen from FIG. 6, that by insulating and protecting the edges of the field isolation from etch attack and silicide formation, the electrical junction leakage is minimized. This type of electrical leakage is termed “field edge intensive leakage” current.
  • the cap nitride reduces the electrical leakage from the field isolation region, and thus, improves device reliability, a key enhancement brought about by this process.
  • key to this invention are the improvements in the process to fabricate borderless contacts, such as, improvements in the easy and simplicity of the process, improvements in the density of device design, and finally the improvements in the reliability of the devices.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Element Separation (AREA)

Abstract

An improved and new process for fabricating MOSFET's in shallow trench isolation (STI), with sub-quarter micron ground rules, includes a passivating trench cap layer of silicon nitride. The silicon nitride passivating trench cap is utilized in the formation of borderless or “unframed” electrical contacts, without reducing the poly to poly spacing. Borderless contacts are formed, wherein contact openings are etched in an interlevel dielectric (ILD) layer over both an active region (P-N junction) and an inactive trench isolation region. During the contact hole opening, a selective etch process is utilized which etches the ILD layer, while the protecting passivating silicon nitride trench cap layer remains intact protecting the P-N junction at the edge of trench region. Subsequent processing of conductive tungsten metal plugs are prevented from shorting by the passivating trench cap. This method of forming borderless contacts with a passivating trench cap in a partially recessed trench isolation scheme improves device reliability since it prevents electrically short circuiting of the P-N junction and lowers the overall diode leakage. Furthermore, the use of the silicon nitride trench cap protects the underlying STI trench oxide during subsequent cleaning process steps. In addition, the nitride cap protects the STI oxide from excessive recess formation and prevents the exposure of STI seams, in addition to minimizing transistor junction leakage.
RELATED PATENT APPLICATION

Description

  • This application is related to Docket Number CS98-109 Ser. N[0001] 0. ______ with Filing Date______ , assigned to a common assignee.
  • BACKGROUND OF THE INVENTION
  • (1) FIELD OF THE INVENTION [0002]
  • It is a general object of the present invention to provide a new and improved method of forming an integrated circuit utilizing a partially recessed shallow trench isolation (STI) scheme, in conjunction with a passivating, silicon nitride cap, to fabricate borderless contacts. [0003]
  • In sub-micron technology shallow trench isolation (STI) has become a standard means of isolation for semiconductor devices and has replaced other isolation methods, i.e., LOCOS (Localized Oxidation of Silicon) which require more valuable area. In the conventional shallow trench isolation process, trenches are formed in a semiconductor substrate between electrically active areas, i.e., MOSFET gates and source/drains, and electrically isolate MOSFET's from each other. The trenches are filled with an insulating material, such as silicon oxide, to provide electrical insulation. Active devices, including MOSFET's, transistors and resistors are fabricated into the semiconductor substrate in the “active” regions with shallow trench isolation (STI), isolating the regions in between the active devices. [0004]
  • As transistor dimensions approached sub-micron, the conventional contact structures in use started to limit the device performance in several ways. First, it is difficult to minimize the contact resistance if the contact hole was is also of minimum size and problems with cleaning small contact holes become a concern. In addition, with defined conventional contacts, the area of the source/drain regions cannot be minimized because the contact hole has be aligned to these regions with a separate masking step, and a large “extra” area has to be allocated for possible misalignment. Furthermore, this larger “extra” area also results in increased source/drain-to-substrate junction capacitance, which impacts device speed. Borderless contacts or “unframed” contacts solve many of the micron and sub-micron MOSFET contact problems, easing both the device ground rule designs and easing the processing problems associated with conventional “framed” contacts. The borderless contact makes better use of the space and area over the source/drain region, as will be described in more detail. Borderless contacts are part of the advanced designs and processing associated with shallow trench isolation (STI). [0005]
  • (2) DESCRIPTION OF RELATED ART [0006]
  • With conventional shallow trench isolation (STI) processes, it is a problem to form a borderless contact over the trench region. The borderless contact or “unframed” contact is a contact which overlies and exposes both the active and isolation regions of the semiconductor substrate, usually for the purpose of making contact to a diffusion region formed in the substrate. One problem of forming borderless contacts in combination with conventional shallow trench isolation (STI) involves the etching of the contact hole opening through interlevel layers of dielectrics, while at the same time, trying to avoid etching the dielectric material in trench. Oftentimes, the dielectrics are types of silicon oxide, both for the interlevel and trench fill material. Therefore, the trench filled oxide can be etched and damaged due to the contact hole etch. If the trench isolation material is etched back along the wall of the trench, deleterious effects can occur, i.e., leakage and shorting at the edge of the P/N junction, especially when this region becomes filled with a conducting material. [0007]
  • U.S. Pat. No. 5,807,784 entitled “Device Isolation Methods for a Semiconductor Device” granted Sep. 15, 1998 to Kim describes a method of forming a device isolation layer in semiconductor device comprising of a two step method of forming field oxide in shallow trench isolation (STI). The first step consists of implanting oxygen ions into the bottom of trench in the field region of a semiconductor substrate, and oxidizing the oxygen implanted region to form a field oxide layer. The second step consists of depositing insulation material to further fill the trench. [0008]
  • U.S. Pat. No. 5,807,490 entitled “METHOD OF FILLING SHALLOW TRENCHES” granted Sep. 8, 1998 to Fiegl et al shows a method of isolation in silicon integrated circuit processing which overfills the trench by a fill margin and then deposits a temporary layer of polysilicon having a thickness less than the trench depth. A oxide layer is used as a polishing stop. The temporary layer is polished outside the trench, using a fill layer and polishing stop layer as polishing stops for chemical mechanical polish (CMP). The polishing stop layer is removed by CMP, together with the same thickness of fill layer and temporary polysilicon layer, resulting in surface planarity. The remaining temporary layer is stripped and a final touch up polish of the fill layer stops on the pad nitride. [0009]
  • U.S. Pat. No. 5,817,568 entitled “Method of Forming a Trench Isolation Region” granted Oct. 6, 1998 to Chao describes a method, using multi-trench formation techniques, to define the respective depths of trenches having different widths. The method includes forming a buffer oxide layer and polishing stop layer, in sequence, above a semiconductor substrate. Then, the buffer oxide layer, the polishing stop layer and the semiconductor substrate are defined to form at least one narrow trench. Thereafter, the buffer oxide layer, the polishing stop layer and the semiconductor substrate are again defined to form at least one wide trench. Next, a portion of the oxide layer and a portion of the polishing stop layer are removed to form a planarized surface. Finally, the polishing stop layer and the buffer oxide layer are removed. [0010]
  • U.S. Pat. No. 5,652,176 entitled “Method for Providing Trench Isolation and Borderless Contact” granted Jul. 29, 1997 to Maniar et al describes a method of trench isolation which uses a trench liner comprised of aluminum nitride. Another similar patent is U.S. Pat. No. 5,677,231 entitled “Method for Providing Trench Isolation” granted Oct. 14, 1997 to Maniar et al also shows shallow trench isolation (STI) and a borderless contact process with an aluminum nitride liner under the STI silicon oxide. During the formation of the contact opening, using etch chemistry which is selective to aluminum nitride, the trench liner protects a P-N junction at the corner of the trench. By protecting the junction, subsequent formation of a conductive plug will not electrically short circuit the junction, and keeps diode leakage low. [0011]
  • U. S. Pat. No. 5,268,330 entitled “Process for Improving Shee Resistance of an Integrated Circuit Device Gate” granted Dec. 7, 1993 to Givens et al describes a process involving shallow trench isolation (STI) and contact above P-N junctions that can be made to be borderless contacts. A passivating layer is deposited over an integrated circuit device, fabricated using silicidation. An insulating layer is deposited. The insulating layer is planarized and further polished to expose the passivating layer above the gate. The portion of passivating layer above the gate is removed. A trench above the junctions is formed by removing insulation and using the passivating layer as an etch stop. Then a portion of the passivating layer is removed above the junction. The gate can be further silicided and opening above the gate and trench can be filled. The contacts above the junction can be borderless contacts. [0012]
  • SUMMARY OF THE INVENTION
  • It is a general object of the present invention to provide a new and improved method of forming an integrated circuit utilizing a partially recessed shallow trench isolation (STI) scheme, in conjunction with a passivating, silicon nitride cap, to fabricate borderless contacts. [0013]
  • A more specific object of the present invention is to provide an improved method of forming borderless contacts in the fabrication of integrated circuits on semiconductor substrates, which are typically single crystal silicon. The initial processes involves conventional formation of a pad oxide layer, which is formed by thermally growing a silicon dioxide layer. A “hard mask” layer of silicon nitride is then deposited. A shallow trench for shallow trench isolation. (STI) is patterned, as well as, the layers of hard mask nitride and pad oxide, all using a reverse mask process. A shallow trench is etched followed by the deposition of a thick layer of silicon oxide. The thick oxide layer forms a slight dip in the surface over the trench caused by the trench filling process. The surface is planarized, polishing the thick oxide layer back by chemical mechanical polish (CMP), so as to be nearly planar with the hard mask nitride layer. The hard mask nitride layer acts as a polishing stop. [0014]
  • In a first embodiment of the present invention, the above and other objectives are realized by using a method of fabricating a partially recessed shallow trench isolation (STI) structure, as described by the following method. After the planarization of the trench described above, a partial silicon oxide etch back is initiated either by using a dry etch process, or a wet etch process. The end result of the partial etch back step is to etch the oxide in the trench back to approximately halfway to three-quarters of the way down into the trench. More details for the partial etch back process of this present invention can be found in the “DESCRIPTION OF THE PREFERRED EMBODIMENTS” section. [0015]
  • In a second embodiment of the present invention, the above and other objectives are realized by using a method of fabricating a borderless contact, which consists of silicon nitride cap protection layer on top of a partially recessed trench oxide. This passivating nitride cap is accomplished in this invention by the following method. After the partial etch back of the trench oxide mentioned above, and removal of the hard mask, only a partially recessed oxide remains in the shallow trench. At this step in the process, a key process step in this invention is the formation of a silicon nitride cap layer in the trench. Therefore, after the partial STI oxide etch back and hard mask removal, a thick layer of silicon nitride is deposited by either a low pressure chemical vapor deposition (LPCVD) system or by a high density plasma (HDP) system and is performed, in such a manner, as to form a seamless STI nitride trench fill. Following the thick LPCVD or HDP nitride cap deposition, the surface is planarized by chemical mechanical polish (CMP) and the polish back process is stopped above the plane of trench opening and above the pad oxide layer, stopping well within the nitride cap layer. Thus, the pad oxide layer continues to remains in place. Next, the nitride cap layer is shaped and formed by partially removing the nitride layer by etching back to just below the pad oxide level. The process of partially etching back the nitride layer, places the silicon nitride cap in final form over the partially recessed STI oxide, acting a protecting passivating layer. [0016]
  • In a third embodiment of the present invention, the above and other objectives are realized by using a method of fabricating a borderless or “unframed” contact to substrate diffusion regions by taking advantage of the nitride cap, which is self-aligned and acts a protective passivating layer. Utilizing the nitride cap in a partially recessed oxide process, this method of contact hole formation and alignment has several advantages that will be described. The key point is that the silicon nitride cap is self-aligned and acts as a protective passivation layer in the region of the diffusions and the edge of the shallow trench isolation. One key advantage to the nitride cap is it forms a borderless contact without reducing the polysilicon to polysilicon spacing, a key design advantage. In addition, the nitride cap protects the shallow trench isolation edge, near the edge of the junction, from both contact hole mis-alignment and also from the salicide formation process. The nitride cap also electrically insulates the trench isolation edges and minimizes field edge intensive electrical leakage. [0017]
  • Another object of the present invention is to provide an improved method of forming trench fill. The partially recessed oxide, in the twofold STI fill process, oxide then nitride, described earlier, helps to fill trenches with high aspect ratios and helps to eliminate the STI seams and voids. [0018]
  • Convention processing steps that are employed in this invention to fabricate devices are stated as follows. Prior to the tungsten contact or plug/stud formation , several standard processes are performed: (a) polysilicon deposition, doping, anneal and patterning to form ploy gates (not shown in FIGS.), (b) titanium silicide formation processes, (c) USG undoped silicate glass formation processes, (d) SACVD BPSG, sub-atmospheric chemical vapor deposition of boro phosphosilicate glass formation processes, (e) PE TEOS plasma enhanced TEOS tetraethylortho silicate deposited oxide (not shown in FIGS.) for planarization of the surface. Included are all the standard processes associated with providing these layers, which form an interlevel dielectric layer (ILD). Contact holes are defined and etched followed by CVD tungsten depositing. Tungsten plug/stud formation results, and misaligment of the contact holes is taken care of by the nitride cap in this invention, which is both protective and passivating.[0019]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The object and other advantages of this invention are best described in the preferred embodiments with reference to the attached drawings that include: [0020]
  • FIG. 1, which in cross-sectional representation illustrates the method of shallow trench isolation (STI) with hard mask, pad oxide and thick oxide blanket deposition. [0021]
  • FIG. 2, which in cross-sectional representation illustrates the method of planarization by chemical mechanical polish (CMP) of the surface. [0022]
  • FIG. 3, which in cross-sectional representation illustrates the method of an embodiment of the present invention, whereby a partially recessed trench isolation is formed and the thick hard mask layer is removed (dotted lines) leaving the oxide pad in place. [0023]
  • FIG. 4, which in cross-sectional representation illustrates the method of an embodiment of the present invention, whereby a thick nitride layer is deposited, the surface planarized by chemical mechanical polish (CMP) to the level of the dotted lines. This nitride layer in subsequent process steps is formed into a passivating trench cap, for borderless or “unframed” contact hole formation. [0024]
  • FIG. 5, which in cross-sectional representation illustrates the method of an embodiment of the present invention, whereby the blanket nitride etched back to form a passivating STI cap, for borderless contacts. [0025]
  • FIG. 6, which in cross-sectional representaion illustrates the method of an embodiment of the present invention, whereby an MOSFET device source/drain is electrically contacted using a borderless or “unframed” contact hole with a passivating nitride trench cap.[0026]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • The main embodiment of this invention is a new and improved method of using a silicon nitride capped shallow trench isolation (STI) method for fabricating sub-micron devices in a unique process scheme to fabricate borderless contacts. [0027]
  • Referring to FIG. 1, a [0028] semiconductor substrate 2 is provided, and typically is a single crystal silicon substrate. A pad oxide layer 4 is formed by thermally growing a silicon dioxide layer. A hard mask layer 6 of silicon nitride is deposited. A shallow trench 8 is patterned and the layers of hard mask nitride and pad oxide are patterned, all using a reverse mask process. A shallow trench is etched and then a thick layer of silicon oxide 10 is deposited with a slight dip in the surface caused by the trench filling process.
  • This thick layer of silicon oxide shown in FIG. 1, is deposited under the following detailed process conditions, by chemical vapor deposition (CVD). The targeted film thickness is from about 5,000 to 10,000 Angstroms. The deposition temperature is in a broad range from about 400 to 800° C. Reactive gases are silane (SiH[0029] 4), oxygen (0 2), ozone (O3), and dichlorosilane (SiH2Cl2).
  • Referring to FIG. 2, the [0030] thick oxide layer 12 is polished back by chemical mechanical polish (CMP) and is shown in FIG. 2 to be nearly planar with the hard mask 6 nitride layer, which acts as a polishing stop layer. At this point in the process, a partial silicon oxide etch back step is initiated, using either a dry etch proces, or a wet etch process. The end result of the partial etch back step is to etch the oxide in the trench back to approximately the dotted line 14, sketched in FIG. 2.
  • The oxide etch back process shown in FIG. 2 forming a partially recessed trench, is etched under the following detailed process conditions. For the dry etch back process by plasma etching, the chamber pressure is from about 5 to 50 milliTorr, temperature from about 80 to 200° C., power from about 1,000 to 2,000 Watts. The etch rate is from about 3,000 to 6,000 Angstroms/min, with a targeted etch removal from about 5,000 to 10,000 Angstroms. The reactive gases used are: CF[0031] 4, CHF3, SiF4, C4F8, Ar, O2. For the wet etch back process, dilute hydrofluoric acid (DHF) is used to removed from about 2,000 to 4,000 Angstroms and the targeted oxide thickness remaining in the trench is from about 1,500 to 2,500 Angstroms.
  • Referring to FIG. 3, after the partial etch back, only a [0032] partial recess oxide 16 for STI remains. In addition to the partial removal of the isolation oxide, the silicon nitride hard mask layer 6 (indicated by the dotted lines) is removal by preferential selective etching. The hard mask is etched by using an aqueous mixture of sulfuric acid and hydrogen peroxide solution. Note that the shallow trench isolation (STI) undergoes a reduction in aspect ratio. The pad oxide layer 4 remains in place, as sketched in FIG. 3.
  • Referring to FIG. 4, after the partial STI etch back, a thick layer of [0033] silicon nitride 20 is deposited by either a high density plasma (HDP) system or by a low pressure chemical deposition system (LPCVD), and is performed, in such a manner, as to form a seamless STI trench fill. The thick silicon nitride layer, to be the trench cap layer, can either be formed in a vertical furnace (LPCVD) or in a high density plasma HDP CVD chamber. Reactant gases are: silane, ammonia, nitrous oxide, and dichlorosilane. The targeted film thickness is from about 1,000 to 5,000 Angstroms.
  • Still referring to FIG. 4, after the [0034] thick nitride 20 is deposited, the surface is planarized by chemical mechanical polish (CMP) and the polish back process is stopped in the region outlined by the dotted line, still within the nitride layer 20. The pad oxide layer 4 continues to remains in place.
  • Referring to FIG. 5, after the surface planarization by chemical mechanical polish, the [0035] nitride layer 20 is partially removed by etching back to just below the pad oxide 4 level. Note the dotted line in FIG. 5 indicating the original nitride planar surface 20 and the arrow 21 indicating the etch back level. The process of partially etching back the nitride forms a nitride cap 22 over the STI oxide 16. The selective, preferential etch back conditions for said nitride are: can be either dry or wet etch, with the remaining nitride cap layer thickness being between approximately from 500 to about 3,000 Angstroms.
  • Referring to FIG. 6, contact [0036] hole formation 30 is sketched and several advantages of the method are shown. Note that the contact hole 30 misaligned and that the edge of the isolation trench 31 is protected by the passivating nitride cap 22. However, prior to the tungsten contact or plug/stud formation 30, several standard processes are performed: (a) thin gate thermal oxide formation, (not shown in FIGS.), (b) polysilicon deposition, doping, anneal and patterning to form poly gates 32, (c) poly gate sidewall spacer 33 processes, (d) ion implantation and diffusion processes for source/drain 50, (e) titanium silicide 34 formation processes, (f) USG . . . undoped silicate glass 36 formation processes, depositing this film to about 1,000 Angstroms in thickness, (g) SACVD BPSG . . . sub-atmospheric chemical vapor deposition of boro phosphosilicate glass 38 . . . formation processes, depositing this film to about 5,000 Angstroms in thickness, (h) PE TEOS plasma enhanced TEOS tetraethylortho silicate deposited oxide 40 for planarization of the surface. Included are all the standard processes associated with providing these layers, which form an interlevel dielectric layer (ILD). Contact holes are defined and etched followed by CVD tungsten depositing. Tungsten plug/stud 51 formation results, as sketched in FIG. 6.
  • The contact hole ([0037] 30) formation process, referred above in FIG. 6, uses special processing conditions to selectively etch the oxide and not etch the protecting cap silicon nitride layer 22. A plasma dry etching (RIE) process is utilized that selectively, preferentially removes oxide and stops on the nitride cap (22). The dry etch temperature is from about 80 to 200° C.
  • The following advantages of the present invention are brought about as a direct result of having the nitride cap in place and these are key embodiments of this invention. The [0038] nitride cap 22, as shown in FIG. 6, allow for a borderless contact to the silicide 34 topped diffusion region 50. Note the contact hole region 30 is deliberately shown to be misaligned to the source/drain diffusion region 50. The nitride cap 22 electrically insulates the edge of the contact region 52, as well as, acting or performing as an etch stop in a borderless contact hole etch process. Furthermore, the passivating nitride cap prevent “overgrowth” of the silicide process. In addition, the nitride cap achieves this borderless contact process without narrowing the poly to poly gate spacing, a key factor in achieving greater chip design densities and greater increases in chip performance. Another advantage to the nitride cap 22 is the elimination of the “keyhole formation” (not shown in FIGS.), which results when an extra layer of silicon nitride is employed as a trench liner. The extra liner layer has the deleterious effect of reducing the poly to poly gate spacing and results in deleterious structures, termed “keyhole formation”. The presence of “keyhole formation”, found in high aspect ratio narrow and deep trenches, can have a long term reliability affect on devices. However, the use of the STI scheme described in the present invention, reduces the trench aspect ratio, which aids in trench filling, and in addition, eliminates the STI insulator seams and voids.
  • Further advantages of the [0039] nitride cap 22, FIG. 6, include protection of the STI oxide region from several processing effects. One obvious advantage to the nitride cap is the protection of the STI oxide from attack by etching processes that are occurring over these regions, for example, contact hole etching. Another prevention measure of the nitride cap 22 is, as shown in FIG. 6, the prevention of silicide 52 overgrowth due to excessive STI oxide recess. It can be seen from FIG. 6, that by insulating and protecting the edges of the field isolation from etch attack and silicide formation, the electrical junction leakage is minimized. This type of electrical leakage is termed “field edge intensive leakage” current. Hence, the cap nitride reduces the electrical leakage from the field isolation region, and thus, improves device reliability, a key enhancement brought about by this process. Also, key to this invention are the improvements in the process to fabricate borderless contacts, such as, improvements in the easy and simplicity of the process, improvements in the density of device design, and finally the improvements in the reliability of the devices.
  • While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.[0040]

Claims (16)

What is claimed is:
1. A method of fabricating a partially recessed shallow trench isolation structure on a semiconductor substrate, in preparation for a passivating trench cap, the method comprising the following steps:
providing a semiconductor substrate, the semiconductor having a trench formed therein;
providing a pad oxide layer patterned on the surface of the semiconductor;
providing a hard mask layer patterned on the surface of the semiconductor;
filling the trench with a thick layer of insulator;
planarizing the insulator back to achieve a trench isolation region which is nearly planar with the hard mask layer;
etching the trench insulator back to approximately halfway to three-quarters of the way down into the trench;
etching and removing the hard mask layer by preferred selective etching while leaving the pad oxide in place;
thus forming a partially recessed shallow trench isolation structure on a semiconductor, in preparation for a passivating trench cap.
2. The method of
claim 1
, wherein the pad oxide is thermally grown silicon dioxide of between 100 to 300 Angstroms in thickness.
3. The method of
claim 1
, wherein the hard mask layer, which is a stopping layer for chemical mechanical polish (CMP), is silicon nitride of between 1,000 to 3,000 Angstroms in thickness.
4. The method of
claim 1
, wherein the step of filling the trench comprises a deposition a thick layer of insulator, which is tetra-ethyl-ortho silicate (TEOS) to form silicon oxide in a thickness from 5,000 to 10,000 Angstroms.
5. The method of
claim 1
, wherein the step of planarizing the trench is by chemical mechanical polish (CMP).
6. The method of
claim 1
, wherein the trench filled with silicon oxide is etched back to form a partially recessed oxide trench by using either a dry reactive ion etch (RIE), a wet etch process, in preparation for a subsequent trench cap.
7. The method of
claim 1
, wherein the hard mask, which is the stopping layer for the chemical mechanical polish (CMP) step is removed by selective wet etching in preparation for the subsequent passivating trench cap layer.
8. A method of fabricating a partially recessed shallow trench isolation structure on a semiconductor substrate, forming a passivating trench cap layer, by the method comprising the following steps:
providing a semiconductor substrate, the semiconductor having a trench formed therein;
providing a pad oxide layer patterned on the surface of the semiconductor;
providing a hard mask layer patterned on the surface of the semiconductor;
filling the trench with a thick layer of insulator;
planarizing the insulator back to achieve a trench isolation region which is nearly planar with the hard mask layer;
etching the trench insulator back to approximately halfway to three-quarters of the way down into the trench;
etching and removing the hard mask layer by preferred selective etching while leaving the pad oxide in place;
depositing a thick layer of passivating insulator layer over the surface of the pad oxide and over the trench, filled with partially recessed insulation;
planarizing the thick layer of passivating insulator so that the trench isolation region with passivating insulator cap is nearly planar with the pad oxide;
thus a protecting passivation layer or passivating cap is formed, that is over the partially recessed insulator in the trench and on the top sidewalls of the trench.
9. The method of
claim 8
, wherein the step of filling the remaining portion of the trench comprises a deposition of a thick layer of insulator, which is silicon nitride, to form a passivating trench cap layer, deposited in a thickness from 500 to 3,000 Angstroms.
10. The method of
claim 8
, wherein the step of planarization of the thick silicon nitride layer, to be the passivating trench cap is by chemical mechanical polish (CMP).
11. The method of
claim 8
, wherein the step of etching back said thick silicon nitride layer to form the passivating trench cap layer comprises of the following selective etch conditions: selective reactive ion etch (RIE) plasma etching.
12. A method of fabricating a partially recessed shallow trench isolation structure on a semiconductor substrate, wherein a passivating trench cap is utilized to fabricate borderless contacts for MOSFET's, by the method comprising the following steps:
providing a semiconductor substrate, the semiconductor having a trench formed therein;
providing a pad oxide layer patterned on the surface of the semiconductor;
providing a hard mask layer patterned on the surface of the semiconductor;
filling the trench with a thick layer of insulator;
planarizing the insulator back to achieve a trench isolation region which is nearly planar with the hard mask layer;
etching the trench insulator back to approximately halfway to three-quarters of the way down into the trench;
etching and removing the hard mask layer by preferred selective etching while leaving the pad oxide in place;
depositing a thick layer of passivating insulator layer over the surface of the pad oxide and over the trench, filled with partially recessed insulation;
planarizing the thick layer of passivating insulator so that the trench isolation region with passivating insulator cap is nearly planar with the pad oxide;
oxidizing the semiconductor surface to form gate and capacitor oxide for MOSFET;
depositing, doping and patterning polysilicon gates;
providing gate sidewall isolation;
forming diffusion regions for MOSFET source/drains;
depositing and selectively forming salicide layers;
depositing and forming interlevel dielectric insulating layers;
patterning and etching contact holes to the source/drain P-N junction diffusion regions;
depositing by chemical vapor deposition (CVD) conductive contact metallurgy into the contact holes;
thus borderless or unframed contacts to source/drain in MOSFET's are fabricated with the use of said passivation cap layer in a partially recessed or semi-recessed trench isolation scheme, within a semiconductor substrate.
13. The method of
claim 12
, wherein passivating trench cap layer is deposited thick silicon nitride in a thickness from approximately 500 to 3,000 Angstroms.
14. The method of
claim 12
, comprising of the step of forming a P-N junction in the semiconductor substrate next to the sidewall of the trench, and wherein the prior step of forming a silicon nitride passivating trench cap layer, protects the P-N junction from the contact hole etching step.
15. A method of fabricating a partially recessed shallow trench isolation structure on a semiconductor substrate, wherein a passivating trench cap is utilized to fabricate borderless contacts for MOSFET's, by the method comprising the following steps:
providing a semiconductor substrate, single crystal silicon providing a trench formed therein;
providing a pad oxide layer of silicon dioxide patterned on the surface of the semiconductor;
providing a hard mask layer patterned on the surface of the semiconductor;
filling the trench with a thick layer of insulator;
planarizing the insulator back to achieve a trench isolation region which is nearly planar with the hard mask layer;
etching the trench insulator back to approximately halfway to three-quarters of the way down into the trench;
etching and removing the hard mask layer by preferred selective etching while leaving the pad oxide in place;
depositing a thick layer of passivating insulator layer over the surface of the pad oxide and over the trench, filled with partially recessed insulation;
planarizing the thick layer of passivating insulator so that the trench isolation region with passivating insulator cap is nearly planar with the pad oxide;
oxidizing the silicon surface to form thermal silicon dioxide for gate and capacitor insulator for MOSFET;
depositing, doping and patterning polysilicon gates;
providing gate sidewall isolation;
depositing and selectively forming salicide layers;
depositing and forming interlevel dielectric insulating layers;
patterning and etching contact holes to the source/drain P-N junction diffusion regions, with the silicon nitride trench cap layer protecting the corner region of the trench;
depositing by chemical vapor deposition (CVD) conductive contact metallurgy into the contact holes;
thus borderless or unframed contacts to source/drain in MOSFET's are fabricated with the use of said silicon nitride passivation cap layer in a partially recessed or semi-recessed silicon oxide trench isolation scheme, within a silicon semiconductor substrate.
16. The method of
claim 15
, wherein the process comprising of the formation of the passivating silicon nitride trench cap layer is compatible with complementary MOS (CMOS) transistors using both p- and n-type MOSFET gate channels.
US09/882,682 1999-07-12 2001-06-18 Silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts Expired - Fee Related US6350661B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/882,682 US6350661B2 (en) 1999-07-12 2001-06-18 Silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/351,240 US6297126B1 (en) 1999-07-12 1999-07-12 Silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts
US09/882,682 US6350661B2 (en) 1999-07-12 2001-06-18 Silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/351,240 Division US6297126B1 (en) 1999-07-12 1999-07-12 Silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts

Publications (2)

Publication Number Publication Date
US20010031540A1 true US20010031540A1 (en) 2001-10-18
US6350661B2 US6350661B2 (en) 2002-02-26

Family

ID=23380167

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/351,240 Expired - Fee Related US6297126B1 (en) 1999-07-12 1999-07-12 Silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts
US09/882,682 Expired - Fee Related US6350661B2 (en) 1999-07-12 2001-06-18 Silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/351,240 Expired - Fee Related US6297126B1 (en) 1999-07-12 1999-07-12 Silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts

Country Status (2)

Country Link
US (2) US6297126B1 (en)
SG (1) SG87070A1 (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6500728B1 (en) * 2002-05-24 2002-12-31 Taiwan Semiconductor Manufacturing Company Shallow trench isolation (STI) module to improve contact etch process window
US20040152271A1 (en) * 2003-01-30 2004-08-05 Mosel Vitelic, Inc. Method of forming bottom oxide layer in trench structure
US20050136618A1 (en) * 2003-12-19 2005-06-23 Lee Tae H. Method for forming isolation layer of semiconductor device
US20050153521A1 (en) * 2004-01-14 2005-07-14 Kenji Kanamitsu Method of manufacturing a semiconductor device
US20070087523A1 (en) * 2005-10-13 2007-04-19 Macronix International Co., Ltd. Recessed shallow trench isolation
US20070148907A1 (en) * 2005-12-28 2007-06-28 Dongbu Electronics Co., Ltd. Method of forming isolation layer of semiconductor device
US20080057724A1 (en) * 2006-08-31 2008-03-06 Mark Kiehlbauch Selective etch chemistries for forming high aspect ratio features and associated structures
US20090098734A1 (en) * 2007-10-16 2009-04-16 United Microelectronics Corp. Method of forming shallow trench isolation structure and method of polishing semiconductor structure
US20120223407A1 (en) * 2011-03-01 2012-09-06 Globalfoundries Inc. Superior Integrity of High-K Metal Gate Stacks by Capping STI Regions
US20130334603A1 (en) * 2012-06-18 2013-12-19 International Business Machines Corporation Isolation structure for semiconductor devices

Families Citing this family (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6645867B2 (en) * 2001-05-24 2003-11-11 International Business Machines Corporation Structure and method to preserve STI during etching
US6468921B1 (en) * 2001-09-26 2002-10-22 Winbond Electronics Corp. Thin-film forming method
KR100451513B1 (en) * 2002-05-07 2004-10-06 주식회사 하이닉스반도체 Method of manufacture contact hole in semiconduct device
KR100419068B1 (en) * 2002-07-25 2004-02-18 아남반도체 주식회사 Method for manufacturing MOS transistor
KR100888150B1 (en) * 2002-12-24 2009-03-16 동부일렉트로닉스 주식회사 Formation method of trench in semiconductor device
KR100517555B1 (en) * 2003-01-02 2005-09-28 삼성전자주식회사 Semiconductor device having salicide layers and method of fabricating the same
US6649489B1 (en) * 2003-02-13 2003-11-18 Taiwan Semiconductor Manufacturing Company Poly etching solution to improve silicon trench for low STI profile
US6930040B2 (en) * 2003-10-22 2005-08-16 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming a contact on a silicon-on-insulator wafer
DE102004055083B4 (en) * 2004-11-15 2008-01-17 Trw Automotive Electronics & Components Gmbh & Co. Kg Welding part for welding by means of a fillet weld and electrical assembly
KR100568259B1 (en) * 2004-12-14 2006-04-07 삼성전자주식회사 Trench isolation type semiconductor device and fabrication method for the same
US20070090409A1 (en) * 2005-10-26 2007-04-26 Promos Technologies Inc. Semiconductor device comprising an undoped oxide barrier
US20070093014A1 (en) * 2005-10-26 2007-04-26 Promos Technologies Inc. Method for preventing doped boron in a dielectric layer from diffusing into a substrate
US7381610B2 (en) * 2005-11-04 2008-06-03 International Business Machines Corporation Semiconductor transistors with contact holes close to gates
KR100688023B1 (en) * 2005-12-28 2007-02-27 동부일렉트로닉스 주식회사 Method of fabricating semiconductor device
US7538002B2 (en) * 2006-02-24 2009-05-26 Freescale Semiconductor, Inc. Semiconductor process integrating source/drain stressors and interlevel dielectric layer stressors
CN101079391B (en) * 2006-05-26 2012-01-25 中芯国际集成电路制造(上海)有限公司 Method for semiconductor part with high clearance filling capability
US20080090403A1 (en) * 2006-10-02 2008-04-17 Credence Systems Corporation Apparatus and method forming a contact to silicide and a contact to a contact
US7955926B2 (en) * 2008-03-26 2011-06-07 International Business Machines Corporation Structure and method to control oxidation in high-k gate structures
US7829428B1 (en) 2008-08-26 2010-11-09 National Semiconductor Corporation Method for eliminating a mask layer during thin film resistor manufacturing
US8461661B2 (en) * 2009-04-06 2013-06-11 Polar Semiconductor, Inc. Locos nitride capping of deep trench polysilicon fill
US8030173B2 (en) * 2009-05-29 2011-10-04 Freescale Semiconductor, Inc. Silicon nitride hardstop encapsulation layer for STI region
US9123558B2 (en) 2011-06-20 2015-09-01 Mediatek Inc. Bipolar junction transistor
US8859388B2 (en) 2012-07-13 2014-10-14 International Business Machines Corporation Sealed shallow trench isolation region
US9117669B2 (en) * 2012-12-20 2015-08-25 Taiwan Semiconductor Manufacturing, Ltd. Apparatus for ESD protection
US9082851B2 (en) 2013-11-22 2015-07-14 International Business Machines Corporation FinFET having suppressed leakage current
US9633857B1 (en) 2016-03-31 2017-04-25 Globalfoundries Inc. Semiconductor structure including a trench capping layer and method for the formation thereof
CN111448672A (en) 2018-04-16 2020-07-24 太阳能公司 Solar cell with junctions retracted from cut edges

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5268330A (en) 1992-12-11 1993-12-07 International Business Machines Corporation Process for improving sheet resistance of an integrated circuit device gate
US5652176A (en) 1995-02-24 1997-07-29 Motorola, Inc. Method for providing trench isolation and borderless contact
KR0176153B1 (en) 1995-05-30 1999-04-15 김광호 An isolation layer of a semiconductor device
US5804490A (en) 1997-04-14 1998-09-08 International Business Machines Corporation Method of filling shallow trenches
TW322619B (en) 1997-04-15 1997-12-11 Winbond Electronics Corp The method for forming trench isolation
TW377489B (en) * 1998-06-02 1999-12-21 United Microelectronics Corp Manufacturing process of shallow trench isolation area
US6133105A (en) * 1999-04-27 2000-10-17 United Microelectronics Corp. Method of manufacturing borderless contact hole including a silicide layer on source/drain and sidewall of trench isolation structure
US6204185B1 (en) * 1999-05-24 2001-03-20 United Microelectronics Corp. Method for forming self-align stop layer for borderless contact process

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6500728B1 (en) * 2002-05-24 2002-12-31 Taiwan Semiconductor Manufacturing Company Shallow trench isolation (STI) module to improve contact etch process window
US20040152271A1 (en) * 2003-01-30 2004-08-05 Mosel Vitelic, Inc. Method of forming bottom oxide layer in trench structure
US7015112B2 (en) * 2003-01-30 2006-03-21 Mosel Vitelic, Inc. Method of forming bottom oxide layer in trench structure
US20050136618A1 (en) * 2003-12-19 2005-06-23 Lee Tae H. Method for forming isolation layer of semiconductor device
US6955974B2 (en) * 2003-12-19 2005-10-18 Hynix Semiconductor Inc. Method for forming isolation layer of semiconductor device
US7303951B2 (en) * 2004-01-14 2007-12-04 Renesas Technology Corp. Method of manufacturing a trench isolation region in a semiconductor device
US20050153521A1 (en) * 2004-01-14 2005-07-14 Kenji Kanamitsu Method of manufacturing a semiconductor device
US7514742B2 (en) 2005-10-13 2009-04-07 Macronix International Co., Ltd. Recessed shallow trench isolation
US20070087523A1 (en) * 2005-10-13 2007-04-19 Macronix International Co., Ltd. Recessed shallow trench isolation
US20090155978A1 (en) * 2005-10-13 2009-06-18 Macronix International Co., Ltd. Recessed Shallow Trench Isolation
US7804152B2 (en) 2005-10-13 2010-09-28 Macronix International Co., Ltd. Recessed shallow trench isolation
US20070148907A1 (en) * 2005-12-28 2007-06-28 Dongbu Electronics Co., Ltd. Method of forming isolation layer of semiconductor device
US7682928B2 (en) * 2005-12-28 2010-03-23 Dongbu Electronics Co., Ltd. Method of forming isolation layer of semiconductor device
US20080057724A1 (en) * 2006-08-31 2008-03-06 Mark Kiehlbauch Selective etch chemistries for forming high aspect ratio features and associated structures
US7517804B2 (en) * 2006-08-31 2009-04-14 Micron Technologies, Inc. Selective etch chemistries for forming high aspect ratio features and associated structures
US8088691B2 (en) 2006-08-31 2012-01-03 Micron Technology, Inc. Selective etch chemistries for forming high aspect ratio features and associated structures
US20090098734A1 (en) * 2007-10-16 2009-04-16 United Microelectronics Corp. Method of forming shallow trench isolation structure and method of polishing semiconductor structure
US20120223407A1 (en) * 2011-03-01 2012-09-06 Globalfoundries Inc. Superior Integrity of High-K Metal Gate Stacks by Capping STI Regions
US8916433B2 (en) * 2011-03-01 2014-12-23 Globalfoundries Inc. Superior integrity of high-k metal gate stacks by capping STI regions
US20130334603A1 (en) * 2012-06-18 2013-12-19 International Business Machines Corporation Isolation structure for semiconductor devices

Also Published As

Publication number Publication date
SG87070A1 (en) 2002-03-19
US6350661B2 (en) 2002-02-26
US6297126B1 (en) 2001-10-02

Similar Documents

Publication Publication Date Title
US6350661B2 (en) Silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts
US6265302B1 (en) Partially recessed shallow trench isolation method for fabricating borderless contacts
US5801082A (en) Method for making improved shallow trench isolation with dielectric studs for semiconductor integrated circuits
US6238967B1 (en) Method of forming embedded DRAM structure
US5950090A (en) Method for fabricating a metal-oxide semiconductor transistor
US6303447B1 (en) Method for forming an extended metal gate using a damascene process
US6323104B1 (en) Method of forming an integrated circuitry isolation trench, method of forming integrated circuitry, and integrated circuitry
US7626234B2 (en) Semiconductor device with shallow trench isolation and its manufacture method
US5933748A (en) Shallow trench isolation process
US6492224B1 (en) Buried PIP capacitor for mixed-mode process
US6268637B1 (en) Method of making air gap isolation by making a lateral EPI bridge for low K isolation advanced CMOS fabrication
US5989977A (en) Shallow trench isolation process
JP2000040797A (en) Semiconductor structure having semiconductor element and method of forming the same
US6355540B2 (en) Stress-free shallow trench isolation
US6096644A (en) Self-aligned contacts to source/drain silicon electrodes utilizing polysilicon and metal silicides
US6699746B2 (en) Method for manufacturing semiconductor device
US6372606B1 (en) Method of forming isolation trenches in a semiconductor device
US6534393B1 (en) Method for fabricating local metal interconnections with low contact resistance and gate electrodes with improved electrical conductivity
US7022583B1 (en) Method of forming a shallow trench isolation device to prevent kick effect
US6255218B1 (en) Semiconductor device and fabrication method thereof
US6211021B1 (en) Method for forming a borderless contact
US20010012675A1 (en) Shallow trench isolation process
KR100466207B1 (en) Method for manufacturing a semiconductor device
TW432596B (en) A silicon nitride capped shallow trench isolation method for fabricating sub-micron devices with borderless contacts
KR100432788B1 (en) Method for manufacturing a semiconductor device

Legal Events

Date Code Title Description
CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Expired due to failure to pay maintenance fee

Effective date: 20100226