US20010001293A1 - Chip device and method for producing the same - Google Patents
Chip device and method for producing the same Download PDFInfo
- Publication number
- US20010001293A1 US20010001293A1 US09/754,327 US75432701A US2001001293A1 US 20010001293 A1 US20010001293 A1 US 20010001293A1 US 75432701 A US75432701 A US 75432701A US 2001001293 A1 US2001001293 A1 US 2001001293A1
- Authority
- US
- United States
- Prior art keywords
- electrically insulating
- insulating layer
- mounting surface
- chip device
- main mounting
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 11
- 239000000758 substrate Substances 0.000 claims description 59
- 238000010897 surface acoustic wave method Methods 0.000 claims description 38
- 238000000034 method Methods 0.000 claims description 21
- 239000004020 conductor Substances 0.000 claims description 10
- 230000015572 biosynthetic process Effects 0.000 claims description 9
- 239000011347 resin Substances 0.000 description 21
- 229920005989 resin Polymers 0.000 description 21
- 229920001721 polyimide Polymers 0.000 description 9
- 239000000853 adhesive Substances 0.000 description 6
- 239000009719 polyimide resin Substances 0.000 description 6
- 230000009467 reduction Effects 0.000 description 6
- 230000000694 effects Effects 0.000 description 5
- 229910052737 gold Inorganic materials 0.000 description 5
- 239000010931 gold Substances 0.000 description 5
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- 230000004888 barrier function Effects 0.000 description 4
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 4
- 238000007740 vapor deposition Methods 0.000 description 4
- 230000001070 adhesive effect Effects 0.000 description 3
- 239000010408 film Substances 0.000 description 3
- 229910052751 metal Inorganic materials 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 238000007747 plating Methods 0.000 description 3
- 238000007789 sealing Methods 0.000 description 3
- 229910000679 solder Inorganic materials 0.000 description 3
- WSMQKESQZFQMFW-UHFFFAOYSA-N 5-methyl-pyrazole-3-carboxylic acid Chemical compound CC1=CC(C(O)=O)=NN1 WSMQKESQZFQMFW-UHFFFAOYSA-N 0.000 description 2
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 239000004840 adhesive resin Substances 0.000 description 2
- 229920006223 adhesive resin Polymers 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 238000010292 electrical insulation Methods 0.000 description 2
- 239000003822 epoxy resin Substances 0.000 description 2
- 230000004941 influx Effects 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 229920000647 polyepoxide Polymers 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 229920002050 silicone resin Polymers 0.000 description 2
- 125000006850 spacer group Chemical group 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 239000004642 Polyimide Substances 0.000 description 1
- 239000012298 atmosphere Substances 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 238000011109 contamination Methods 0.000 description 1
- 239000006071 cream Substances 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000011261 inert gas Substances 0.000 description 1
- 229910010272 inorganic material Inorganic materials 0.000 description 1
- 239000011147 inorganic material Substances 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
- GQYHUHYESMUTHG-UHFFFAOYSA-N lithium niobate Chemical compound [Li+].[O-][Nb](=O)=O GQYHUHYESMUTHG-UHFFFAOYSA-N 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 239000011368 organic material Substances 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- 238000003825 pressing Methods 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 238000005476 soldering Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 230000008961 swelling Effects 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03H—IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
- H03H9/00—Networks comprising electromechanical or electro-acoustic devices; Electromechanical resonators
- H03H9/02—Details
- H03H9/05—Holders; Supports
- H03H9/10—Mounting in enclosures
- H03H9/1064—Mounting in enclosures for surface acoustic wave [SAW] devices
- H03H9/1085—Mounting in enclosures for surface acoustic wave [SAW] devices the enclosure being defined by a non-uniform sealing mass covering the non-active sides of the BAW device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3135—Double encapsulation or coating and encapsulation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03H—IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
- H03H9/00—Networks comprising electromechanical or electro-acoustic devices; Electromechanical resonators
- H03H9/02—Details
- H03H9/05—Holders; Supports
- H03H9/058—Holders; Supports for surface acoustic wave devices
- H03H9/059—Holders; Supports for surface acoustic wave devices consisting of mounting pads or bumps
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03H—IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
- H03H9/00—Networks comprising electromechanical or electro-acoustic devices; Electromechanical resonators
- H03H9/02—Details
- H03H9/05—Holders; Supports
- H03H9/10—Mounting in enclosures
- H03H9/1064—Mounting in enclosures for surface acoustic wave [SAW] devices
- H03H9/1092—Mounting in enclosures for surface acoustic wave [SAW] devices the enclosure being defined by a cover cap mounted on an element forming part of the surface acoustic wave [SAW] device on the side of the IDT's
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
Definitions
- the present invention relates to a chip device such as a surface acoustic wave device, or the like, face-down mounted on a mount-side substrate (subject mounting substrate) such as a circuit substrate of an electronic appliance, a package substrate having a wiring circuit formed thereon, or the like, and further relates to a method for producing the chip device.
- a mount-side substrate substrate such as a circuit substrate of an electronic appliance, a package substrate having a wiring circuit formed thereon, or the like
- FIG. 6 is a sectional view showing a conventional surface acoustic wave device 1 face-down mounted on a circuit substrate 10 as a subject mounting substrate through bump electrodes 2 .
- An active region 4 having comb-like electrodes 3 is formed on a main mounting surface of the surface acoustic wave device 1 .
- the comb electrodes 3 are connected to a conductor pattern 11 of the circuit substrate 10 through the bump electrodes 2 via an electrode pattern which is not shown but formed on the main mounting surface of the surface acoustic wave device.
- the electrode bumps 2 are connected to a ground pattern, or the like, of the surface acoustic wave device as well as the comb electrodes.
- the surface acoustic wave device 1 is face-down mounted by means of ultrasonic bonding or by use of electrically conductive resin, solder, or the like, so that the active region 4 comes face to face with a conductor pattern surface of the circuit substrate 10 .
- the aforementioned surface acoustic wave device 1 as a chip device is generally sealed and protected with a buffer resin 12 such as silicone resin, or the like, for the double purpose of stress relaxation and electrical insulation and with an exterior resin 13 such as epoxy resin, or the like, for the main purpose of mechanical protection and intensification of moisture resistance.
- a buffer resin 12 such as silicone resin, or the like
- an exterior resin 13 such as epoxy resin, or the like
- the buffer resin intruded between the chip device and the circuit substrate is expanded because of temperature change, swelling, etc. to destroy small junctions by means of the bump electrodes to thereby worsen reliability.
- the resin intruded between the surface acoustic wave device and the circuit substrate is deposited on a surface of the active region to thereby worsen the performance of the surface acoustic wave device.
- a countermeasure to prevent the influx of the resin is attained so that a dam is provided between an upper surface of the circuit substrate and the main mounting surface of the chip device to form a closed space.
- FIG. 7 is a plan view showing an example in which not only bump electrodes 2 are provided on the main mounting surface of the surface acoustic wave device 1 but also a dam frame 8 is provided so as to surround the active region 4 .
- FIG. 8 is a plan view showing an example in which discontinuous barriers 9 are formed in some important positions between bump electrodes 2 provided on the main mounting surface of the surface acoustic wave device 1 .
- an example of the aforementioned structure of the surface acoustic wave device can be found in JP-A-5-55303, etc.
- the dam and the bump electrodes were formed separately on the chip device. Accordingly, an area for providing the dam was required on the chip device. Because a width of 1 or several millimeters was required to provide the dam frame or the barriers having a sufficient strength, there was a defect that the resulting shape of the chip device became large.
- the strength of the bump electrodes is weakened if the size of the bump electrodes is reduced.
- JP-A-9-246905 has proposed a structure in which not only an enclosure wall is provided so as to enclose the active region of the surface acoustic wave device but also an upper space enclosed by the enclosure wall is covered with a cover body. Also in this case, however, the size of the device is increased because bump electrodes are disposed in the outside of the enclosure wall. Furthermore, because the bump electrodes are in positions far from the enclosure wall so as not to be reinforced by the enclosure wall, or the like, the size of the bump electrodes is required to be increased so that the bump electrodes have tolerance to stress at the time of bonding and have a necessary fixation strength. Accordingly, it is difficult to advance the reduction in size of the bump electrodes.
- This invention is designed on the basis of such a knowledge that, when the chip device is face-down mounted on the mount-side substrate, it is only required to provide a gap of several micrometers in the minimum between a main mounting surface of a chip device and a mount-side substrate such as a circuit substrate, or the like. That is, it is an object of the present invention to provide a chip device in which both the reduction in size of external electrodes as bump electrodes and the reduction in external size of the chip device can be attained to thereby achieve high-density mounting to solve the aforementioned problems, and a method for producing the chip device.
- a chip device in which not only an electrode pattern is provided on a main mounting surface of a base but also external electrodes are provided for face-down mounting, characterized in that at least one electrically insulating layer is provided to be put on at least a part of the main mounting surface so as to remain edge portions which do not cover at least apart of the electrode pattern, so that the external electrodes are connected to the electrode pattern while the external electrodes are in contact with the edge portions of the electrically insulating layer.
- the edge portion of the electrically insulating layer put on the main mounting surface of the chip device so as to have a predetermined thickness serves to support the external electrode mechanically. Accordingly, the size of the external electrodes can be reduced, for example, to the order of micrometers or the order of tens of micrometers as the diameter.
- the electrically insulating layer may be formed by materials other than an inorganic material (SiO2) or an organic material such as polyimide, or the like.
- the external electrodes are not required to be shaped independently, so that the external electrodes may be formed by a thin-film formation method, a thick-film paste printing method, or the like.
- the electrically insulating layer may include a first electrically insulating layer forming a frame body, and a second electrically insulating layer provided at a distance from the main mounting surface so as to be put on the first electrically insulating layer to protect the main mounting surface.
- the main mounting surface is covered with the second electrically insulating layer at a gap from the main mounting surface, so that the main mounting surface is protected. Accordingly, not only the chip device becomes easy to handle but also the deposition of foreign matters and the contamination with foreign matters can be prevented. Accordingly, the reliability of the chip device can be enhanced.
- the main mounting surface may have an active region in which comb-like electrodes for a surface acoustic wave device are formed as a part of the electrode pattern, and the electrically insulating layer is interposed between the main mounting surface and a mount-side substrate while avoiding the active region and comes into close contact with the mount-side substrate to thereby form a closed space which encloses the active region.
- the electrically insulating layer which is formed to a thickness, for example, of from 3 ⁇ m to 30 ⁇ m while avoiding the active region serves as a dam to prevent the intrusion of the sealing resin into the active region. Accordingly, even in the case where resin sealing is performed after a surface acoustic wave device in the form of a bare chip is face-down mounted on a mount-side substrate, the characteristic of the surface acoustic wave device never deteriorates.
- a method for producing a chip device in which external electrodes for face-down mounting are provided on a main mounting surface of a base after an electrode pattern is provided on the main mounting surface, characterized by comprising: an electrically insulating layer formation step of forming at least one electrically insulating layer with a predetermined thickness to be put on at least a part of the main mounting surface so as to remain edge portions which do not cover at least a part of the electrode pattern, and an external electrode formation step of forming external electrodes so that one end of each of the external electrodes is connected to the electrode pattern while the external electrodes are in contact with the edge portions of the electrically insulating layer.
- the edge portion formed in the electrically insulating layer formation step and the external electrodes formed in the external electrode formation step serve to define the positions and shapes with each other.
- the method may further comprise a face-down mounting step of bonding the external electrodes to a mount-side substrate to thereby perform face-down mounting after the external electrode formation step, so that not only the external electrodes are connected to a conductor pattern of the mount-side substrate but also the electrically insulating layer is brought into close contact with both the main mounting surface and the surface of the mount-side substrate in the face-down mounting step.
- the external electrodes come in close contact with the edge portions of the electrically insulating layer when the external electrodes are bonded. Accordingly, the external electrodes and the edge portions of the electrically insulating layer serve to reinforce each other against deformation of anyone of them, so that the bonding strength between the external electrodes and the conductor pattern is enhanced. Furthermore, when an adhesive resin is used, the electrically insulating layer which is interposed between the chip device and the mount-side substrate fulfills contracting force to attract the two to each other so that the electrically insulating layer serves to enhance mounting strength.
- FIG. 1 is a sectional view showing an embodiment of the present invention in the state in which a chip device is face-down mounted onto a circuit substrate;
- FIG. 2 is a sectional view of the chip device in the embodiment of the present invention.
- FIG. 3 is a plan view of the chip device.
- FIGS. 4A to 4 D are enlarged sectional views showing the structure of the periphery of one of bump electrodes provided on the chip device and the procedure of facedown bonding;
- FIGS. 5A to 5 F are explanatory views showing the procedure of producing the chip device
- FIG. 6 is a sectional view showing a background-art chip device
- FIG. 7 is a plan view showing the background art.
- FIG. 8 is a plan view showing another background art example of the chip device.
- FIG. 1 is a sectional view in the case where a surface acoustic wave device as a specific example of the chip device is facedown mounted on a circuit substrate as a mount-side substrate (subject mounting substrate).
- FIG. 2 is a sectional view of the surface acoustic wave device.
- FIG. 3 is a plan view of the surface acoustic wave device.
- the surface acoustic wave device 20 has a structure in which an electrode pattern 25 containing comb electrodes 23 , a ground pattern not shown, etc. is disposed, by aluminum vapor deposition, or the like, on a main mounting surface 21 a which is one side surface of a piezoelectric substrate (base of the device) 21 made of lithium niobate crystal, lithium tantalate crystal, or the like.
- An active region 24 having the comb-like electrodes 23 is formed on the main mounting surface 21 a .
- Electrode pattern portions extended from the comb electrodes 23 , the ground pattern, etc. form pads 33 as shown in FIG. 3.
- An electrically insulating layer 31 (first electrically insulating layer) and a protection layer 32 (second electrically insulating layer) are laminated on the main mounting surface of the surface acoustic wave device 20 while avoiding the active region 24 , so that the layers are provided as an electrically insulating layer containing an electrically insulating resin as a main component. That is, an electrically insulating layer 31 having a thickness of about 5 ⁇ m and made of polyimide resin is provided on the main mounting surface so as to be shaped like a frame to enclose the active region 24 .
- the electrically insulating layer 31 which is extended from part of the pads 33 to the outside of the pads is formed, for example, by patterning of a light-sensitive polyimide resin.
- a protection layer 32 having a thickness of about 20 ⁇ m and made of polyimide resin is provided to cover an upper portion of the active region 24 by use of the frame-like electrically insulating layer 31 as a spacer, so that a closed space is formed on the active region 24 .
- This protection layer 32 is formed, for example, by lamination of light-sensitive dry films on the electrically insulating layer 31 .
- the protection layer 32 covers the active region 24 through the space on the active region 24 .
- a clean non-oxidizing or inert gas is enclosed in the closed space, which covers the active region 24 .
- the bump electrodes 22 provided as external electrodes serve as junction electrodes.
- the bump electrodes 22 are disposed in an edge portion (that is, a frame-like portion which encloses the active region 24 ) of the electrically insulating layer composed of the electrically insulating layer 31 and the protection layer 32 .
- the bump electrodes 22 are provided in the inside of holes 34 which are formed to have an inner diameter of about 10 ⁇ m through the edge portion of the electrically insulating layer 31 and the protection layer 32 . In this case, the bump electrodes 22 are made to come in close contact with the electrically insulating layer 31 and the protection layer 32 which are formed as inner walls of the holes 34 .
- This bump electrodes 22 are formed from a metal such as copper, nickel, gold, or the like, by a sputtering method, a vapor deposition method, an electrolytic through-hole plating method, or the like. One end of each of the bump electrodes 22 is electrically connected to the pad 33 formed on the main mounting surface 20 a of the surface acoustic wave device 20 and further connected to the comb-like electrodes 23 , the ground pattern not shown, etc. via the pad 33 .
- the surface acoustic wave device 20 has bump electrodes 22 which pierces the edge portion of the electrically insulating resin layer composed of the electrically insulating layer 31 and the protection layer 32 .
- a conductor pattern 11 for mounting the surface acoustic wave device 20 is provided on the circuit substrate 10 .
- the bump electrodes 22 of the surface acoustic wave device 20 are positioned in accordance with the position of the conductor pattern 11 . Then, ultrasonic wave and pressing force are applied to the bump electrodes 22 , for example, by an ultrasonic bonder.
- FIG. 4A the surface acoustic wave device 20 has bump electrodes 22 which pierces the edge portion of the electrically insulating resin layer composed of the electrically insulating layer 31 and the protection layer 32 .
- a conductor pattern 11 for mounting the surface acoustic wave device 20 is provided on the circuit substrate 10 .
- the bump electrodes 22 of the surface acoustic wave device 20 are positioned in accordance with the position of
- the bump electrodes 22 , the electrically insulating layer 31 and the protection layer 32 are partially deformed so that the conductor pattern 11 of the circuit substrate 10 is brought into contact with and bonded to the bump electrodes 22 .
- the electrically insulating layer 31 or the protection layer 32 is closely bonded to the circuit substrate 10 so that the surface acoustic wave device 20 is face-down bonded on the circuit substrate 10 .
- the active region 24 is protected by the protection layer 32 through the closed space, so that the active region 24 is not influenced by bonding.
- the surface acoustic wave device 20 can be reinforced and fixed on the circuit substrate by use of adhesive force and contracting force peculiar to high molecules.
- the adhesive agent 35 is used in combination, the protection layer may be omitted.
- the bump electrodes 22 are connected, by means of bonding, to the conductor pattern 11 of the circuit substrate 10 through opening portions from the electrically insulating layer 31 to the protection layer 32 , as shown in FIG. 1, the upper portion of the surface acoustic wave device 20 face-down mounted thus is sealed and protected with a buffer resin 12 and an exterior resin 13 extended onto the circuit substrate, if necessary.
- the buffer resin 12 is constituted by silicone resin, or the like, for the double purpose of stress relaxation and electrical insulation.
- the exterior resin 13 is constituted by epoxy resin, or the like, for the main purpose of mechanical protection and enhancement of moisture resistance.
- FIG. 5A a method for producing the surface acoustic wave device 20 as the chip device shown in FIGS. 1 to 4 will be described below.
- an electrode pattern (pattern for various electrodes and wiring) 25 having a thickness of from 500 to 2000 angstroms is formed, by aluminum vapor deposition, or the like, on a device substrate 21 which is a lithium tantalate monocrystalline substrate having a thickness of from 0.35 mm to 0.5 mm.
- FIG. 5B light-sensitive polyimide resin having a thickness of 5 ⁇ m is patterned and left, so that an electrically insulating layer 31 is formed.
- FIG. 5B light-sensitive polyimide resin having a thickness of 5 ⁇ m is patterned and left, so that an electrically insulating layer 31 is formed.
- a protection layer 32 of polyimide resin having a thickness of 25 ⁇ m is laminated by use of the electrically insulating layer 31 as a spacer, so that a closed space is formed on the active region.
- holes 34 each having an upper opening size of 20 ⁇ m are provided in the polyimide resin of the protection layer 32 .
- layers 35 of metals such as chrome, copper, nickel, gold, etc. (generally, chrome as the lowermost layer and gold as the uppermost layer) are accumulated by an electrolytic plating method, a vapor deposition method, or the like, so as to cover the upper surface.
- the metal layers 35 are pattern-removed by etching, or the like, so that bump electrodes 22 each having an upper outer diameter of about 40 ⁇ m are formed.
- the bump electrodes 22 as external electrodes are provided in the edge portions of the electrically insulating layer (electrically insulating resin layer in this embodiment) composed of the electrically insulating layer 31 and the protection layer 32 , reduction in size of the shape of the chip device can be attained compared with the background-art chip device having the structure in which the bump electrodes are disposed in the outside of the dam frame or barriers.
- the bump electrodes 22 are formed so as to be in contact with the edge portions of the electrically insulating layer and reinforced by the electrically insulating layer, the size of the bump electrodes 22 can be reduced. Further, when configuration is made so that the electrically insulating layer is brought into contact with and bonded to the circuit substrate at the time of face-down bonding to the circuit substrate 10 through the bump electrodes 22 , the bonding strength between the bump electrodes 22 and the conductor pattern 11 of the circuit substrate can be enhanced.
- a plurality of bump electrodes 22 are formed simultaneously by a thin-film technique and a film-forming technique such as plating, or the like, the heights of the plurality of bump electrodes 22 can be equalized.
- holes may be formed by use of a laser beam after a bonding sheet using an adhesive polyimide film, or the like, in which the holes have been not formed yet is bonded to the electrically insulating layer.
- an anisotropic electrically conductive sheet maybe used as the protection layer.
- the protection layer may be formed by attaching the anisotropic electrically conductive sheet to cover the electrically insulating layer and the bump electrodes after the electrically insulating layer is formed by patterning and the bump electrodes are formed.
- each of the bump electrodes forms a flat surface.
- the center portion of the leading head portion of each of the bump electrodes may be shaped to be hollow.
- the aforementioned embodiment has been described about the case where the head portion of each of the bump electrodes is wider than its base portion.
- each of the bump electrodes may be shaped so as to have an equal width from the base portion to the leading head portion.
- the main mounting surface of the chip device is covered with the protection layer. Accordingly, various different bump materials such as solder, gold, electrically conductive resin, etc. can be used for the bump electrodes of the chip device. Furthermore, various connection means such as cream solder, electrically conductive resin, ultrasonic gold bonding, etc. can be used. As a result, when various kinds of chip devices are to be mounted onto one and the same circuit substrate, the various kinds of chip devices can be mounted onto the one and the same circuit substrate simultaneously by various bonding method so that, for example, one chip device is mounted by soldering and another chip device is mounted by use of an electrically conductive adhesive agent.
- various bonding method so that, for example, one chip device is mounted by soldering and another chip device is mounted by use of an electrically conductive adhesive agent.
- the atmosphere and temperature, the reflow condition, the ultrasonic bonding condition, etc. at the time of bonding can be selected widely. That is, according to the present invention, there is produced an excellent effect that a plurality of different chip devices are MCM-mounted (MCM: multi-chip module) onto one and the same circuit substrate freely and easily.
- MCM multi-chip module
- the whole of the chip device can be also covered with the exterior resin. Accordingly, various changes can be made so that, for example, the protection layer is omitted or simplified and the outside of the chip device is finally sealed with resin.
- external electrodes are provided so as to come in close contact with the edge portions of the electrically insulating layer provided on the main mounting surface of the chip device to be face-down mounted onto the mount-side substrate. Accordingly, the size of the chip device can be reduced. Furthermore, there can be provided the chip device which has high reliability and in which high-density mounting can be made. Further, a surface acoustic wave device excellent in reliability and small in size can be provided by application of the present invention to the surface acoustic wave device.
- the electrically insulating layer formation step and the external electrode formation step of producing external electrodes are provided. Accordingly, there is an effect that the chip device having small external electrodes can be formed.
Landscapes
- Physics & Mathematics (AREA)
- Acoustics & Sound (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Surface Acoustic Wave Elements And Circuit Networks Thereof (AREA)
Abstract
In a chip device in which not only an electrode pattern 25 is provided on a main mounting surface 21 a of a base 21 but also bump electrodes 22 are provided as external electrodes for face-down mounting, an electrically insulating layer 31 is provided to be put on at least a part of the main mounting surface 21 a so as to remain edge portions which do not cover at least a part of the electrode pattern 25, and a protection layer 32 for protecting the main mounting surface is further provided at a distance from the main mounting surface 21 a so as to be put on the electrically insulating layer 31, so that the bump electrodes 22 are connected to the electrode pattern 25 while being in contact with the edge portions of the electrically insulating layer 31 and the protection layer 32.
Description
- 1. The present invention relates to a chip device such as a surface acoustic wave device, or the like, face-down mounted on a mount-side substrate (subject mounting substrate) such as a circuit substrate of an electronic appliance, a package substrate having a wiring circuit formed thereon, or the like, and further relates to a method for producing the chip device.
- 2. In recent years, a high-density mounting method has become popular, in which bump electrodes (external electrodes) of various chip devices such as an inductor (L device), a capacitor (C device), a resistor (R device), a surface acoustic wave device, etc. as well as a semiconductor device, are face-down mounted on a circuit substrate of an electronic appliance. To attain further reduction in size and weight of electronic appliances in future, there are required a chip device having bump electrodes capable of being smaller-sized, and a method for producing the chip device. The background art will be described below with respect to a surface acoustic wave device recently widely used in a mobile radio communication appliance, a navigation system, etc., by way of example.
- 3.FIG. 6 is a sectional view showing a conventional surface
acoustic wave device 1 face-down mounted on acircuit substrate 10 as a subject mounting substrate throughbump electrodes 2. Anactive region 4 having comb-like electrodes 3 is formed on a main mounting surface of the surfaceacoustic wave device 1. Thecomb electrodes 3 are connected to aconductor pattern 11 of thecircuit substrate 10 through thebump electrodes 2 via an electrode pattern which is not shown but formed on the main mounting surface of the surface acoustic wave device. Incidentally, theelectrode bumps 2 are connected to a ground pattern, or the like, of the surface acoustic wave device as well as the comb electrodes. In this manner, the surfaceacoustic wave device 1 is face-down mounted by means of ultrasonic bonding or by use of electrically conductive resin, solder, or the like, so that theactive region 4 comes face to face with a conductor pattern surface of thecircuit substrate 10. - 4. After face-down mounted on the
circuit substrate 10, the aforementioned surfaceacoustic wave device 1 as a chip device is generally sealed and protected with abuffer resin 12 such as silicone resin, or the like, for the double purpose of stress relaxation and electrical insulation and with anexterior resin 13 such as epoxy resin, or the like, for the main purpose of mechanical protection and intensification of moisture resistance. - 5. According to the aforementioned method in which the chip device face-down mounted on the circuit substrate is sealed with resin, however, the buffer resin intruded between the chip device and the circuit substrate is expanded because of temperature change, swelling, etc. to destroy small junctions by means of the bump electrodes to thereby worsen reliability. Particularly, the resin intruded between the surface acoustic wave device and the circuit substrate is deposited on a surface of the active region to thereby worsen the performance of the surface acoustic wave device. As shown in FIGS. 7 and 8, therefore, a countermeasure to prevent the influx of the resin is attained so that a dam is provided between an upper surface of the circuit substrate and the main mounting surface of the chip device to form a closed space. FIG. 7 is a plan view showing an example in which not only
bump electrodes 2 are provided on the main mounting surface of the surfaceacoustic wave device 1 but also adam frame 8 is provided so as to surround theactive region 4. FIG. 8 is a plan view showing an example in whichdiscontinuous barriers 9 are formed in some important positions betweenbump electrodes 2 provided on the main mounting surface of the surfaceacoustic wave device 1. Incidentally, an example of the aforementioned structure of the surface acoustic wave device can be found in JP-A-5-55303, etc. - 6. To reduce the size of the chip device more greatly to achieve high-density mounting such as high-reliable multi-chip on-board, or the like, however, the following unsolved problems have remained still in the aforementioned background art.
- 7. According to the background art, the dam and the bump electrodes were formed separately on the chip device. Accordingly, an area for providing the dam was required on the chip device. Because a width of 1 or several millimeters was required to provide the dam frame or the barriers having a sufficient strength, there was a defect that the resulting shape of the chip device became large.
- 8. Further, because the dam and the bump electrodes were formed separately, the respective heights of the dam and the bump electrodes on the chip device became uneven. There was therefore a problem that no closed space could be formed when the chip device was facedown mounted on the circuit substrate.
- 9. Of course, the discontinuous barriers cannot prevent the influx of the resin perfectly.
- 10. Further, it is necessary to reduce the size of the bump electrodes in order to further reduce the size of the chip device, but the strength of the bump electrodes is weakened if the size of the bump electrodes is reduced.
- 11. Generally, according to the aforementioned background art, there has remained a problem that it is impossible to provide any chip device in which high-density mounting can be attained by greater reduction in size of the chip device.
- 12. Incidentally, as a further background art, JP-A-9-246905 has proposed a structure in which not only an enclosure wall is provided so as to enclose the active region of the surface acoustic wave device but also an upper space enclosed by the enclosure wall is covered with a cover body. Also in this case, however, the size of the device is increased because bump electrodes are disposed in the outside of the enclosure wall. Furthermore, because the bump electrodes are in positions far from the enclosure wall so as not to be reinforced by the enclosure wall, or the like, the size of the bump electrodes is required to be increased so that the bump electrodes have tolerance to stress at the time of bonding and have a necessary fixation strength. Accordingly, it is difficult to advance the reduction in size of the bump electrodes.
- 13. Further, according to the aforementioned background art, it is difficult to make the heights of a plurality of bump electrodes uniform because the plurality of bump electrodes are formed on the main mounting surface by means of bonding or by use of balls, or the like.
- 14. This invention is designed on the basis of such a knowledge that, when the chip device is face-down mounted on the mount-side substrate, it is only required to provide a gap of several micrometers in the minimum between a main mounting surface of a chip device and a mount-side substrate such as a circuit substrate, or the like. That is, it is an object of the present invention to provide a chip device in which both the reduction in size of external electrodes as bump electrodes and the reduction in external size of the chip device can be attained to thereby achieve high-density mounting to solve the aforementioned problems, and a method for producing the chip device.
- 15. In order to achieve the above object according to an aspect of the present invention, provided is a chip device in which not only an electrode pattern is provided on a main mounting surface of a base but also external electrodes are provided for face-down mounting, characterized in that at least one electrically insulating layer is provided to be put on at least a part of the main mounting surface so as to remain edge portions which do not cover at least apart of the electrode pattern, so that the external electrodes are connected to the electrode pattern while the external electrodes are in contact with the edge portions of the electrically insulating layer.
- 16. In the chip device according to the present invention, the edge portion of the electrically insulating layer put on the main mounting surface of the chip device so as to have a predetermined thickness serves to support the external electrode mechanically. Accordingly, the size of the external electrodes can be reduced, for example, to the order of micrometers or the order of tens of micrometers as the diameter. Incidentally, the electrically insulating layer may be formed by materials other than an inorganic material (SiO2) or an organic material such as polyimide, or the like. Further, the external electrodes are not required to be shaped independently, so that the external electrodes may be formed by a thin-film formation method, a thick-film paste printing method, or the like.
- 17. In the above chip device, preferably, the electrically insulating layer may include a first electrically insulating layer forming a frame body, and a second electrically insulating layer provided at a distance from the main mounting surface so as to be put on the first electrically insulating layer to protect the main mounting surface.
- 18. In this manner, the main mounting surface is covered with the second electrically insulating layer at a gap from the main mounting surface, so that the main mounting surface is protected. Accordingly, not only the chip device becomes easy to handle but also the deposition of foreign matters and the contamination with foreign matters can be prevented. Accordingly, the reliability of the chip device can be enhanced.
- 19. In the above chip device, preferably, the main mounting surface may have an active region in which comb-like electrodes for a surface acoustic wave device are formed as a part of the electrode pattern, and the electrically insulating layer is interposed between the main mounting surface and a mount-side substrate while avoiding the active region and comes into close contact with the mount-side substrate to thereby form a closed space which encloses the active region.
- 20. According to this configuration, the electrically insulating layer which is formed to a thickness, for example, of from 3 μm to 30 μm while avoiding the active region serves as a dam to prevent the intrusion of the sealing resin into the active region. Accordingly, even in the case where resin sealing is performed after a surface acoustic wave device in the form of a bare chip is face-down mounted on a mount-side substrate, the characteristic of the surface acoustic wave device never deteriorates.
- 21. According to another aspect of the present invention, provided is a method for producing a chip device in which external electrodes for face-down mounting are provided on a main mounting surface of a base after an electrode pattern is provided on the main mounting surface, characterized by comprising: an electrically insulating layer formation step of forming at least one electrically insulating layer with a predetermined thickness to be put on at least a part of the main mounting surface so as to remain edge portions which do not cover at least a part of the electrode pattern, and an external electrode formation step of forming external electrodes so that one end of each of the external electrodes is connected to the electrode pattern while the external electrodes are in contact with the edge portions of the electrically insulating layer.
- 22. In the method for producing a chip device according to the present invention, the edge portion formed in the electrically insulating layer formation step and the external electrodes formed in the external electrode formation step serve to define the positions and shapes with each other.
- 23. In the above method for producing a chip device, preferably, the method may further comprise a face-down mounting step of bonding the external electrodes to a mount-side substrate to thereby perform face-down mounting after the external electrode formation step, so that not only the external electrodes are connected to a conductor pattern of the mount-side substrate but also the electrically insulating layer is brought into close contact with both the main mounting surface and the surface of the mount-side substrate in the face-down mounting step.
- 24. In this case, the external electrodes come in close contact with the edge portions of the electrically insulating layer when the external electrodes are bonded. Accordingly, the external electrodes and the edge portions of the electrically insulating layer serve to reinforce each other against deformation of anyone of them, so that the bonding strength between the external electrodes and the conductor pattern is enhanced. Furthermore, when an adhesive resin is used, the electrically insulating layer which is interposed between the chip device and the mount-side substrate fulfills contracting force to attract the two to each other so that the electrically insulating layer serves to enhance mounting strength.
- 25.FIG. 1 is a sectional view showing an embodiment of the present invention in the state in which a chip device is face-down mounted onto a circuit substrate;
- 26.FIG. 2 is a sectional view of the chip device in the embodiment of the present invention;
- 27.FIG. 3 is a plan view of the chip device.
- 28.FIGS. 4A to 4D are enlarged sectional views showing the structure of the periphery of one of bump electrodes provided on the chip device and the procedure of facedown bonding;
- 29.FIGS. 5A to 5F are explanatory views showing the procedure of producing the chip device;
- 30.FIG. 6 is a sectional view showing a background-art chip device;
- 31.FIG. 7 is a plan view showing the background art; and
- 32.FIG. 8 is a plan view showing another background art example of the chip device.
- 33. Embodiments of a chip device and a method for producing the chip device according to the present invention will be described below with reference to the drawings.
- 34.FIG. 1 is a sectional view in the case where a surface acoustic wave device as a specific example of the chip device is facedown mounted on a circuit substrate as a mount-side substrate (subject mounting substrate). FIG. 2 is a sectional view of the surface acoustic wave device. FIG. 3 is a plan view of the surface acoustic wave device.
- 35. In these drawings, the surface
acoustic wave device 20 has a structure in which anelectrode pattern 25 containingcomb electrodes 23, a ground pattern not shown, etc. is disposed, by aluminum vapor deposition, or the like, on a main mountingsurface 21 a which is one side surface of a piezoelectric substrate (base of the device) 21 made of lithium niobate crystal, lithium tantalate crystal, or the like. Anactive region 24 having the comb-like electrodes 23 is formed on the main mountingsurface 21 a. Electrode pattern portions extended from thecomb electrodes 23, the ground pattern, etc.form pads 33 as shown in FIG. 3. - 36. An electrically insulating layer 31 (first electrically insulating layer) and a protection layer 32 (second electrically insulating layer) are laminated on the main mounting surface of the surface
acoustic wave device 20 while avoiding theactive region 24, so that the layers are provided as an electrically insulating layer containing an electrically insulating resin as a main component. That is, an electrically insulatinglayer 31 having a thickness of about 5 μm and made of polyimide resin is provided on the main mounting surface so as to be shaped like a frame to enclose theactive region 24. The electrically insulatinglayer 31 which is extended from part of thepads 33 to the outside of the pads is formed, for example, by patterning of a light-sensitive polyimide resin. Aprotection layer 32 having a thickness of about 20 μm and made of polyimide resin is provided to cover an upper portion of theactive region 24 by use of the frame-like electrically insulatinglayer 31 as a spacer, so that a closed space is formed on theactive region 24. Thisprotection layer 32 is formed, for example, by lamination of light-sensitive dry films on the electrically insulatinglayer 31. Theprotection layer 32 covers theactive region 24 through the space on theactive region 24. Preferably, a clean non-oxidizing or inert gas is enclosed in the closed space, which covers theactive region 24. - 37. The
bump electrodes 22 provided as external electrodes serve as junction electrodes. Thebump electrodes 22 are disposed in an edge portion (that is, a frame-like portion which encloses the active region 24) of the electrically insulating layer composed of the electrically insulatinglayer 31 and theprotection layer 32. Thebump electrodes 22 are provided in the inside ofholes 34 which are formed to have an inner diameter of about 10 μm through the edge portion of the electrically insulatinglayer 31 and theprotection layer 32. In this case, thebump electrodes 22 are made to come in close contact with the electrically insulatinglayer 31 and theprotection layer 32 which are formed as inner walls of theholes 34. Thisbump electrodes 22 are formed from a metal such as copper, nickel, gold, or the like, by a sputtering method, a vapor deposition method, an electrolytic through-hole plating method, or the like. One end of each of thebump electrodes 22 is electrically connected to thepad 33 formed on the main mounting surface 20 a of the surfaceacoustic wave device 20 and further connected to the comb-like electrodes 23, the ground pattern not shown, etc. via thepad 33. - 38. The process of facedown mounting a surface
acoustic wave device 20 as the chip device in FIGS. 1 and 3 on a circuit substrate will be described below with reference to FIGS. 4A to 4D. - 39. As shown in FIG. 4A, the surface
acoustic wave device 20 hasbump electrodes 22 which pierces the edge portion of the electrically insulating resin layer composed of the electrically insulatinglayer 31 and theprotection layer 32. As shown in FIG. 4B, aconductor pattern 11 for mounting the surfaceacoustic wave device 20 is provided on thecircuit substrate 10. Thebump electrodes 22 of the surfaceacoustic wave device 20 are positioned in accordance with the position of theconductor pattern 11. Then, ultrasonic wave and pressing force are applied to thebump electrodes 22, for example, by an ultrasonic bonder. Thus, as shown in FIG. 4C, thebump electrodes 22, the electrically insulatinglayer 31 and theprotection layer 32 are partially deformed so that theconductor pattern 11 of thecircuit substrate 10 is brought into contact with and bonded to thebump electrodes 22. In this occasion, the electrically insulatinglayer 31 or theprotection layer 32 is closely bonded to thecircuit substrate 10 so that the surfaceacoustic wave device 20 is face-down bonded on thecircuit substrate 10. Incidentally, theactive region 24 is protected by theprotection layer 32 through the closed space, so that theactive region 24 is not influenced by bonding. - 40. Further, when an adhesive agent (new adhesive resin layer) 35 is interposed between the
protection layer 32 and thecircuit substrate 10 as shown in FIG. 4D, the surfaceacoustic wave device 20 can be reinforced and fixed on the circuit substrate by use of adhesive force and contracting force peculiar to high molecules. When theadhesive agent 35 is used in combination, the protection layer may be omitted. - 41. After the
bump electrodes 22 are connected, by means of bonding, to theconductor pattern 11 of thecircuit substrate 10 through opening portions from the electrically insulatinglayer 31 to theprotection layer 32, as shown in FIG. 1, the upper portion of the surfaceacoustic wave device 20 face-down mounted thus is sealed and protected with abuffer resin 12 and anexterior resin 13 extended onto the circuit substrate, if necessary. Thebuffer resin 12 is constituted by silicone resin, or the like, for the double purpose of stress relaxation and electrical insulation. Theexterior resin 13 is constituted by epoxy resin, or the like, for the main purpose of mechanical protection and enhancement of moisture resistance. - 42. Referring to FIG. 5, a method for producing the surface
acoustic wave device 20 as the chip device shown in FIGS. 1 to 4 will be described below. As shown in FIG. 5A, an electrode pattern (pattern for various electrodes and wiring) 25 having a thickness of from 500 to 2000 angstroms is formed, by aluminum vapor deposition, or the like, on adevice substrate 21 which is a lithium tantalate monocrystalline substrate having a thickness of from 0.35 mm to 0.5 mm. Then, as shown in FIG. 5B, light-sensitive polyimide resin having a thickness of 5 μm is patterned and left, so that an electrically insulatinglayer 31 is formed. As shown in FIG. 5C, aprotection layer 32 of polyimide resin having a thickness of 25 μm is laminated by use of the electrically insulatinglayer 31 as a spacer, so that a closed space is formed on the active region. Then, as shown in FIG. 5D, holes 34 each having an upper opening size of 20 μm are provided in the polyimide resin of theprotection layer 32. Further, as shown in FIG. 5E, layers 35 of metals such as chrome, copper, nickel, gold, etc. (generally, chrome as the lowermost layer and gold as the uppermost layer) are accumulated by an electrolytic plating method, a vapor deposition method, or the like, so as to cover the upper surface. Incidentally, because the upper surface of theactive region 24 on the main mounting surface side is sealed with theprotection layer 32, there is a particular advantage that plating can be made. Then, as shown in FIG. 5F, the metal layers 35 are pattern-removed by etching, or the like, so thatbump electrodes 22 each having an upper outer diameter of about 40 μm are formed. - 43. According to this embodiment of the present invention, the following effects can be obtained.
- 44. Because the
bump electrodes 22 as external electrodes are provided in the edge portions of the electrically insulating layer (electrically insulating resin layer in this embodiment) composed of the electrically insulatinglayer 31 and theprotection layer 32, reduction in size of the shape of the chip device can be attained compared with the background-art chip device having the structure in which the bump electrodes are disposed in the outside of the dam frame or barriers. - 45. Because the
bump electrodes 22 are formed so as to be in contact with the edge portions of the electrically insulating layer and reinforced by the electrically insulating layer, the size of thebump electrodes 22 can be reduced. Further, when configuration is made so that the electrically insulating layer is brought into contact with and bonded to the circuit substrate at the time of face-down bonding to thecircuit substrate 10 through thebump electrodes 22, the bonding strength between thebump electrodes 22 and theconductor pattern 11 of the circuit substrate can be enhanced. - 46. Because not only the
active region 24 is enclosed by the frame-like electrically insulatinglayer 31 but also the upper space of theactive region 24 is closed by theprotection layer 32, a closed space sealed against the air at a distance of 5 μm is formed on theactive region 24. In the background art, when the surface acoustic wave device sealed by a glass casing, a ceramic package, or the like, is not blocked from the external environment, slight moisture or foreign matter is deposited on the surface of the active region to there by make the characteristic of the active region deteriorate. According to the configuration, in this embodiment of the present invention, however, no deterioration of characteristic in handling occurs because theactive region 24 is covered and sealed with theprotection layer 32. This effect is not limited to the embodiment using the surface acoustic wave device as an example. The same effect as described above is obtained also when the present invention is applied to a semiconductor chip. - 47. Because a plurality of
bump electrodes 22 are formed simultaneously by a thin-film technique and a film-forming technique such as plating, or the like, the heights of the plurality ofbump electrodes 22 can be equalized. - 48. In the aforementioned embodiment of the present invention, a method using a light-sensitive dry film has been described as an example of the method for forming a protection layer. Other than the aforementioned method, it is possible to employ any method in which, for example, holes are formed in advance in a bonding sheet using an adhesive polyimide film, or the like, before the sheet thus treated is bonded to the electrically insulating layer.
- 49. Alternatively, holes may be formed by use of a laser beam after a bonding sheet using an adhesive polyimide film, or the like, in which the holes have been not formed yet is bonded to the electrically insulating layer.
- 50. Further, an anisotropic electrically conductive sheet maybe used as the protection layer. In this case, the protection layer may be formed by attaching the anisotropic electrically conductive sheet to cover the electrically insulating layer and the bump electrodes after the electrically insulating layer is formed by patterning and the bump electrodes are formed. When the aforementioned chip device is mounted on the circuit substrate, the whole surface of the anisotropic electrically conductive sheet can be bonded. Accordingly, sealing characteristic free from air leakage is obtained.
- 51. Further, the aforementioned embodiment of the present invention has been described about the case where the leading head portion of each of the bump electrodes forms a flat surface. However, for example, the center portion of the leading head portion of each of the bump electrodes may be shaped to be hollow. Further, the aforementioned embodiment has been described about the case where the head portion of each of the bump electrodes is wider than its base portion. However, for example, each of the bump electrodes may be shaped so as to have an equal width from the base portion to the leading head portion.
- 52. When the configuration shown in the aforementioned embodiment of the present invention is used, the main mounting surface of the chip device is covered with the protection layer. Accordingly, various different bump materials such as solder, gold, electrically conductive resin, etc. can be used for the bump electrodes of the chip device. Furthermore, various connection means such as cream solder, electrically conductive resin, ultrasonic gold bonding, etc. can be used. As a result, when various kinds of chip devices are to be mounted onto one and the same circuit substrate, the various kinds of chip devices can be mounted onto the one and the same circuit substrate simultaneously by various bonding method so that, for example, one chip device is mounted by soldering and another chip device is mounted by use of an electrically conductive adhesive agent. Furthermore, the atmosphere and temperature, the reflow condition, the ultrasonic bonding condition, etc. at the time of bonding can be selected widely. That is, according to the present invention, there is produced an excellent effect that a plurality of different chip devices are MCM-mounted (MCM: multi-chip module) onto one and the same circuit substrate freely and easily.
- 53. Incidentally, after the chip device according to the embodiment of the present invention is MCM-mounted onto the circuit substrate, the whole of the chip device can be also covered with the exterior resin. Accordingly, various changes can be made so that, for example, the protection layer is omitted or simplified and the outside of the chip device is finally sealed with resin.
- 54. Although the embodiment of the present invention has been described above, it will be self-evident to those skilled in the art that the present invention is not limited thereto but various modifications and changes may be made within the scope of Claims.
- 55. As described above, according to the present invention, external electrodes are provided so as to come in close contact with the edge portions of the electrically insulating layer provided on the main mounting surface of the chip device to be face-down mounted onto the mount-side substrate. Accordingly, the size of the chip device can be reduced. Furthermore, there can be provided the chip device which has high reliability and in which high-density mounting can be made. Further, a surface acoustic wave device excellent in reliability and small in size can be provided by application of the present invention to the surface acoustic wave device.
- 56. Further, in the producing method according to the present invention, there are provided the electrically insulating layer formation step and the external electrode formation step of producing external electrodes so that the external electrodes come in contact with the electrically insulating layer. Accordingly, there is an effect that the chip device having small external electrodes can be formed.
Claims (6)
1. A chip device comprising:
a base substrate;
an electrode pattern provided on a main mounting surface of said base substrate;
an external electrode provided for face-down mounting; and
an electrically insulating layer formed on at least a part of said main mounting surface in that edge portions are formed to expose at least a part of said electrode pattern;
wherein said external electrodes are connected to said electrode pattern while said external electrodes are in contact with said edge portions of said electrically insulating layer.
2. A chip device according to , wherein said electrically insulating layer includes:
claim 1
a first electrically insulating layer forming a frame body; and
a second electrically insulating layer provided at a distance from said main mounting surface so as to be put on said first electrically insulating layer to protect said main mounting surface.
3. A chip device according to , wherein saidmain mounting surface has an active region in which comb electrodes for a surface acoustic wave device are formed as a part of said electrode pattern, and said electrically insulating layer is interposed between said main mounting surface and a mount-side substrate while avoiding said active region and comes into close contact with said mount-side substrate to thereby form a closed space which encloses said active region.
claim 1
4. A chip device according to , wherein said main mounting surface has an active region in which comb electrodes for a surface acoustic wave device are formed as a part of said electrode pattern, and said electrically insulating layer is interposed between said main mounting surface and a mount-side substrate while avoiding said active region and comes into close contact with said mount-side substrate to thereby form a closed space which encloses said active region.
claim 2
5. A method for producing a chip device comprising the steps of:
forming an electrode pattern on a main mounting surface;
forming at least one electrically insulating layer with a predetermined thickness on at least a part of said main mounting surface so as to remain edge portions which expose at least a part of said electrode pattern;
forming external electrodes so that one end of each of said external electrodes is connected to said electrode pattern while said external electrodes are in contact with said edge portions of said electrically insulating layer.
6. A method for producing a chip device according to , wherein said method further comprises a face-down mounting step of bonding said external electrodes to a mount-side substrate to thereby perform face-down mounting after the external electrode formation step, so that not only said external electrodes are connected to a conductor pattern of said mount-side substrate but also said electrically insulating layer is brought into close contact with both said main mounting surface and the surface of said mount-side substrate in said face-down mounting step.
claim 5
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/754,327 US6417026B2 (en) | 1998-02-27 | 2001-01-05 | Acoustic wave device face-down mounted on a substrate |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JPP.HEI.10-64511 | 1998-02-27 | ||
JP10-64511 | 1998-02-27 | ||
JP06451198A JP3514361B2 (en) | 1998-02-27 | 1998-02-27 | Chip element and method of manufacturing chip element |
US09/255,018 US6181015B1 (en) | 1998-02-27 | 1999-02-22 | Face-down mounted surface acoustic wave device |
US09/754,327 US6417026B2 (en) | 1998-02-27 | 2001-01-05 | Acoustic wave device face-down mounted on a substrate |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/255,018 Division US6181015B1 (en) | 1998-02-27 | 1999-02-22 | Face-down mounted surface acoustic wave device |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010001293A1 true US20010001293A1 (en) | 2001-05-17 |
US6417026B2 US6417026B2 (en) | 2002-07-09 |
Family
ID=13260314
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/255,018 Expired - Fee Related US6181015B1 (en) | 1998-02-27 | 1999-02-22 | Face-down mounted surface acoustic wave device |
US09/754,327 Expired - Fee Related US6417026B2 (en) | 1998-02-27 | 2001-01-05 | Acoustic wave device face-down mounted on a substrate |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/255,018 Expired - Fee Related US6181015B1 (en) | 1998-02-27 | 1999-02-22 | Face-down mounted surface acoustic wave device |
Country Status (3)
Country | Link |
---|---|
US (2) | US6181015B1 (en) |
EP (1) | EP0939485A1 (en) |
JP (1) | JP3514361B2 (en) |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10216267A1 (en) * | 2002-04-12 | 2003-10-30 | Infineon Technologies Ag | Method for producing a housing for a chip with a micromechanical structure |
DE10228593A1 (en) * | 2002-06-26 | 2004-01-15 | Infineon Technologies Ag | Electronic component with a package |
DE10246101A1 (en) * | 2002-10-02 | 2004-04-15 | Infineon Technologies Ag | Method for producing a housing for a chip with a micromechanical structure |
DE10256116A1 (en) * | 2002-11-29 | 2004-07-08 | Infineon Technologies Ag | Semiconductor wafer manufacture for micro-electromechanical system, by applying sacrificial layer to active area, leaving openings at edges of active layer, and applying conductive material |
US20060192462A1 (en) * | 2004-07-14 | 2006-08-31 | Takashi Iwamoto | Piezoelectirc device |
US20100219717A1 (en) * | 2007-11-28 | 2010-09-02 | Murata Manufacturing Co., Ltd. | Acoustic wave device |
US9318251B2 (en) | 2006-08-09 | 2016-04-19 | Coilcraft, Incorporated | Method of manufacturing an electronic component |
US9748919B2 (en) | 2012-11-13 | 2017-08-29 | Murata Manufacturing Co., Ltd. | Elastic wave device |
US10096763B2 (en) | 2012-03-26 | 2018-10-09 | Murata Manufacturing Co., Ltd. | Elastic wave device and method for manufacturing same |
US20190081610A1 (en) * | 2016-07-01 | 2019-03-14 | Murata Manufacturing Co., Ltd. | Elastic wave device and electronic component |
WO2020134666A1 (en) * | 2018-12-26 | 2020-07-02 | 中芯集成电路(宁波)有限公司上海分公司 | Integrated method and integrated structure of control circuit and surface acoustic wave filter |
CN115485830A (en) * | 2020-05-29 | 2022-12-16 | 高通股份有限公司 | Package comprising substrate, integrated device, and package layer with undercut |
Families Citing this family (92)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3514361B2 (en) * | 1998-02-27 | 2004-03-31 | Tdk株式会社 | Chip element and method of manufacturing chip element |
FR2786959B1 (en) * | 1998-12-08 | 2001-05-11 | Thomson Csf | ENCAPSULATED SURFACE WAVE COMPONENT AND COLLECTIVE MANUFACTURING METHOD |
US6376915B1 (en) * | 1999-02-26 | 2002-04-23 | Rohm Co., Ltd | Semiconductor device and semiconductor chip |
JP2001053178A (en) * | 1999-06-02 | 2001-02-23 | Japan Radio Co Ltd | Electronic component with electronic circuit device sealed and mounted on circuit board, and manufacture of the electronic component |
EP1220310A4 (en) * | 1999-09-10 | 2008-03-05 | Nitto Denko Corp | Semiconductor wafer with anisotropic conductor film, and method of manufacture thereof |
US6754471B1 (en) * | 1999-12-06 | 2004-06-22 | Skyworks Solutions, Inc. | Surface acoustic wave filter packaging |
JP4456234B2 (en) * | 2000-07-04 | 2010-04-28 | パナソニック株式会社 | Bump formation method |
JP3376994B2 (en) | 2000-06-27 | 2003-02-17 | 株式会社村田製作所 | Surface acoustic wave device and method of manufacturing the same |
CN1190113C (en) * | 2000-06-27 | 2005-02-16 | 松下电器产业株式会社 | Ceramic laminated device |
US6710682B2 (en) * | 2000-10-04 | 2004-03-23 | Matsushita Electric Industrial Co., Ltd. | Surface acoustic wave device, method for producing the same, and circuit module using the same |
JP2002261582A (en) * | 2000-10-04 | 2002-09-13 | Matsushita Electric Ind Co Ltd | Surface acoustic wave device, its manufacturing method, and circuit module using the same |
DE10049664C2 (en) * | 2000-10-06 | 2003-05-28 | Pac Tech Gmbh | Removal and repair of contact bumps (de-bumping) |
WO2002039583A1 (en) * | 2000-11-09 | 2002-05-16 | Koninklijke Philips Electronics N.V. | Electronic device, semiconductor device comprising such a device and method of manufacturing such a device |
JP4507452B2 (en) * | 2001-05-17 | 2010-07-21 | パナソニック株式会社 | Electronic component, method for manufacturing the same, and electronic circuit device |
EP1361657B1 (en) | 2001-02-06 | 2013-07-24 | Panasonic Corporation | Surface acoustic wave device |
JP4496652B2 (en) * | 2001-02-06 | 2010-07-07 | パナソニック株式会社 | Surface acoustic wave device and manufacturing method thereof |
KR100411811B1 (en) * | 2001-04-02 | 2003-12-24 | 앰코 테크놀로지 코리아 주식회사 | Semiconductor package |
US6856007B2 (en) * | 2001-08-28 | 2005-02-15 | Tessera, Inc. | High-frequency chip packages |
US7176506B2 (en) * | 2001-08-28 | 2007-02-13 | Tessera, Inc. | High frequency chip packages with connecting elements |
US7094626B2 (en) * | 2001-09-28 | 2006-08-22 | Epcos Ag | Method for encapsulating an electrical component |
US6507097B1 (en) | 2001-11-29 | 2003-01-14 | Clarisay, Inc. | Hermetic package for pyroelectric-sensitive electronic device and method of manufacturing the same |
US6649446B1 (en) | 2001-11-29 | 2003-11-18 | Clarisay, Inc. | Hermetic package for multiple contact-sensitive electronic devices and methods of manufacturing thereof |
US6621379B1 (en) | 2001-11-29 | 2003-09-16 | Clarisay, Incorporated | Hermetic package for surface acoustic wave device and method of manufacturing the same |
DE10213296B9 (en) * | 2002-03-25 | 2007-04-19 | Infineon Technologies Ag | Electronic component with a semiconductor chip, method for its production and method for producing a benefit |
JP4166997B2 (en) | 2002-03-29 | 2008-10-15 | 富士通メディアデバイス株式会社 | Surface acoustic wave device mounting method and surface acoustic wave device having resin-sealed surface acoustic wave device |
US6639150B1 (en) | 2002-04-23 | 2003-10-28 | Clarisay, Inc. | Hermetic package for surface acoustic wave device having exposed device substrate contacts and method of manufacturing the same |
DE10226033A1 (en) * | 2002-06-12 | 2003-12-24 | Bosch Gmbh Robert | Micromechanical component and corresponding manufacturing method |
JP2004129222A (en) * | 2002-07-31 | 2004-04-22 | Murata Mfg Co Ltd | Piezoelectric component and manufacturing method thereof |
JP2004129223A (en) | 2002-07-31 | 2004-04-22 | Murata Mfg Co Ltd | Piezoelectric component and manufacturing method thereof |
JP2004129224A (en) * | 2002-07-31 | 2004-04-22 | Murata Mfg Co Ltd | Piezoelectric component and manufacturing method thereof |
JP2004080221A (en) * | 2002-08-13 | 2004-03-11 | Fujitsu Media Device Kk | Elastic wave device and its manufacturing method |
DE10250778B3 (en) * | 2002-10-30 | 2004-03-04 | Infineon Technologies Ag | Semiconductor chip used in flip-chip technology for producing circuit boards has a buffer body with a protective layer made from a damping material arranged between a contact surfaces and above a semiconductor component structures |
US7754537B2 (en) * | 2003-02-25 | 2010-07-13 | Tessera, Inc. | Manufacture of mountable capped chips |
US20040200061A1 (en) * | 2003-04-11 | 2004-10-14 | Coleman James P. | Conductive pattern and method of making |
JP2007528120A (en) * | 2003-07-03 | 2007-10-04 | テッセラ テクノロジーズ ハンガリー コルラートルト フェレロェセーギュー タールシャシャーグ | Method and apparatus for packaging integrated circuit devices |
JP3764450B2 (en) * | 2003-07-28 | 2006-04-05 | Tdk株式会社 | Surface acoustic wave device, surface acoustic wave device, surface acoustic wave duplexer, and method of manufacturing surface acoustic wave device |
US20050067681A1 (en) * | 2003-09-26 | 2005-03-31 | Tessera, Inc. | Package having integral lens and wafer-scale fabrication method therefor |
US7298030B2 (en) * | 2003-09-26 | 2007-11-20 | Tessera, Inc. | Structure and method of making sealed capped chips |
JP2005167969A (en) * | 2003-11-14 | 2005-06-23 | Fujitsu Media Device Kk | Acoustic wave element and manufacturing method for same |
US20050139984A1 (en) * | 2003-12-19 | 2005-06-30 | Tessera, Inc. | Package element and packaged chip having severable electrically conductive ties |
TWI263403B (en) * | 2004-01-22 | 2006-10-01 | Murata Manufacturing Co | Electronic component manufacturing method |
US20050189622A1 (en) * | 2004-03-01 | 2005-09-01 | Tessera, Inc. | Packaged acoustic and electromagnetic transducer chips |
US8357958B2 (en) * | 2004-04-02 | 2013-01-22 | Silicon Laboratories Inc. | Integrated CMOS porous sensor |
CN102854229A (en) * | 2004-04-02 | 2013-01-02 | 硅实验室公司 | Integrated electronic sensor |
JP2006100385A (en) | 2004-09-28 | 2006-04-13 | Rohm Co Ltd | Semiconductor device |
US11842972B2 (en) | 2004-09-28 | 2023-12-12 | Rohm Co., Ltd. | Semiconductor device with a semiconductor chip connected in a flip chip manner |
KR100855819B1 (en) * | 2004-10-08 | 2008-09-01 | 삼성전기주식회사 | MEMS's package having metal-sealing member |
US7327044B2 (en) * | 2005-01-21 | 2008-02-05 | Fox Electronics | Integrated circuit package encapsulating a hermetically sealed device |
JP2006217226A (en) * | 2005-02-03 | 2006-08-17 | Matsushita Electric Ind Co Ltd | Surface acoustic wave element and manufacturing method thereof |
JP4645233B2 (en) * | 2005-03-03 | 2011-03-09 | パナソニック株式会社 | Surface acoustic wave device |
US8143095B2 (en) * | 2005-03-22 | 2012-03-27 | Tessera, Inc. | Sequential fabrication of vertical conductive interconnects in capped chips |
WO2006106831A1 (en) * | 2005-04-01 | 2006-10-12 | Matsushita Electric Industrial Co., Ltd. | Surface acoustic wave device and method for manufacturing same |
US7038321B1 (en) * | 2005-04-29 | 2006-05-02 | Delphi Technologies, Inc. | Method of attaching a flip chip device and circuit assembly formed thereby |
KR100661297B1 (en) * | 2005-09-14 | 2006-12-26 | 삼성전기주식회사 | Rigid-flexible printed circuit board for package on package, and manufacturing method |
DE102005044216A1 (en) * | 2005-09-15 | 2007-03-29 | Smartrac Technology Ltd. | Chip module and method for producing a chip module |
EP1929285B1 (en) * | 2005-09-30 | 2017-02-22 | Silicon Laboratories Inc. | An integrated electronic sensor and method for its production |
JP4585419B2 (en) | 2005-10-04 | 2010-11-24 | 富士通メディアデバイス株式会社 | Surface acoustic wave device and manufacturing method thereof |
JP4811232B2 (en) * | 2005-11-02 | 2011-11-09 | パナソニック株式会社 | Electronic component package |
JP4779581B2 (en) * | 2005-11-08 | 2011-09-28 | パナソニック株式会社 | Electronic component package |
JP4524474B2 (en) * | 2005-11-17 | 2010-08-18 | 富士通メディアデバイス株式会社 | Elastic wave device and manufacturing method thereof |
US7936062B2 (en) * | 2006-01-23 | 2011-05-03 | Tessera Technologies Ireland Limited | Wafer level chip packaging |
US20070190747A1 (en) * | 2006-01-23 | 2007-08-16 | Tessera Technologies Hungary Kft. | Wafer level packaging to lidded chips |
JP4872589B2 (en) * | 2006-02-07 | 2012-02-08 | パナソニック株式会社 | Electronic component package, electronic component and manufacturing method thereof |
US7154283B1 (en) | 2006-02-22 | 2006-12-26 | Avery Dennison Corporation | Method of determining performance of RFID devices |
JP4811233B2 (en) * | 2006-02-27 | 2011-11-09 | パナソニック株式会社 | Electronic component package |
US20080002460A1 (en) * | 2006-03-01 | 2008-01-03 | Tessera, Inc. | Structure and method of making lidded chips |
US8022554B2 (en) | 2006-06-15 | 2011-09-20 | Sitime Corporation | Stacked die package for MEMS resonator system |
JP5135769B2 (en) * | 2006-11-13 | 2013-02-06 | パナソニック株式会社 | Manufacturing method of surface acoustic wave device |
US7781852B1 (en) * | 2006-12-05 | 2010-08-24 | Amkor Technology, Inc. | Membrane die attach circuit element package and method therefor |
DE102006058010B9 (en) * | 2006-12-08 | 2009-06-10 | Infineon Technologies Ag | Semiconductor device with cavity structure and manufacturing method |
US8604605B2 (en) | 2007-01-05 | 2013-12-10 | Invensas Corp. | Microelectronic assembly with multi-layer support structure |
JP5117083B2 (en) * | 2007-03-09 | 2013-01-09 | 太陽誘電株式会社 | Elastic wave device and manufacturing method thereof |
JP5133598B2 (en) * | 2007-05-17 | 2013-01-30 | 日東電工株式会社 | Thermosetting adhesive sheet for sealing |
WO2009057699A1 (en) * | 2007-10-30 | 2009-05-07 | Kyocera Corporation | Elastic wave device |
CN101911485B (en) | 2008-01-17 | 2014-07-09 | 株式会社村田制作所 | Piezoelectric device |
JP5297859B2 (en) * | 2009-03-27 | 2013-09-25 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
JP5029704B2 (en) * | 2010-01-20 | 2012-09-19 | 株式会社村田製作所 | Elastic wave duplexer |
JP4947156B2 (en) * | 2010-01-20 | 2012-06-06 | 株式会社村田製作所 | Elastic wave duplexer |
JP5553694B2 (en) * | 2010-06-30 | 2014-07-16 | 京セラクリスタルデバイス株式会社 | Method for manufacturing piezoelectric vibrator |
WO2012124539A1 (en) * | 2011-03-11 | 2012-09-20 | 株式会社村田製作所 | Electronic component, and method for producing same |
US8786076B2 (en) * | 2011-03-21 | 2014-07-22 | Stats Chippac, Ltd. | Semiconductor device and method of forming a thermally reinforced semiconductor die |
US8691609B1 (en) | 2011-09-30 | 2014-04-08 | Silicon Laboratories Inc. | Gas sensor materials and methods for preparation thereof |
US9164052B1 (en) | 2011-09-30 | 2015-10-20 | Silicon Laboratories Inc. | Integrated gas sensor |
US8669131B1 (en) | 2011-09-30 | 2014-03-11 | Silicon Laboratories Inc. | Methods and materials for forming gas sensor structures |
US8852513B1 (en) | 2011-09-30 | 2014-10-07 | Silicon Laboratories Inc. | Systems and methods for packaging integrated circuit gas sensor systems |
JP5815640B2 (en) * | 2012-12-11 | 2015-11-17 | サムソン エレクトロ−メカニックス カンパニーリミテッド. | Manufacturing method of electronic components. |
US9793877B2 (en) * | 2013-12-17 | 2017-10-17 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Encapsulated bulk acoustic wave (BAW) resonator device |
WO2015098694A1 (en) * | 2013-12-26 | 2015-07-02 | 株式会社村田製作所 | Elastic wave device, and production method therefor |
WO2017034515A1 (en) * | 2015-08-21 | 2017-03-02 | Hewlett-Packard Development Company, L.P. | Circuit package |
US9761544B1 (en) * | 2015-11-13 | 2017-09-12 | Noda Screen Co., Ltd. | Semiconductor device |
JP6718837B2 (en) * | 2016-04-01 | 2020-07-08 | スカイワークスフィルターソリューションズジャパン株式会社 | Electronic component and manufacturing method thereof, and electronic device and manufacturing method thereof |
KR20180064175A (en) * | 2016-12-05 | 2018-06-14 | 삼성전기주식회사 | Acoustic wave filter device |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3885173A (en) | 1973-10-09 | 1975-05-20 | Magnavox Co | Apparatus and method for coupling an acoustical surface wave device to an electronic circuit |
DE2929339A1 (en) * | 1978-07-24 | 1980-02-14 | Citizen Watch Co Ltd | SEMICONDUCTOR ARRANGEMENT |
JPS58138115A (en) * | 1982-02-12 | 1983-08-16 | Murata Mfg Co Ltd | Chip-shaped piezoelectric oscillating component |
JPH02111113A (en) * | 1988-10-19 | 1990-04-24 | Seiko Electronic Components Ltd | Surface mount type piezoelectric vibrator |
JPH04196612A (en) * | 1990-11-26 | 1992-07-16 | Citizen Watch Co Ltd | Method of fixing vibrator |
JP3207222B2 (en) | 1991-08-29 | 2001-09-10 | 株式会社東芝 | Electronic component equipment |
JPH05291864A (en) * | 1992-04-10 | 1993-11-05 | Matsushita Electric Ind Co Ltd | Sample-and hold circuit element mount circuit and its manufacture |
US5459368A (en) * | 1993-08-06 | 1995-10-17 | Matsushita Electric Industrial Co., Ltd. | Surface acoustic wave device mounted module |
JP3301262B2 (en) * | 1995-03-28 | 2002-07-15 | 松下電器産業株式会社 | Surface acoustic wave device |
TW520816U (en) | 1995-04-24 | 2003-02-11 | Matsushita Electric Ind Co Ltd | Semiconductor device |
JP2763020B2 (en) * | 1995-04-27 | 1998-06-11 | 日本電気株式会社 | Semiconductor package and semiconductor device |
JP3328102B2 (en) * | 1995-05-08 | 2002-09-24 | 松下電器産業株式会社 | Surface acoustic wave device and method of manufacturing the same |
KR19990028493A (en) * | 1995-06-30 | 1999-04-15 | 니시무로 타이죠 | Electronic component and method of production thereof |
JP3329175B2 (en) | 1996-03-11 | 2002-09-30 | 松下電器産業株式会社 | Surface acoustic wave device and method of manufacturing the same |
JPH1174755A (en) * | 1997-08-29 | 1999-03-16 | Kyocera Corp | Surface acoustic wave device |
JP3514361B2 (en) * | 1998-02-27 | 2004-03-31 | Tdk株式会社 | Chip element and method of manufacturing chip element |
US5969461A (en) * | 1998-04-08 | 1999-10-19 | Cts Corporation | Surface acoustic wave device package and method |
-
1998
- 1998-02-27 JP JP06451198A patent/JP3514361B2/en not_active Expired - Fee Related
-
1999
- 1999-02-22 US US09/255,018 patent/US6181015B1/en not_active Expired - Fee Related
- 1999-02-23 EP EP99103439A patent/EP0939485A1/en not_active Withdrawn
-
2001
- 2001-01-05 US US09/754,327 patent/US6417026B2/en not_active Expired - Fee Related
Cited By (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7011986B2 (en) | 2002-04-12 | 2006-03-14 | Infineon Technologies Ag | Method for manufacturing a housing for a chip with a micromechanical structure |
DE10216267B4 (en) * | 2002-04-12 | 2005-04-14 | Infineon Technologies Ag | Method for producing a housing for a chip with a micromechanical structure |
US20050106785A1 (en) * | 2002-04-12 | 2005-05-19 | Frank Daeche | Method for manufacturing a housing for a chip with a micromechanical structure |
DE10216267A1 (en) * | 2002-04-12 | 2003-10-30 | Infineon Technologies Ag | Method for producing a housing for a chip with a micromechanical structure |
DE10228593A1 (en) * | 2002-06-26 | 2004-01-15 | Infineon Technologies Ag | Electronic component with a package |
US7319598B2 (en) | 2002-06-26 | 2008-01-15 | Infineon Technologies Ag | Electronic component with a housing package |
US20060126313A1 (en) * | 2002-06-26 | 2006-06-15 | Rainer Steiner | Electronic component with a housing package |
US7037844B2 (en) | 2002-10-02 | 2006-05-02 | Infineon Technologies Ag | Method for manufacturing a housing for a chip having a micromechanical structure |
DE10246101B4 (en) * | 2002-10-02 | 2005-12-01 | Infineon Technologies Ag | Method for producing a housing for a chip with a micromechanical structure |
DE10246101A1 (en) * | 2002-10-02 | 2004-04-15 | Infineon Technologies Ag | Method for producing a housing for a chip with a micromechanical structure |
DE10256116B4 (en) * | 2002-11-29 | 2005-12-22 | Infineon Technologies Ag | Electronic component and method for producing the same |
US7061098B2 (en) | 2002-11-29 | 2006-06-13 | Infineon Technologies Ag | Electronic component and method for its production |
DE10256116A1 (en) * | 2002-11-29 | 2004-07-08 | Infineon Technologies Ag | Semiconductor wafer manufacture for micro-electromechanical system, by applying sacrificial layer to active area, leaving openings at edges of active layer, and applying conductive material |
US20060234476A1 (en) * | 2002-11-29 | 2006-10-19 | Andreas Meckes | Electronic component and method for its production |
US7259500B2 (en) | 2004-07-14 | 2007-08-21 | Murata Manufacturing Co., Ltd. | Piezoelectric device |
US20060192462A1 (en) * | 2004-07-14 | 2006-08-31 | Takashi Iwamoto | Piezoelectirc device |
US11869696B2 (en) | 2006-08-09 | 2024-01-09 | Coilcraft, Incorporated | Electronic component |
US9318251B2 (en) | 2006-08-09 | 2016-04-19 | Coilcraft, Incorporated | Method of manufacturing an electronic component |
US10319507B2 (en) | 2006-08-09 | 2019-06-11 | Coilcraft, Incorporated | Method of manufacturing an electronic component |
US12094633B2 (en) | 2006-08-09 | 2024-09-17 | Coilcraft, Incorporated | Method of manufacturing an electronic component |
US20100219717A1 (en) * | 2007-11-28 | 2010-09-02 | Murata Manufacturing Co., Ltd. | Acoustic wave device |
US8120230B2 (en) * | 2007-11-28 | 2012-02-21 | Murata Manufacturing Co., Ltd. | Acoustic wave device |
US10096763B2 (en) | 2012-03-26 | 2018-10-09 | Murata Manufacturing Co., Ltd. | Elastic wave device and method for manufacturing same |
US9748919B2 (en) | 2012-11-13 | 2017-08-29 | Murata Manufacturing Co., Ltd. | Elastic wave device |
US20190081610A1 (en) * | 2016-07-01 | 2019-03-14 | Murata Manufacturing Co., Ltd. | Elastic wave device and electronic component |
US11764753B2 (en) * | 2016-07-01 | 2023-09-19 | Murata Manufacturing Co., Ltd. | Elastic wave device and electronic component |
WO2020134666A1 (en) * | 2018-12-26 | 2020-07-02 | 中芯集成电路(宁波)有限公司上海分公司 | Integrated method and integrated structure of control circuit and surface acoustic wave filter |
CN115485830A (en) * | 2020-05-29 | 2022-12-16 | 高通股份有限公司 | Package comprising substrate, integrated device, and package layer with undercut |
Also Published As
Publication number | Publication date |
---|---|
JPH11251866A (en) | 1999-09-17 |
JP3514361B2 (en) | 2004-03-31 |
US6181015B1 (en) | 2001-01-30 |
EP0939485A1 (en) | 1999-09-01 |
US6417026B2 (en) | 2002-07-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6181015B1 (en) | Face-down mounted surface acoustic wave device | |
US6852561B2 (en) | Encapsulated surface acoustic wave component and method of collective fabrication | |
US7259500B2 (en) | Piezoelectric device | |
US6710682B2 (en) | Surface acoustic wave device, method for producing the same, and circuit module using the same | |
KR100730854B1 (en) | Manufacturing method of electronic component, electronic component, and electronic equipment | |
JP3981710B2 (en) | Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus | |
US7246421B2 (en) | Method for manufacturing surface acoustic wave device | |
US7518201B2 (en) | Method for encapsulating an electrical component, and surface acoustic wave device encapsulated using said method | |
US8334737B2 (en) | Acoustic wave device and electronic apparatus using the same | |
JP2005536879A (en) | SEALED ELECTRONIC COMPONENT AND METHOD FOR MANUFACTURING THE ELECTRONIC COMPONENT | |
JP2012182604A (en) | Elastic wave filter component | |
US6467139B1 (en) | Mounting structure and mounting method for surface acoustic wave element | |
JP2004259988A (en) | Capacitor element and its manufacturing method, semiconductor device and substrate therefor | |
JP2001298115A (en) | Semiconductor device, manufacturing method for the same, circuit board as well as electronic equipment | |
JP6715672B2 (en) | Circuit module | |
JP5521417B2 (en) | Elastic wave device and electronic device using the same | |
JP2004153412A (en) | Surface acoustic wave device and manufacturing method thereof | |
JP2011023929A (en) | Acoustic wave device and electronic apparatus using the same | |
JP4802681B2 (en) | Electronic component, manufacturing method thereof, and electronic device | |
CN218998030U (en) | Chip-scale wave filter packaging structure | |
WO2022065247A1 (en) | Electronic component module and method for manufacturing same | |
JP2010212379A (en) | Electronic component module, and method of manufacturing the same | |
JPS586951B2 (en) | electronic circuit equipment | |
JP2000252787A (en) | Surface acoustic wave device and package for the surface acoustic wave device | |
JP6557481B2 (en) | Electronic equipment |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140709 |