US10109486B2 - Cut first self-aligned litho-etch patterning - Google Patents
Cut first self-aligned litho-etch patterning Download PDFInfo
- Publication number
- US10109486B2 US10109486B2 US15/633,152 US201715633152A US10109486B2 US 10109486 B2 US10109486 B2 US 10109486B2 US 201715633152 A US201715633152 A US 201715633152A US 10109486 B2 US10109486 B2 US 10109486B2
- Authority
- US
- United States
- Prior art keywords
- layer
- shapes
- cut
- integrated chip
- hard mask
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 238000000059 patterning Methods 0.000 title description 5
- 238000001465 metallisation Methods 0.000 claims description 3
- 238000000034 method Methods 0.000 abstract description 92
- 239000000463 material Substances 0.000 description 49
- 125000006850 spacer group Chemical group 0.000 description 45
- 239000000758 substrate Substances 0.000 description 35
- 229920002120 photoresistant polymer Polymers 0.000 description 34
- 238000005530 etching Methods 0.000 description 30
- 238000000206 photolithography Methods 0.000 description 26
- 230000000873 masking effect Effects 0.000 description 16
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 12
- 230000000903 blocking effect Effects 0.000 description 11
- 238000010586 diagram Methods 0.000 description 9
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 8
- 238000001459 lithography Methods 0.000 description 8
- 239000004065 semiconductor Substances 0.000 description 8
- 229910052710 silicon Inorganic materials 0.000 description 8
- 239000010703 silicon Substances 0.000 description 8
- 238000005516 engineering process Methods 0.000 description 7
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 3
- 229910052799 carbon Inorganic materials 0.000 description 3
- 229910052751 metal Inorganic materials 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 238000007740 vapor deposition Methods 0.000 description 3
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 230000004075 alteration Effects 0.000 description 2
- 238000003491 array Methods 0.000 description 2
- 238000000226 double patterning lithography Methods 0.000 description 2
- 229910052739 hydrogen Inorganic materials 0.000 description 2
- 239000001257 hydrogen Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000003252 repetitive effect Effects 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 230000001747 exhibiting effect Effects 0.000 description 1
- 238000001900 extreme ultraviolet lithography Methods 0.000 description 1
- 238000005286 illumination Methods 0.000 description 1
- 238000005240 physical vapour deposition Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium(II) oxide Chemical compound [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0337—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0332—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their composition, e.g. multilayer masks, materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0335—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by their behaviour during the process, e.g. soluble masks, redeposited masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0338—Process specially adapted to improve the resolution of the mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/34—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies not provided for in groups H01L21/0405, H01L21/0445, H01L21/06, H01L21/16 and H01L21/18 with or without impurities, e.g. doping materials
- H01L21/46—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/428
- H01L21/461—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/428 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76816—Aspects relating to the layout of the pattern or to the size of vias or trenches
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
- H10B10/18—Peripheral circuit regions
Definitions
- ICs integrated circuits
- components e.g., transistor devices
- lithographic resolution the ability to scale the size of components within an integrated chip is driven by lithographic resolution.
- tool vendors have been unable to decrease the wavelength of photolithography exposure tools (e.g., to successfully implement EUV lithography), so that developing technology nodes often have minimum feature sizes smaller than the wavelength of illumination used in the photolithography tools.
- Double patterning lithography has become one of the most promising lithography technologies for printing critical design layers (e.g., polysilicon, thin metal routing, etc.) in sub-22 nm technology nodes.
- critical design layers e.g., polysilicon, thin metal routing, etc.
- some double patterning technologies e.g., litho-etch, litho-etch
- SADP self-aligned double patterning
- FIG. 1 illustrates some embodiments of a flow diagram of a method of performing a self-aligned litho-etch (SALE) process.
- SALE self-aligned litho-etch
- FIG. 2 illustrates some embodiments of an integrated chip formed according to the method of performing a self-aligned litho-etch process.
- FIG. 3 illustrates some embodiments of a flow diagram of a method of performing a self-aligned litho-etch process.
- FIGS. 4-11 illustrate some embodiments of exemplary substrates showing a method of performing a self-aligned litho-etch process.
- FIG. 12 illustrates some alternative embodiments of a flow diagram of a method of performing a self-aligned litho-etch process.
- FIGS. 13-20 illustrate some embodiments of exemplary substrates showing a method of performing a self-aligned litho-etch process.
- FIG. 21 illustrates a block diagram of some embodiments of a mask generation tool configured to perform self-aligned a litho-etch process.
- SADP Self-aligned double patterning
- SRAM memory array bit lines and/or control lines allows for a spacer layer to be formed on sidewalls of minimum pitch openings in a patterned photoresist layer formed over a substrate during a first photolithography process.
- the patterned photoresist layer can be removed using a second photolithography process, leaving spacers separated by a space smaller than that achievable by the first photolithography process (e.g., since there are two spacers within a line).
- the substrate can be selectively patterned according to the spacer layer to form a dense array of lines.
- a cut mask may be used to form line-end to line-end spaces in the dense array of lines.
- current SADP processes provide for end-to-end spaces between shapes formed using the second photolithography process that are larger than the end-to-end spaces between shapes formed using the first photolithography process. This is because cuts of shapes formed by the first photolithography process are performed before the shapes are lithographically formed, thereby providing for a space that can be defined by a spacer material.
- cuts formed by the second photolithography process are determined by the photolithography process and therefore are limited by photo resist worse top loss profile.
- the end-to-end space achieved by the second photolithography process should be reduced.
- the method comprises providing a substrate having a multi-layer hard mask having a first layer and an underlying second layer.
- a first cut layer is formed over the substrate.
- a first plurality of openings, cut according to the first cut layer, are formed to expose the second layer at a first plurality of positions corresponding to a first plurality of shapes of a SALE design layer.
- a spacer material is deposited onto sidewalls of the multi-layer hard mask to form a second cut layer.
- a second plurality of openings, cut according to the second cut layer, are formed to expose the second layer at a second plurality of positions corresponding to a second plurality of shapes of the SALE design layer.
- the second layer is etched according to the first and second plurality of openings.
- FIG. 1 illustrates some embodiments of a flow diagram of a method 100 of performing a self-aligned litho-etch (SALE) process.
- the method 100 comprises a ‘cut first’ method since it increases a line-end space defined by a first cut layer formed prior to forming openings in a multi-layer hard mask that correspond to a first plurality of shapes of a SALE design layer.
- a substrate is provided.
- the substrate may comprise one or more dielectric layers disposed over a semiconductor body.
- the substrate further comprises a multi-layer hard mask disposed over the one or more dielectric layers.
- the multi-layer hard mask may comprise a first layer and an underlying second layer.
- a first cut layer is selectively formed over the substrate to define a first cut position for a first plurality of shapes of a self-aligned litho-etch (SALE) design layer.
- the first cut layer is configured to define spaces, or ‘cuts’, in the first plurality of shapes along a line-end, so as to form an end-to-end space between lines defined by the first plurality of shapes.
- the first cut layer is formed by depositing a blocking layer over the multi-layer hard mask.
- a first plurality of openings which are cut according to the first cut layer, are formed to expose the second layer of the multi-layer hard mask.
- the multi-layer hard mask is etched according to a first patterned photoresist layer and the first cut layer to form the first plurality of openings.
- a spacer material is selectively formed over the substrate to provide a second cut layer defining a second cut position for a second plurality of shapes of the SALE design layer.
- the second cut layer is configured to ‘cut’ the second plurality of shapes along a line-end to form an end-to-end space between lines defined by the second plurality of shapes.
- the first plurality of shapes are interleaved between the second plurality of shapes.
- the second cut layer is formed by forming a second cut layer opening within the multi-layer hard mask, at 110 .
- a spacer material is then formed within the second cut layer opening to form the second cut layer, at 112 .
- a second plurality of openings which are cut according to the second cut layer, are formed to expose the second layer of the multi-layer hard mask.
- the multi-layer hard mask is etched according to a second patterned photoresist layer and the spacer material comprising the second cut layer to form the second plurality of openings.
- the second layer of the multi-layer hard mask may be selectively etched according to the first plurality of openings and the second plurality of openings.
- one or more of the dielectric layers of the substrate may be subsequently etched according to the second layer of the multi-layer hard mask.
- method 100 provides for end-to-end spaces of the first and second plurality of shapes that are not limited by photolithography resolution.
- FIG. 2 illustrates some embodiments of an integrated chip 200 formed according to the method of performing a self-aligned litho-etch process.
- the integrated chip 200 comprises a first plurality of shapes 204 and a second plurality of shapes 206 disposed on an integrated chip die 202 .
- the first plurality of shapes 204 and the second plurality of shapes 206 are comprised within a SALE design layer (i.e., a design layer formed using a SALE lithography process).
- the first plurality of shapes 204 may be formed using a first photolithography process of a SALE process
- the second plurality of shapes 206 may be formed using a second photolithography process of the SALE process.
- the SALE design layer may comprise a gate layer or a back-end-of-the-line metallization layer, for example.
- Shapes from the first plurality of shapes 204 and the second plurality of shapes 206 may be separated in a first direction 208 by a space S that is less than a minimum space achievable using a single photomask (i.e., a G0-space).
- a shape 204 a of the first plurality of shapes is located along a first line 205 extending in a second direction 210 and adjacent shapes, 206 a and 206 b , of the second plurality of shapes 206 are located along a second line 207 extending in the second direction 210 .
- Shapes 206 a and 206 b are separated from shape 204 a in the first direction 208 by a space S less than a G0-space.
- Two or more of the first plurality of shapes 204 aligned in the second direction 210 are disposed in a pattern having a first end-to-end space of S 1 .
- Two or more of the second plurality of shapes 206 aligned in the second direction 210 are disposed in a pattern having a second end-to-end space of S 2 .
- the ratio of the first and second end-to-end spaces S 1 :S 2 is approximately equal to 2.5:1.
- integrated chip 200 may comprise an SRAM (static-random access memory) array, wherein the first plurality of shapes 204 and the second plurality of shapes 206 comprise a plurality of bit lines. In other embodiments, integrated chip 200 may comprise an SRAM (static-random access memory) array, wherein the first plurality of shapes 204 and the second plurality of shapes 206 comprise a plurality of control lines. In yet other embodiments, integrated chip 200 may comprise a back-end-of-the-line routing section or a transistor gate section.
- SRAM static-random access memory
- FIG. 3 illustrates some embodiments of a flow diagram of a method 300 of performing a self-aligned litho-etch process.
- a substrate comprising a multi-layer hard mask overlying a semiconductor body.
- the multi-layer hard mask comprises a tri-layer hard mask having an upper-layer, a central-layer, and a lower-layer.
- a first cut layer is selectively formed over the multi-layer hard mask to define a first cut position for a first plurality of shapes of a SALE design layer formed using a first photolithography process of a SALE process.
- the first cut layer corresponds to a first cut layer configured to cut the first plurality of shapes along a line end to form an end-to-end space between lines defined by the first plurality of shapes.
- the first cut layer may comprise a blocking layer disposed onto the multi-layer hard mask.
- the SALE design layer may be comprised an SRAM (static random access memory) array.
- a second cut layer opening is selectively formed within the multi-layer hard mask to define a second cut position for a second plurality of shapes of the SALE design layer formed using a second photolithography process of the SALE process.
- the second cut layer opening defines a position of a second cut layer configured to cut the second plurality of shapes along a line end to form an end-to-end space between lines defined by the second plurality of shapes.
- the second cut layer opening may comprise an opening in the upper-layer of the multi-layer hard mask.
- a first pattern transfer layer is formed over the first cut layer and the second cut layer opening.
- a first masking layer is formed over the first pattern transfer layer.
- the first masking layer may comprise a first patterned photoresist layer.
- the multi-layer hard mask is selectively etched according to the first masking layer and the first cut layer to form a first plurality of openings in the multi-layer hard mask corresponding to the first plurality of shapes.
- the upper-layer of the multi-layer hard mask is selectively etched according to the first masking layer and the first cut layer via the first pattern transfer layer to form the first plurality of openings in the upper-layer.
- the first masking layer, the first pattern transfer layer, and the first cut layer are removed.
- a spacer material is selectively formed to fill the second cut layer opening in the multi-layer hard mask to form a second cut layer, and onto the sidewalls of the etched multi-layer hard mask.
- a second pattern transfer layer is formed over the spacer material.
- a second masking layer is formed at a position overlying the second pattern transfer layer.
- the second masking layer may comprise a second patterned photoresist layer.
- the multi-layer hard mask is selectively etched according to the second masking layer and spacer material comprising the second cut layer to form a second plurality of openings corresponding to the second plurality of shapes.
- the second plurality of openings are defined by the multi-layer hard mask and the spacer material disposed onto sidewalls of the etched multi-layer hard mask.
- an upper-layer of the multi-layer hard mask is selectively etched according to the second masking layer via the second pattern transfer layer to form the second plurality of openings in the upper-layer.
- the central-layer of the multi-layer hard mask is selectively etched according to the first and second plurality of openings.
- the lower-layer of the multi-layer hard mask may be selectively etched according to the central-layer of the multi-layer hard mask, and the underlying substrate (e.g., one or more dielectric layers) may be further etched according to the lower-layer (e.g., to form openings for a thin metal layer).
- the underlying substrate e.g., one or more dielectric layers
- FIGS. 4-11 show some embodiments of substrates that illustrate the method 300 of performing a self-aligned litho-etch process. It will be appreciated that although FIGS. 4-11 are described with respect to method 300 , the illustrations are not limited to method 300 .
- FIG. 4 illustrates some embodiments of a cross-sectional view 400 (along cross-sectional line A-A′) and a corresponding top-view 418 of a substrate corresponding to acts 302 - 308 .
- a tri-layer hard mask 403 is disposed over a semiconductor body 402 .
- the tri-layer hard mask 403 comprises a lower-layer 404 , a central-layer 406 , and an upper-layer 408 .
- the lower-layer 404 comprises a titanium nitride (TiN) layer disposed over the semiconductor body 402 .
- the central-layer 406 comprises a TEOS layer disposed over the TiN layer.
- the upper-layer 408 comprises a silicon layer disposed over the TEOS layer.
- a first cut layer 410 is selectively formed over the tri-layer hard mask 403 to define a first cut position for a first plurality of shapes of a SALE design layer formed using a first photolithography process of the SALE lithography process.
- the first cut layer 410 is formed by depositing a layer of hard mask material onto the upper-layer 408 of the tri-layer hard mask 403 .
- the layer of hard mask material is then selectively etched to remove the hard mask material in areas excluding the first cut layer 410 .
- the hard mask material may be etched using a multi-step etching process.
- the hard mask material may be etched using a main etch with a first etching selectivity and an over etch with a much larger etching selectivity.
- the first cut layer 410 may be deposited by way of a vapor deposition technique (e.g., chemical vapor deposition, physical vapor deposition, etc.).
- the hard mask material is selectively etched using an etchant having an etching selectivity that causes the hard mask material to be etched faster than the upper-layer 408 of the tri-layer hard mask 403 .
- the etching selectivity allows for the hard mask material to be patterned without removing the underlying upper-layer 408 of the tri-layer hard mask 403 .
- the first cut layer 410 may comprise titanium nitride (TiN).
- the etching selectivity of TiN to an underlying silicon layer is 2.3 during a main etching step (i.e., the TiN layer etches 2.3 times faster than the Si layer).
- the first cut layer 410 may comprise titanium oxide (TiO) or other films exhibiting an etching selectivity of greater than 6 with respect to the upper-layer 408 (e.g., silicon) of the tri-layer hard mask 403 (i.e., etching 6 times faster than the upper-layer 408 ).
- TiO titanium oxide
- the upper-layer 408 e.g., silicon
- a second cut layer opening 412 is selectively formed within the tri-layer hard mask 403 to define a second cut position for a second plurality of shapes of the SALE design layer formed using a second photolithography process of a SALE lithography process.
- the second cut layer opening 412 is formed by selectively etching the upper-layer 408 of the tri-layer hard mask 403 to form an opening that exposes the underlying central-layer 406 .
- a first pattern transfer layer 413 is formed over the first cut layer 410 and the second cut layer opening 412 .
- the first pattern transfer layer 413 is configured to transfer a pattern from an overlying first photoresist layer to the upper-layer 408 of the tri-layer hard mask 403 .
- the first pattern transfer layer 413 may comprise a bottom layer 414 formed over the first cut layer 410 and the second cut layer opening 412 , and a middle layer 416 formed over the bottom layer 414 .
- the bottom layer 414 may comprise a carbon layer or a hydrogen layer deposited using a vapor deposition technique or a spin-on technique.
- the middle layer 416 may comprise a silicon oxide.
- FIG. 5 illustrates some embodiments of a cross-sectional view 500 of a substrate corresponding to act 310 .
- a first patterned photoresist layer 502 is formed over the first pattern transfer layer 413 .
- the first patterned photoresist layer 502 comprises openings 504 that correspond to locations of the first plurality of design shapes on the SALE design layer.
- the first patterned photoresist layer 502 may be deposited by way of a spin-coating process.
- the first patterned photoresist layer 502 is subsequently patterned by way of a photo-lithography process that selectively exposes the first patterned photoresist layer 502 to radiation having a pattern corresponding to a photomask. Selective areas of the first patterned photoresist layer 502 are subsequently removed by a developer to form the openings 504 .
- FIG. 6 illustrates some embodiments of a cross-sectional view 600 and a corresponding top-view 606 of a substrate corresponding to act 312 .
- the upper-layer 602 of the tri-layer hard mask 403 is etched according to the first patterned photoresist layer 502 and the first cut layer 410 to form a first plurality of openings 604 in the upper-layer 602 corresponding to the first plurality of shapes.
- Etching the tri-layer hard mask 403 selectively removes portions of the upper-layer 602 of the tri-layer hard mask 403 to form the first plurality of openings 604 , which expose the central-layer 406 .
- the first cut layer 410 comprises a blocking layer overlying the upper-layer 602 of the tri-layer hard mask 403 the underlying central-layer 406 of the tri-layer hard mask 403 is not exposed in the area of the first cut layer 410 .
- the second cut layer opening 412 comprises an opening in the upper-layer 602 , the underlying central-layer 406 is exposed in the area of second cut layer opening 412 .
- the upper-layer 602 of the tri-layer hard mask 403 is etched using an etchant having an etching selectivity that causes the upper-layer 602 to be etched faster than the first cut layer 410 .
- Such an etching selectivity allows for the upper-layer 602 to be patterned in areas not covered by the first cut layer 410 .
- the first cut layer 410 may comprise titanium nitride (TiN) and the upper-layer 602 may comprise silicon.
- the etching selectivity of the TiN to the underlying silicon is between approximately 6 and 20 during a main etching step (i.e., the silicon etches between 6 and 20 times faster than the TiN layer).
- the silicon may be etched using a multi-step etching process (e.g., a main etch with a first etching selectivity and an over etching step using a much larger etching selectivity).
- the upper-layer 602 may be etched via the first pattern transfer layer 413 .
- the middle layer 416 may be selectively etched according to the first patterned photoresist layer 502 to transfer the pattern of the first patterned photoresist layer 502 to the middle layer 416 .
- the bottom layer 414 is selectively etched according to the middle layer 416 to transfer the pattern of the middle layer 416 to the bottom layer 414 .
- the first pattern transfer layer 413 improves critical dimension (CD) control of the upper-layer 602 (e.g., roughness and verticalness of resist pattern that could affect the CD uniformity of final pattern are reduced).
- CD critical dimension
- the first plurality of openings 604 formed by etching the upper-layer 602 of the tri-layer hard mask 403 according to the first patterned photoresist layer 502 and the first cut layer intersect the second cut layer opening 412 to form an ‘H’ shaped opening in the upper-layer 602 of the tri-layer hard mask 403 .
- the first plurality of openings 604 further abut the first cut layer 410 in a manner such that the first cut layer 410 separates openings 604 a and 604 b.
- FIG. 7 illustrates some embodiments of a cross-sectional view 700 and a corresponding top-view 702 of a substrate corresponding to act 314 .
- the first cut layer 410 is removed.
- the first cut layer 410 may be removed by an etchant having an etching selectivity that etches first cut layer 410 faster than the upper-layer 602 of the multi-layer hard mask.
- removal of the first cut layer 410 results in the upper-layer 602 of the tri-layer hard mask 403 extending between openings 604 a and 604 b .
- the width of the upper-layer 602 of the tri-layer hard mask 403 between openings 604 a and 604 b is S 0 .
- FIG. 8 illustrates some embodiments of a cross-sectional view 800 and a corresponding top-view 808 of a substrate corresponding to act 314 .
- a spacer material 802 is formed onto sidewalls of openings in the etched upper-layer 602 of the tri-layer hard mask 403 .
- the spacer material 802 fills the second cut layer opening 412 in the multi-layer hard mask 403 to form a second cut layer 806 .
- the spacer material 802 may be formed by depositing spacer material over the substrate and by subsequently etching the spacer material to remove the spacer material from horizontal surfaces.
- the resulting spacer material 802 remains on sidewalls of the etched upper-layer 602 of the tri-layer hard mask 403 leaving reduced width openings 804 exposing the underlying central-layer 406 of the tri-layer hard mask 403 at locations defining the first plurality of shapes.
- the spacer material 802 forms a border around the openings 804 in the upper-layer 602 of the tri-layer hard mask 403 , thereby reducing the width of openings 804 exposing the central-layer 406 of the tri-layer hard mask 403 .
- the spacer material 802 forms a first end-to-end space S 1 between openings 804 a and 804 b.
- FIG. 9 illustrates some embodiments of a cross-sectional view 900 of a substrate corresponding to acts 318 - 320 .
- a second pattern transfer layer 901 is formed overly the spacer material 802 .
- the second pattern transfer layer 901 comprises a bottom layer 902 deposited over the spacer material 802 and a middle layer 904 deposited over the bottom layer 902 .
- a second patterned photoresist layer 906 is formed over the second pattern transfer layer 901 .
- the second patterned photoresist layer 906 comprises openings 908 that correspond to locations of the second plurality of shapes of the SALE design layer.
- FIG. 10 illustrates some embodiments of a cross-sectional view 1000 and a corresponding top-view 1006 of a substrate corresponding to act 322 .
- the upper-layer 1002 of the tri-layer hard mask 403 is selectively etched according to the second patterned photoresist layer 906 and the spacer material 802 comprising the second cut layer 806 to form a second plurality of openings 1004 corresponding to the second plurality of shapes.
- Etching the upper-layer 1002 removes portions of the upper-layer 1002 of the tri-layer hard mask 403 to form the second plurality of openings 1004 , which expose the central-layer 406 .
- the second cut layer 806 forms a second end-to-end space S 2 between openings 1004 a and 1004 b .
- a ratio of the first end-to-end space S 1 to the second end-to-end space S 2 is approximately equal to 2.5:1.
- FIG. 11 illustrates some embodiments of a cross-sectional view 1100 and a corresponding top-view 1108 of a substrate corresponding to act 324 .
- the central-layer 1102 of the tri-layer hard mask 403 is selectively etched according to the first and second plurality of openings, 604 and 1004 , defined by the upper-layer 1002 and the spacer material 802 , to respectively form openings 1104 and 1106 in the central-layer 1102 .
- FIG. 12 illustrates some alternative embodiments of a flow diagram of a method 1200 of performing a self-aligned litho-etch process.
- a substrate comprising a cut definition layer disposed over a multi-layer hard mask overlying a semiconductor body.
- the multi-layer hard mask comprises a tri-layer hard mask having an upper-layer, a central-layer, and a lower-layer.
- the cut definition layer may comprise a bottom layer, a middle layer, a hard mask layer, and a blocking layer.
- the middle layer and the blocking layer may comprise a first low-temperature film, while the hard mask layer may comprise a different second low-temperature film.
- a first cut layer is selectively formed over the cut definition layer to define a first cut position for a first plurality of shapes of a SALE design layer formed using a first photolithography process of a SALE process.
- the first cut layer may comprise a blocking layer disposed onto the hard mask layer.
- a second cut layer opening is selectively formed within the cut definition layer to define a second cut position for a second plurality of shapes of the SALE design layer formed using a second photolithography process of the SALE process.
- the second cut layer opening may comprise an opening in the hard mask layer.
- a first pattern transfer layer is formed over the first cut layer and the second cut layer opening.
- a first masking layer is formed over the first pattern transfer layer.
- the first masking layer may comprise a first patterned photoresist layer.
- the cut definition layer is selectively etched according to a first masking layer and the first cut layer. In some embodiments, the cut definition layer is selectively etched via the first pattern transfer layer.
- the first masking layer and the first pattern transfer layer are removed.
- the multi-layer hard mask is selectively etched according to the cut definition layer and the second cut layer to form a first plurality of openings in the multi-layer hard mask corresponding to the first plurality of shapes. Etching the multi-layer hard mask according to the second cut layer forms a multi-layer second cut layer opening in the multi-layer hard mask.
- the cut definition layer is removed.
- a spacer material is selectively formed to fill the multi-layer second cut layer opening to form a second cut layer, and onto the sidewalls of the etched multi-layer hard mask
- a second pattern transfer layer is formed over the spacer material.
- a second masking layer is formed over the second pattern transfer layer.
- the second masking layer may comprise a second patterned photoresist layer.
- the multi-layer hard mask is selectively etched according to the second masking layer and spacer material comprising the second cut layer to form a second plurality of openings corresponding to the second plurality of shapes.
- the second plurality of openings are defined by the multi-layer hard mask and the spacer material disposed onto sidewalls of the etched multi-layer hard mask.
- the multi-layer hard mask is selectively etched via the second pattern transfer layer to form the second plurality of openings in the upper-layer.
- the central-layer of the multi-layer hard mask is selectively etched according to the first and second plurality of opening.
- the lower-layer of the multi-layer hard mask may be selectively etched according to the central-layer of the multi-layer hard mask.
- the underlying substrate e.g., one or more dielectric layers
- the lower-layer may be further etched according to the lower-layer (e.g., to form openings for a thin metal layer).
- FIGS. 13-20 show some embodiments of substrates that illustrate the method 1200 of performing a self-aligned litho-etch process. It will be appreciated that although FIGS. 13-20 are described with respect to method 1200 , the illustrations are not limited to method 1200 .
- FIG. 13 illustrates some embodiments of a cross-sectional view 1300 and a corresponding to acts 1202 - 1206 .
- a tri-layer hard mask 403 is disposed over a semiconductor body 402 .
- the tri-layer hard mask 403 comprises a lower-layer 404 , a central-layer 406 , and an upper-layer 1302 .
- the lower-layer 404 comprises a titanium nitride (TiN) layer disposed over the semiconductor body 402 .
- the central-layer 406 comprises a TEOS layer disposed over the TiN layer.
- the upper-layer 1302 of comprises a silicon layer disposed over the TEOS layer.
- a cut definition layer 1301 is disposed over the tri-layer hard mask 403 .
- the cut definition layer 1301 comprises a bottom layer 1304 , a middle layer 1306 , a hard mask layer 1308 , and a blocking layer 1310 .
- the bottom layer 1304 comprises a carbon layer.
- the middle layer 1306 and the blocking layer 1310 may comprise a first low-temperature film, while the hard mask layer 1308 comprises a different, second low-temperature film.
- the first low-temperature film of the middle layer 1306 and the blocking layer 1310 comprise a low-temperature oxide film.
- the second low-temperature film of the hard mask layer 1308 comprises a low-temperature TiN film.
- the low-temperature oxide film and the low-temperature TiN film are formed at a temperature having a range of between approximately 100° C. and approximately 200° C.
- the first low-temperature film and the second low-temperature film may comprise other materials having an etching selectivity of greater than 6 (i.e., the first low-temperature film etches more than 6 times faster than the second low-temperature film).
- the blocking layer is selectively etched to form a first cut layer disposed over the hard mask layer 1308 .
- the first cut layer defines a first cut position for a first plurality of shapes of a SALE design layer formed using a first photolithography process of a SALE lithography process.
- a second cut layer opening 1312 is selectively formed within the hard mask layer 1308 to define a second cut position for a second plurality of shapes of the SALE design layer formed using a second photolithography process of the SALE lithography process.
- the second cut layer opening 1312 is formed by selectively etching the hard mask layer 1308 to form an opening.
- FIG. 14 illustrates some embodiments of a cross-sectional view 1400 of a substrate corresponding to acts 1208 - 1210 .
- a first pattern transfer layer 1401 is formed over the first cut layer 1310 and the second cut layer opening 1312 .
- a first patterned photoresist layer 1406 is formed over the first pattern transfer layer 1401 .
- the first patterned photoresist layer 1406 comprises openings 1408 that correspond to locations of the first plurality of shapes.
- the first pattern transfer layer 1401 is configured to transfer a pattern from an overlying first patterned photoresist layer 1406 to the hard mask layer 1308 .
- the first pattern transfer layer 1401 may comprise a bottom layer 1402 formed over the first cut layer 1310 and the second cut layer opening 1312 , and a middle layer 1404 formed over the bottom layer 1402 .
- the bottom layer 1402 may comprise a carbon layer or a hydrogen layer deposited using a vapor deposition technique or a spin-on technique.
- the middle layer 1404 may comprise a silicon oxide layer.
- FIG. 15 illustrates some embodiments of a cross-sectional view 1500 and a corresponding top-view 1506 of a substrate corresponding to act 1212 .
- hard mask layer 1502 (e.g., corresponding to 1308 ) is etched according to the first patterned photoresist layer 1406 and the first cut layer 1310 . Etching the hard mask layer 1502 selectively removes portions of the hard mask layer 1502 to form openings 1504 that expose middle layer 1306 . Since the first cut layer 1310 comprises a blocking layer overlying the hard mask layer 1308 , the middle layer 1306 is not exposed in the area of the first cut layer 1310 . Since the second cut layer opening 1312 comprises an opening in hard mask layer 1308 , the middle layer 1306 is exposed in the area of second cut layer opening 1312 .
- the openings 1504 formed by etching the hard mask layer 1308 of the tri-layer hard mask 403 according to the first patterned photoresist layer 1406 intersect the second cut layer opening 1312 to form an ‘H’ shaped opening in the hard mask layer 1308 .
- the openings 1504 further abut the first cut layer 1310 , in a manner such that the first cut layer 1310 separates openings 1504 a and 1504 b.
- FIG. 16 illustrates some embodiments of a cross-sectional view 1600 and a corresponding top-view 1608 of a substrate corresponding to act 1214 - 1218 .
- upper-layer 1602 of the tri-layer hard mask 403 is selectively etched according to the cut definition layer 1301 causing openings in the hard mask layer 1308 to be transferred as a first plurality of openings 1604 in the upper-layer 1602 , which correspond to the first plurality of shapes.
- the cut definition layer 1301 is then removed.
- the resulting upper-layer 1602 of the tri-layer hard mask 403 extends between openings 1604 a and 1604 b.
- FIG. 17 illustrates some embodiments of a cross-sectional view 1700 and a corresponding top-view 1704 of a substrate corresponding to act 1220 .
- a spacer material 802 is formed onto sidewalls of the etched upper-layer 1602 of the tri-layer hard mask 403 .
- the spacer material 802 fills the second cut layer opening 1312 in the multi-layer hard mask 403 to form a second cut layer 1702 .
- the spacer material 802 may be formed by depositing spacer material over the substrate and by subsequently etching the spacer material to remove the spacer material from horizontal surfaces.
- the resulting spacer material 802 remains on sidewalls of the etched upper-layer 1602 of the tri-layer hard mask 403 leaving a reduced width opening 804 exposing the underlying central-layer 406 of the tri-layer hard mask 403 at locations defining the first plurality of shapes.
- the spacer material 802 forms a border around the openings 1606 in the upper-layer 1602 of the tri-layer hard mask 403 , thereby reducing the width of exposed regions of the middle-layer 406 of the tri-layer hard mask 403 .
- FIG. 18 illustrates some embodiments of a cross-sectional view 1800 of a substrate corresponding to acts 1222 - 1224 .
- a second pattern transfer layer 1801 is formed a position overlying the spacer material 802 .
- the second pattern transfer layer 1801 comprises a bottom layer 1802 deposited over the spacer material 802 , and a middle layer 1804 deposited over the bottom layer 1802 .
- a second patterned photoresist layer 1806 is formed over the second pattern transfer layer 1801 .
- the second patterned photoresist layer 1806 comprises openings 1808 that correspond to locations of the second plurality of shapes.
- FIG. 19 illustrates some embodiments of a cross-sectional view 1900 and a corresponding top-view 1906 of a substrate corresponding to act 1226 .
- the upper-layer 406 of the tri-layer hard mask 403 is selectively etched according to the second patterned photoresist layer 1806 and the spacer material 802 comprising the second cut layer 1702 .
- Etching the upper-layer 406 of the tri-layer hard mask 403 forms a second plurality of openings 1904 corresponding to the second plurality of shapes.
- the second plurality of openings 1904 that expose the underlying central-layer 406 of the tri-layer hard mask 403 .
- FIG. 20 illustrates some embodiments of a cross-sectional view 2000 and a corresponding top-view 2008 of a substrate corresponding to act 1228 .
- the central-layer 1102 of the tri-layer hard mask 403 is selectively etched according to the first and second plurality of openings, 804 and 1904 , defined by the upper-layer 1902 of the tri-layer hard mask 403 and the spacer material 802 , to respectively form openings 2004 and 2006 in the central-layer 2002 .
- FIG. 21 illustrates a block diagram of some embodiments of a mask generation tool 2100 configured to perform self-aligned a litho-etch process
- the mask generation tool 2100 comprises a memory element 2102 .
- the memory element 2102 may comprise an internal memory or a computer readable medium.
- the memory element 2102 is configured to store an integrated chip (IC) layout 2104 comprising a graphical representation of an integrated chip.
- the IC layout 2104 comprises a first plurality of shapes of a self-aligned litho-etch (SALE) design layer formed using a first SALE lithography process and a second plurality of shapes of the design layer formed using a second SALE lithography process.
- the SALE design layer may comprise a design layer within a static random access memory (SRAM) cell.
- the IC layout 2104 may comprise a GDS or GDSII file, a CIF file, an OASIS file, or other similar file formats.
- the memory element 2102 is further configured to store first cut layer data 2106 and second cut layer data 2108 .
- the first cut layer data 2106 defines a first cut position for the first plurality of shapes of the SALE design layer.
- the second cut layer data 2108 defines a second cut position for the second plurality of shapes of the SALE design layer.
- the memory element 2102 is further configured to store computer readable instructions 2110 .
- the computer readable instructions 2110 may provide for a method of operating one or more components of the mask generation tool according to a disclosed method (e.g., method 100 , 300 , or 1200 ).
- a mask cut placement tool 2112 is configured to access the IC layout 2104 and to determine a position of the first and second cut layers. For example, in some embodiments, the mask cut placement tool 2112 is configured to determine a location of a first cut within the first plurality of shapes from the first cut layer data 2106 , and to determine a location of a second cut within the first second of shapes from the second cut layer data 2108 .
- a mask writing tool 2114 is configured to access the first cut layer data 2106 and the second cut layer data 2108 . Based upon the first cut layer data 2106 , the mask writing tool 2114 is configured to generate a first cut mask. Based upon the second cut layer data 2108 , the mask writing tool 2114 is configured to generate a second cut mask. The first cut mask is configured to cut the first plurality of shapes and the second cut mask is configured to cut the second plurality of shapes.
- the present disclosure relates to a method and apparatus for performing a self-aligned litho-etch process.
- the present disclosure relates to an integrated chip.
- the integrated chip includes a first plurality of shapes of an integrated chip layer arranged along a first direction at a first pitch and comprising a first two shapes separated by a first end-to-end space along a second direction perpendicular to the first direction.
- the integrated chip further includes a second plurality of shapes of the integrated chip layer arranged along the first direction at a second pitch and comprising a second two shapes separated by a second end-to-end space along the second direction.
- a ratio of the first end-to-end space to the second end-to-end space is approximately equal to 2.5:1.
- the present disclosure relates to an integrated chip.
- the integrated chip includes a first plurality of shapes of an integrated chip layer arranged along a first direction and comprising a first two shapes separated by a first end-to-end space along a second direction perpendicular to the first direction.
- the integrated chip further includes a second plurality of shapes of the integrated chip layer arranged along the first direction at locations interleaved between adjacent ones of the first plurality of shapes, wherein the second plurality of shapes have a second two shapes separated by a second end-to-end space along the second direction.
- a ratio of the first end-to-end space to the second end-to-end space is approximately equal to 2.5:1.
- the present disclosure relates to a method of a self-aligned litho-etch (SALE) process.
- the method includes forming a first cut layer on a first cut definition layer over a multi-layer hard mask comprising an upper layer and a lower layer, and forming a cut layer opening within the first cut definition layer.
- the cut definition layer is etched according to a first patterned photoresist layer and the first cut layer, and the upper layer is etched according to the cut definition layer to form a first plurality of openings within the upper layer.
- a spacer material is deposited within the first plurality of openings and a second cut definition layer is formed over the upper layer and the spacer material.
- the second cut definition layer is etched according to a second patterned photoresist layer, and the upper-layer is etched according to the second cut definition layer to form a second plurality of openings within the upper layer.
- the lower-layer is etched according to the first plurality of openings and the second plurality of openings.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Inorganic Chemistry (AREA)
- Chemical & Material Sciences (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Drying Of Semiconductors (AREA)
- Semiconductor Memories (AREA)
Abstract
The present disclosure relates to an integrated chip formed by a self-aligned litho-etch process. In some embodiments, the integrated chip has a first plurality of shapes of an integrated chip layer arranged along a first direction at a first pitch. The first plurality of shapes include a first two shapes separated by a first end-to-end space along a second direction perpendicular to the first direction. A second plurality of shapes of the integrated chip layer are arranged along the first direction at a second pitch. The second plurality of shapes include a second two shapes separated by a second end-to-end space along the second direction. A ratio of the first end-to-end space to the second end-to-end space is approximately equal to 2.5:1.
Description
This Application is a Divisional of U.S. application Ser. No. 15/202,842 filed on Jul. 6, 2016, which is a Continuation of U.S. application Ser. No. 14/154,439 filed on Jan. 14, 2014 (now U.S. Pat. No. 9,425,049 issued on Aug. 23, 2016). The contents of the above-referenced matters are hereby incorporated by reference in their entirety.
The semiconductor industry has continually improved the speed and power of integrated circuits (ICs) by reducing the size of components (e.g., transistor devices) within the ICs. In large part, the ability to scale the size of components within an integrated chip is driven by lithographic resolution. However, in recent technology nodes tool vendors have been unable to decrease the wavelength of photolithography exposure tools (e.g., to successfully implement EUV lithography), so that developing technology nodes often have minimum feature sizes smaller than the wavelength of illumination used in the photolithography tools.
Double patterning lithography (DPL) has become one of the most promising lithography technologies for printing critical design layers (e.g., polysilicon, thin metal routing, etc.) in sub-22 nm technology nodes. However, some double patterning technologies (e.g., litho-etch, litho-etch) suffer from misalignment and overlay problems that degrade integrated chip performance. In recent years, self-aligned double patterning (SADP) has emerged as a double patterning technology that is able to avoid such misalignment and overlay errors.
The description herein is made with reference to the drawings, wherein like reference numerals are generally utilized to refer to like elements throughout, and wherein the various structures are not necessarily drawn to scale. In the following description, for purposes of explanation, numerous specific details are set forth in order to facilitate understanding. It may be evident, however, to one of ordinary skill in the art, that one or more aspects described herein may be practiced with a lesser degree of these specific details. In other instances, known structures and devices are shown in block diagram form to facilitate understanding.
Self-aligned double patterning (SADP) technologies have been useful in forming repetitive structures such as memory arrays (e.g., SRAM memory arrays). For example, the repetitive structure of SRAM memory array bit lines and/or control lines allows for a spacer layer to be formed on sidewalls of minimum pitch openings in a patterned photoresist layer formed over a substrate during a first photolithography process. After formation of the spacer layer on the sidewalls, the patterned photoresist layer can be removed using a second photolithography process, leaving spacers separated by a space smaller than that achievable by the first photolithography process (e.g., since there are two spacers within a line). The substrate can be selectively patterned according to the spacer layer to form a dense array of lines.
A cut mask may be used to form line-end to line-end spaces in the dense array of lines. However, current SADP processes provide for end-to-end spaces between shapes formed using the second photolithography process that are larger than the end-to-end spaces between shapes formed using the first photolithography process. This is because cuts of shapes formed by the first photolithography process are performed before the shapes are lithographically formed, thereby providing for a space that can be defined by a spacer material. In contrast, cuts formed by the second photolithography process are determined by the photolithography process and therefore are limited by photo resist worse top loss profile. To further decrease the size of an IC layout, such as an SRAM cell, the end-to-end space achieved by the second photolithography process should be reduced.
Accordingly, some aspects of the present disclosure relate to a method and apparatus for performing a self-aligned litho-etch process that provides for small line-end to line-end space. In some embodiments, the method comprises providing a substrate having a multi-layer hard mask having a first layer and an underlying second layer. A first cut layer is formed over the substrate. A first plurality of openings, cut according to the first cut layer, are formed to expose the second layer at a first plurality of positions corresponding to a first plurality of shapes of a SALE design layer. A spacer material is deposited onto sidewalls of the multi-layer hard mask to form a second cut layer. A second plurality of openings, cut according to the second cut layer, are formed to expose the second layer at a second plurality of positions corresponding to a second plurality of shapes of the SALE design layer. The second layer is etched according to the first and second plurality of openings. By forming the first and second cut layers prior to performing photolithography processes that form the first and second plurality of openings, the end-to-end spaces of the first and second plurality of shapes can be reduced since the end-to-end spaces are not limited by photolithography resolution.
At 102, a substrate is provided. In some embodiments, the substrate may comprise one or more dielectric layers disposed over a semiconductor body. In some embodiments, the substrate further comprises a multi-layer hard mask disposed over the one or more dielectric layers. The multi-layer hard mask may comprise a first layer and an underlying second layer.
At 104, a first cut layer is selectively formed over the substrate to define a first cut position for a first plurality of shapes of a self-aligned litho-etch (SALE) design layer. The first cut layer is configured to define spaces, or ‘cuts’, in the first plurality of shapes along a line-end, so as to form an end-to-end space between lines defined by the first plurality of shapes. In some embodiments, the first cut layer is formed by depositing a blocking layer over the multi-layer hard mask.
At 106, a first plurality of openings, which are cut according to the first cut layer, are formed to expose the second layer of the multi-layer hard mask. In some embodiments, the multi-layer hard mask is etched according to a first patterned photoresist layer and the first cut layer to form the first plurality of openings.
At 108, a spacer material is selectively formed over the substrate to provide a second cut layer defining a second cut position for a second plurality of shapes of the SALE design layer. The second cut layer is configured to ‘cut’ the second plurality of shapes along a line-end to form an end-to-end space between lines defined by the second plurality of shapes. In some embodiments, the first plurality of shapes are interleaved between the second plurality of shapes.
In some embodiments, the second cut layer is formed by forming a second cut layer opening within the multi-layer hard mask, at 110. A spacer material is then formed within the second cut layer opening to form the second cut layer, at 112.
At 114, a second plurality of openings, which are cut according to the second cut layer, are formed to expose the second layer of the multi-layer hard mask. In some embodiments, the multi-layer hard mask is etched according to a second patterned photoresist layer and the spacer material comprising the second cut layer to form the second plurality of openings.
At 116, the second layer of the multi-layer hard mask may be selectively etched according to the first plurality of openings and the second plurality of openings. In some embodiments, one or more of the dielectric layers of the substrate may be subsequently etched according to the second layer of the multi-layer hard mask.
Thus, by forming a first and second cut layers prior to performing photolithography processes that open the first and second plurality of openings, method 100 provides for end-to-end spaces of the first and second plurality of shapes that are not limited by photolithography resolution.
The integrated chip 200 comprises a first plurality of shapes 204 and a second plurality of shapes 206 disposed on an integrated chip die 202. The first plurality of shapes 204 and the second plurality of shapes 206 are comprised within a SALE design layer (i.e., a design layer formed using a SALE lithography process). In some embodiments, the first plurality of shapes 204 may be formed using a first photolithography process of a SALE process, while the second plurality of shapes 206 may be formed using a second photolithography process of the SALE process. In some embodiments, the SALE design layer may comprise a gate layer or a back-end-of-the-line metallization layer, for example.
Shapes from the first plurality of shapes 204 and the second plurality of shapes 206 may be separated in a first direction 208 by a space S that is less than a minimum space achievable using a single photomask (i.e., a G0-space). For example, in integrated chip 200 a shape 204 a of the first plurality of shapes is located along a first line 205 extending in a second direction 210 and adjacent shapes, 206 a and 206 b, of the second plurality of shapes 206 are located along a second line 207 extending in the second direction 210. Shapes 206 a and 206 b are separated from shape 204 a in the first direction 208 by a space S less than a G0-space.
Two or more of the first plurality of shapes 204 aligned in the second direction 210 are disposed in a pattern having a first end-to-end space of S1. Two or more of the second plurality of shapes 206 aligned in the second direction 210 are disposed in a pattern having a second end-to-end space of S2. The ratio of the first and second end-to-end spaces S1:S2 is approximately equal to 2.5:1.
In some embodiments, integrated chip 200 may comprise an SRAM (static-random access memory) array, wherein the first plurality of shapes 204 and the second plurality of shapes 206 comprise a plurality of bit lines. In other embodiments, integrated chip 200 may comprise an SRAM (static-random access memory) array, wherein the first plurality of shapes 204 and the second plurality of shapes 206 comprise a plurality of control lines. In yet other embodiments, integrated chip 200 may comprise a back-end-of-the-line routing section or a transistor gate section.
While the disclosed methods (e.g., methods 100, 300, and/or 1200) are illustrated and described below as a series of acts or events, it will be appreciated that the illustrated ordering of such acts or events are not to be interpreted in a limiting sense. For example, some acts may occur in different orders and/or concurrently with other acts or events apart from those illustrated and/or described herein. In addition, not all illustrated acts may be required to implement one or more aspects or embodiments of the description herein. Further, one or more of the acts depicted herein may be carried out in one or more separate acts and/or phases.
At 302, a substrate comprising a multi-layer hard mask overlying a semiconductor body is provided. In some embodiments, the multi-layer hard mask comprises a tri-layer hard mask having an upper-layer, a central-layer, and a lower-layer.
At 304, a first cut layer is selectively formed over the multi-layer hard mask to define a first cut position for a first plurality of shapes of a SALE design layer formed using a first photolithography process of a SALE process. The first cut layer corresponds to a first cut layer configured to cut the first plurality of shapes along a line end to form an end-to-end space between lines defined by the first plurality of shapes. In some embodiments, the first cut layer may comprise a blocking layer disposed onto the multi-layer hard mask. In some embodiments, the SALE design layer may be comprised an SRAM (static random access memory) array.
At 306, a second cut layer opening is selectively formed within the multi-layer hard mask to define a second cut position for a second plurality of shapes of the SALE design layer formed using a second photolithography process of the SALE process. The second cut layer opening defines a position of a second cut layer configured to cut the second plurality of shapes along a line end to form an end-to-end space between lines defined by the second plurality of shapes. In some embodiments, the second cut layer opening may comprise an opening in the upper-layer of the multi-layer hard mask.
At 308, a first pattern transfer layer is formed over the first cut layer and the second cut layer opening.
At 310, a first masking layer is formed over the first pattern transfer layer. In some embodiments, the first masking layer may comprise a first patterned photoresist layer.
At 312, the multi-layer hard mask is selectively etched according to the first masking layer and the first cut layer to form a first plurality of openings in the multi-layer hard mask corresponding to the first plurality of shapes. In some embodiments, the upper-layer of the multi-layer hard mask is selectively etched according to the first masking layer and the first cut layer via the first pattern transfer layer to form the first plurality of openings in the upper-layer.
At 314, the first masking layer, the first pattern transfer layer, and the first cut layer are removed.
At 316, a spacer material is selectively formed to fill the second cut layer opening in the multi-layer hard mask to form a second cut layer, and onto the sidewalls of the etched multi-layer hard mask.
At 318, a second pattern transfer layer is formed over the spacer material.
At 320, a second masking layer is formed at a position overlying the second pattern transfer layer. In some embodiments, the second masking layer may comprise a second patterned photoresist layer.
At 322, the multi-layer hard mask is selectively etched according to the second masking layer and spacer material comprising the second cut layer to form a second plurality of openings corresponding to the second plurality of shapes. The second plurality of openings are defined by the multi-layer hard mask and the spacer material disposed onto sidewalls of the etched multi-layer hard mask. In some embodiments, an upper-layer of the multi-layer hard mask is selectively etched according to the second masking layer via the second pattern transfer layer to form the second plurality of openings in the upper-layer.
At 324, the central-layer of the multi-layer hard mask is selectively etched according to the first and second plurality of openings.
In some embodiments, the lower-layer of the multi-layer hard mask may be selectively etched according to the central-layer of the multi-layer hard mask, and the underlying substrate (e.g., one or more dielectric layers) may be further etched according to the lower-layer (e.g., to form openings for a thin metal layer).
As shown in cross-sectional view 400, a tri-layer hard mask 403 is disposed over a semiconductor body 402. The tri-layer hard mask 403 comprises a lower-layer 404, a central-layer 406, and an upper-layer 408. In some embodiments, the lower-layer 404 comprises a titanium nitride (TiN) layer disposed over the semiconductor body 402. In some embodiments, the central-layer 406 comprises a TEOS layer disposed over the TiN layer. In some embodiments, the upper-layer 408 comprises a silicon layer disposed over the TEOS layer.
A first cut layer 410 is selectively formed over the tri-layer hard mask 403 to define a first cut position for a first plurality of shapes of a SALE design layer formed using a first photolithography process of the SALE lithography process. In some embodiments, the first cut layer 410 is formed by depositing a layer of hard mask material onto the upper-layer 408 of the tri-layer hard mask 403. The layer of hard mask material is then selectively etched to remove the hard mask material in areas excluding the first cut layer 410. In some embodiments, the hard mask material may be etched using a multi-step etching process. For example, the hard mask material may be etched using a main etch with a first etching selectivity and an over etch with a much larger etching selectivity. In some embodiments, the first cut layer 410 may be deposited by way of a vapor deposition technique (e.g., chemical vapor deposition, physical vapor deposition, etc.).
In some embodiments, the hard mask material is selectively etched using an etchant having an etching selectivity that causes the hard mask material to be etched faster than the upper-layer 408 of the tri-layer hard mask 403. The etching selectivity allows for the hard mask material to be patterned without removing the underlying upper-layer 408 of the tri-layer hard mask 403. For example, in some embodiments, the first cut layer 410 may comprise titanium nitride (TiN). In such embodiments, the etching selectivity of TiN to an underlying silicon layer is 2.3 during a main etching step (i.e., the TiN layer etches 2.3 times faster than the Si layer). In other embodiments, the first cut layer 410 may comprise titanium oxide (TiO) or other films exhibiting an etching selectivity of greater than 6 with respect to the upper-layer 408 (e.g., silicon) of the tri-layer hard mask 403 (i.e., etching 6 times faster than the upper-layer 408).
A second cut layer opening 412 is selectively formed within the tri-layer hard mask 403 to define a second cut position for a second plurality of shapes of the SALE design layer formed using a second photolithography process of a SALE lithography process. In some embodiments, the second cut layer opening 412 is formed by selectively etching the upper-layer 408 of the tri-layer hard mask 403 to form an opening that exposes the underlying central-layer 406.
A first pattern transfer layer 413 is formed over the first cut layer 410 and the second cut layer opening 412. The first pattern transfer layer 413 is configured to transfer a pattern from an overlying first photoresist layer to the upper-layer 408 of the tri-layer hard mask 403. In some embodiments, the first pattern transfer layer 413 may comprise a bottom layer 414 formed over the first cut layer 410 and the second cut layer opening 412, and a middle layer 416 formed over the bottom layer 414. In some embodiments, the bottom layer 414 may comprise a carbon layer or a hydrogen layer deposited using a vapor deposition technique or a spin-on technique. In some embodiments, the middle layer 416 may comprise a silicon oxide.
As shown in cross-sectional view 500, a first patterned photoresist layer 502 is formed over the first pattern transfer layer 413. The first patterned photoresist layer 502 comprises openings 504 that correspond to locations of the first plurality of design shapes on the SALE design layer. In some embodiments, the first patterned photoresist layer 502 may be deposited by way of a spin-coating process. The first patterned photoresist layer 502 is subsequently patterned by way of a photo-lithography process that selectively exposes the first patterned photoresist layer 502 to radiation having a pattern corresponding to a photomask. Selective areas of the first patterned photoresist layer 502 are subsequently removed by a developer to form the openings 504.
As shown in cross-sectional view 600, the upper-layer 602 of the tri-layer hard mask 403 is etched according to the first patterned photoresist layer 502 and the first cut layer 410 to form a first plurality of openings 604 in the upper-layer 602 corresponding to the first plurality of shapes. Etching the tri-layer hard mask 403 selectively removes portions of the upper-layer 602 of the tri-layer hard mask 403 to form the first plurality of openings 604, which expose the central-layer 406. Since the first cut layer 410 comprises a blocking layer overlying the upper-layer 602 of the tri-layer hard mask 403 the underlying central-layer 406 of the tri-layer hard mask 403 is not exposed in the area of the first cut layer 410. Since the second cut layer opening 412 comprises an opening in the upper-layer 602, the underlying central-layer 406 is exposed in the area of second cut layer opening 412.
In some embodiments, the upper-layer 602 of the tri-layer hard mask 403 is etched using an etchant having an etching selectivity that causes the upper-layer 602 to be etched faster than the first cut layer 410. Such an etching selectivity allows for the upper-layer 602 to be patterned in areas not covered by the first cut layer 410. For example, in some embodiments, the first cut layer 410 may comprise titanium nitride (TiN) and the upper-layer 602 may comprise silicon. In such embodiments, the etching selectivity of the TiN to the underlying silicon is between approximately 6 and 20 during a main etching step (i.e., the silicon etches between 6 and 20 times faster than the TiN layer). In some embodiments, the silicon may be etched using a multi-step etching process (e.g., a main etch with a first etching selectivity and an over etching step using a much larger etching selectivity).
In some embodiments, the upper-layer 602 may be etched via the first pattern transfer layer 413. For example, the middle layer 416 may be selectively etched according to the first patterned photoresist layer 502 to transfer the pattern of the first patterned photoresist layer 502 to the middle layer 416. Similarly, the bottom layer 414 is selectively etched according to the middle layer 416 to transfer the pattern of the middle layer 416 to the bottom layer 414. By transferring the pattern of the first patterned photoresist layer 502 to the upper-layer 602 of the tri-layer hard mask 403, the first pattern transfer layer 413 improves critical dimension (CD) control of the upper-layer 602 (e.g., roughness and verticalness of resist pattern that could affect the CD uniformity of final pattern are reduced).
As shown in top-view 606, the first plurality of openings 604 formed by etching the upper-layer 602 of the tri-layer hard mask 403 according to the first patterned photoresist layer 502 and the first cut layer intersect the second cut layer opening 412 to form an ‘H’ shaped opening in the upper-layer 602 of the tri-layer hard mask 403. The first plurality of openings 604 further abut the first cut layer 410 in a manner such that the first cut layer 410 separates openings 604 a and 604 b.
As shown in cross-sectional view 700, the first cut layer 410 is removed. In some embodiments, the first cut layer 410 may be removed by an etchant having an etching selectivity that etches first cut layer 410 faster than the upper-layer 602 of the multi-layer hard mask.
As shown in top-view 702, removal of the first cut layer 410 results in the upper-layer 602 of the tri-layer hard mask 403 extending between openings 604 a and 604 b. The width of the upper-layer 602 of the tri-layer hard mask 403 between openings 604 a and 604 b is S0.
As shown in cross-sectional view 800, a spacer material 802 is formed onto sidewalls of openings in the etched upper-layer 602 of the tri-layer hard mask 403. The spacer material 802 fills the second cut layer opening 412 in the multi-layer hard mask 403 to form a second cut layer 806. In some embodiments, the spacer material 802 may be formed by depositing spacer material over the substrate and by subsequently etching the spacer material to remove the spacer material from horizontal surfaces. The resulting spacer material 802 remains on sidewalls of the etched upper-layer 602 of the tri-layer hard mask 403 leaving reduced width openings 804 exposing the underlying central-layer 406 of the tri-layer hard mask 403 at locations defining the first plurality of shapes.
As shown in top-view 808, the spacer material 802 forms a border around the openings 804 in the upper-layer 602 of the tri-layer hard mask 403, thereby reducing the width of openings 804 exposing the central-layer 406 of the tri-layer hard mask 403. The spacer material 802 forms a first end-to-end space S1 between openings 804 a and 804 b.
As shown in cross-sectional view 900, a second pattern transfer layer 901 is formed overly the spacer material 802. In some embodiments, the second pattern transfer layer 901 comprises a bottom layer 902 deposited over the spacer material 802 and a middle layer 904 deposited over the bottom layer 902. A second patterned photoresist layer 906 is formed over the second pattern transfer layer 901. The second patterned photoresist layer 906 comprises openings 908 that correspond to locations of the second plurality of shapes of the SALE design layer.
As shown in cross-sectional view 1000, the upper-layer 1002 of the tri-layer hard mask 403 is selectively etched according to the second patterned photoresist layer 906 and the spacer material 802 comprising the second cut layer 806 to form a second plurality of openings 1004 corresponding to the second plurality of shapes. Etching the upper-layer 1002 removes portions of the upper-layer 1002 of the tri-layer hard mask 403 to form the second plurality of openings 1004, which expose the central-layer 406. As shown in top-view 1006, the second cut layer 806 forms a second end-to-end space S2 between openings 1004 a and 1004 b. A ratio of the first end-to-end space S1 to the second end-to-end space S2 is approximately equal to 2.5:1.
As shown in cross-sectional view 1100 and top-view 1108, the central-layer 1102 of the tri-layer hard mask 403 is selectively etched according to the first and second plurality of openings, 604 and 1004, defined by the upper-layer 1002 and the spacer material 802, to respectively form openings 1104 and 1106 in the central-layer 1102.
At 1202, a substrate comprising a cut definition layer disposed over a multi-layer hard mask overlying a semiconductor body is provided. In some embodiments, the multi-layer hard mask comprises a tri-layer hard mask having an upper-layer, a central-layer, and a lower-layer. In some embodiments, the cut definition layer may comprise a bottom layer, a middle layer, a hard mask layer, and a blocking layer. In some embodiments, the middle layer and the blocking layer may comprise a first low-temperature film, while the hard mask layer may comprise a different second low-temperature film.
At 1204, a first cut layer is selectively formed over the cut definition layer to define a first cut position for a first plurality of shapes of a SALE design layer formed using a first photolithography process of a SALE process. In some embodiments, the first cut layer may comprise a blocking layer disposed onto the hard mask layer.
At 1206, a second cut layer opening is selectively formed within the cut definition layer to define a second cut position for a second plurality of shapes of the SALE design layer formed using a second photolithography process of the SALE process. In some embodiments, the second cut layer opening may comprise an opening in the hard mask layer.
At 1208, a first pattern transfer layer is formed over the first cut layer and the second cut layer opening.
At 1210, a first masking layer is formed over the first pattern transfer layer. In some embodiments, the first masking layer may comprise a first patterned photoresist layer.
At 1212, the cut definition layer is selectively etched according to a first masking layer and the first cut layer. In some embodiments, the cut definition layer is selectively etched via the first pattern transfer layer.
At 1214, the first masking layer and the first pattern transfer layer are removed.
At 1216, the multi-layer hard mask is selectively etched according to the cut definition layer and the second cut layer to form a first plurality of openings in the multi-layer hard mask corresponding to the first plurality of shapes. Etching the multi-layer hard mask according to the second cut layer forms a multi-layer second cut layer opening in the multi-layer hard mask.
At 1218, the cut definition layer is removed.
At 1220, a spacer material is selectively formed to fill the multi-layer second cut layer opening to form a second cut layer, and onto the sidewalls of the etched multi-layer hard mask
At 1222, a second pattern transfer layer is formed over the spacer material.
At 1224, a second masking layer is formed over the second pattern transfer layer. In some embodiments, the second masking layer may comprise a second patterned photoresist layer.
At 1226, the multi-layer hard mask is selectively etched according to the second masking layer and spacer material comprising the second cut layer to form a second plurality of openings corresponding to the second plurality of shapes. The second plurality of openings are defined by the multi-layer hard mask and the spacer material disposed onto sidewalls of the etched multi-layer hard mask. In some embodiments, the multi-layer hard mask is selectively etched via the second pattern transfer layer to form the second plurality of openings in the upper-layer.
At 1228, the central-layer of the multi-layer hard mask is selectively etched according to the first and second plurality of opening.
In some embodiments, the lower-layer of the multi-layer hard mask may be selectively etched according to the central-layer of the multi-layer hard mask. In some embodiments, and the underlying substrate (e.g., one or more dielectric layers) may be further etched according to the lower-layer (e.g., to form openings for a thin metal layer).
As shown in cross-sectional view 1300, a tri-layer hard mask 403 is disposed over a semiconductor body 402. The tri-layer hard mask 403 comprises a lower-layer 404, a central-layer 406, and an upper-layer 1302. In some embodiments, the lower-layer 404 comprises a titanium nitride (TiN) layer disposed over the semiconductor body 402. In some embodiments, the central-layer 406 comprises a TEOS layer disposed over the TiN layer. In some embodiments, the upper-layer 1302 of comprises a silicon layer disposed over the TEOS layer.
A cut definition layer 1301 is disposed over the tri-layer hard mask 403. The cut definition layer 1301 comprises a bottom layer 1304, a middle layer 1306, a hard mask layer 1308, and a blocking layer 1310. In some embodiments, the bottom layer 1304 comprises a carbon layer. In some embodiments, the middle layer 1306 and the blocking layer 1310 may comprise a first low-temperature film, while the hard mask layer 1308 comprises a different, second low-temperature film.
In some embodiments, the first low-temperature film of the middle layer 1306 and the blocking layer 1310 comprise a low-temperature oxide film. In some embodiments, the second low-temperature film of the hard mask layer 1308 comprises a low-temperature TiN film. In some embodiments the low-temperature oxide film and the low-temperature TiN film are formed at a temperature having a range of between approximately 100° C. and approximately 200° C. In other embodiments, the first low-temperature film and the second low-temperature film may comprise other materials having an etching selectivity of greater than 6 (i.e., the first low-temperature film etches more than 6 times faster than the second low-temperature film).
The blocking layer is selectively etched to form a first cut layer disposed over the hard mask layer 1308. The first cut layer defines a first cut position for a first plurality of shapes of a SALE design layer formed using a first photolithography process of a SALE lithography process. A second cut layer opening 1312 is selectively formed within the hard mask layer 1308 to define a second cut position for a second plurality of shapes of the SALE design layer formed using a second photolithography process of the SALE lithography process. In some embodiments, the second cut layer opening 1312 is formed by selectively etching the hard mask layer 1308 to form an opening.
As shown in cross-sectional view 1400, a first pattern transfer layer 1401 is formed over the first cut layer 1310 and the second cut layer opening 1312. A first patterned photoresist layer 1406 is formed over the first pattern transfer layer 1401. The first patterned photoresist layer 1406 comprises openings 1408 that correspond to locations of the first plurality of shapes.
The first pattern transfer layer 1401 is configured to transfer a pattern from an overlying first patterned photoresist layer 1406 to the hard mask layer 1308. In some embodiments, the first pattern transfer layer 1401 may comprise a bottom layer 1402 formed over the first cut layer 1310 and the second cut layer opening 1312, and a middle layer 1404 formed over the bottom layer 1402. In some embodiments, the bottom layer 1402 may comprise a carbon layer or a hydrogen layer deposited using a vapor deposition technique or a spin-on technique. In some embodiments, the middle layer 1404 may comprise a silicon oxide layer.
As shown in cross-sectional view 1500, hard mask layer 1502 (e.g., corresponding to 1308) is etched according to the first patterned photoresist layer 1406 and the first cut layer 1310. Etching the hard mask layer 1502 selectively removes portions of the hard mask layer 1502 to form openings 1504 that expose middle layer 1306. Since the first cut layer 1310 comprises a blocking layer overlying the hard mask layer 1308, the middle layer 1306 is not exposed in the area of the first cut layer 1310. Since the second cut layer opening 1312 comprises an opening in hard mask layer 1308, the middle layer 1306 is exposed in the area of second cut layer opening 1312.
As shown in top-view 1506, the openings 1504 formed by etching the hard mask layer 1308 of the tri-layer hard mask 403 according to the first patterned photoresist layer 1406 intersect the second cut layer opening 1312 to form an ‘H’ shaped opening in the hard mask layer 1308. The openings 1504 further abut the first cut layer 1310, in a manner such that the first cut layer 1310 separates openings 1504 a and 1504 b.
As shown in cross-sectional view 1600, upper-layer 1602 of the tri-layer hard mask 403 is selectively etched according to the cut definition layer 1301 causing openings in the hard mask layer 1308 to be transferred as a first plurality of openings 1604 in the upper-layer 1602, which correspond to the first plurality of shapes. The cut definition layer 1301 is then removed. As shown in top-view 1608, the resulting upper-layer 1602 of the tri-layer hard mask 403 extends between openings 1604 a and 1604 b.
As shown in cross-sectional view 1700, a spacer material 802 is formed onto sidewalls of the etched upper-layer 1602 of the tri-layer hard mask 403. The spacer material 802 fills the second cut layer opening 1312 in the multi-layer hard mask 403 to form a second cut layer 1702. In some embodiments, the spacer material 802 may be formed by depositing spacer material over the substrate and by subsequently etching the spacer material to remove the spacer material from horizontal surfaces. The resulting spacer material 802 remains on sidewalls of the etched upper-layer 1602 of the tri-layer hard mask 403 leaving a reduced width opening 804 exposing the underlying central-layer 406 of the tri-layer hard mask 403 at locations defining the first plurality of shapes.
As shown in top-view 1704, the spacer material 802 forms a border around the openings 1606 in the upper-layer 1602 of the tri-layer hard mask 403, thereby reducing the width of exposed regions of the middle-layer 406 of the tri-layer hard mask 403.
As shown in cross-sectional view 1800, a second pattern transfer layer 1801 is formed a position overlying the spacer material 802. In some embodiments, the second pattern transfer layer 1801 comprises a bottom layer 1802 deposited over the spacer material 802, and a middle layer 1804 deposited over the bottom layer 1802. A second patterned photoresist layer 1806 is formed over the second pattern transfer layer 1801. The second patterned photoresist layer 1806 comprises openings 1808 that correspond to locations of the second plurality of shapes.
As shown in cross-sectional view 1900, the upper-layer 406 of the tri-layer hard mask 403 is selectively etched according to the second patterned photoresist layer 1806 and the spacer material 802 comprising the second cut layer 1702. Etching the upper-layer 406 of the tri-layer hard mask 403 forms a second plurality of openings 1904 corresponding to the second plurality of shapes. The second plurality of openings 1904 that expose the underlying central-layer 406 of the tri-layer hard mask 403.
As shown in cross-sectional view 2000 and top-view 2008, the central-layer 1102 of the tri-layer hard mask 403 is selectively etched according to the first and second plurality of openings, 804 and 1904, defined by the upper-layer 1902 of the tri-layer hard mask 403 and the spacer material 802, to respectively form openings 2004 and 2006 in the central-layer 2002.
The mask generation tool 2100 comprises a memory element 2102. In various embodiments the memory element 2102 may comprise an internal memory or a computer readable medium. The memory element 2102 is configured to store an integrated chip (IC) layout 2104 comprising a graphical representation of an integrated chip. The IC layout 2104 comprises a first plurality of shapes of a self-aligned litho-etch (SALE) design layer formed using a first SALE lithography process and a second plurality of shapes of the design layer formed using a second SALE lithography process. In some embodiments, the SALE design layer may comprise a design layer within a static random access memory (SRAM) cell. In some embodiments, the IC layout 2104 may comprise a GDS or GDSII file, a CIF file, an OASIS file, or other similar file formats.
The memory element 2102 is further configured to store first cut layer data 2106 and second cut layer data 2108. The first cut layer data 2106 defines a first cut position for the first plurality of shapes of the SALE design layer. The second cut layer data 2108 defines a second cut position for the second plurality of shapes of the SALE design layer. In some embodiments, the memory element 2102 is further configured to store computer readable instructions 2110. The computer readable instructions 2110 may provide for a method of operating one or more components of the mask generation tool according to a disclosed method (e.g., method 100, 300, or 1200).
A mask cut placement tool 2112 is configured to access the IC layout 2104 and to determine a position of the first and second cut layers. For example, in some embodiments, the mask cut placement tool 2112 is configured to determine a location of a first cut within the first plurality of shapes from the first cut layer data 2106, and to determine a location of a second cut within the first second of shapes from the second cut layer data 2108.
A mask writing tool 2114 is configured to access the first cut layer data 2106 and the second cut layer data 2108. Based upon the first cut layer data 2106, the mask writing tool 2114 is configured to generate a first cut mask. Based upon the second cut layer data 2108, the mask writing tool 2114 is configured to generate a second cut mask. The first cut mask is configured to cut the first plurality of shapes and the second cut mask is configured to cut the second plurality of shapes.
It will be appreciated that equivalent alterations and/or modifications may occur to one of ordinary skill in the art based upon a reading and/or understanding of the specification and annexed drawings. The disclosure herein includes all such modifications and alterations and is generally not intended to be limited thereby. For example, although the disclosed IC layouts are illustrated as comprising a plurality of design shapes comprising square or rectangles, it will be appreciated that such shapes are not limiting. Rather, the disclosed method and apparatus may be applied to designs having design shapes of any geometry allowed by design rules.
In addition, while a particular feature or aspect may have been disclosed with respect to only one of several implementations, such feature or aspect may be combined with one or more other features and/or aspects of other implementations as may be desired. Furthermore, to the extent that the terms “includes”, “having”, “has”, “with”, and/or variants thereof are used herein, such terms are intended to be inclusive in meaning—like “comprising.” Also, “exemplary” is merely meant to mean an example, rather than the best. It is also to be appreciated that features, layers and/or elements depicted herein are illustrated with particular dimensions and/or orientations relative to one another for purposes of simplicity and ease of understanding, and that the actual dimensions and/or orientations may differ substantially from that illustrated herein.
Therefore, the present disclosure relates to a method and apparatus for performing a self-aligned litho-etch process.
In some embodiments, the present disclosure relates to an integrated chip. The integrated chip includes a first plurality of shapes of an integrated chip layer arranged along a first direction at a first pitch and comprising a first two shapes separated by a first end-to-end space along a second direction perpendicular to the first direction. The integrated chip further includes a second plurality of shapes of the integrated chip layer arranged along the first direction at a second pitch and comprising a second two shapes separated by a second end-to-end space along the second direction. A ratio of the first end-to-end space to the second end-to-end space is approximately equal to 2.5:1.
In other embodiments, the present disclosure relates to an integrated chip. The integrated chip includes a first plurality of shapes of an integrated chip layer arranged along a first direction and comprising a first two shapes separated by a first end-to-end space along a second direction perpendicular to the first direction. The integrated chip further includes a second plurality of shapes of the integrated chip layer arranged along the first direction at locations interleaved between adjacent ones of the first plurality of shapes, wherein the second plurality of shapes have a second two shapes separated by a second end-to-end space along the second direction. A ratio of the first end-to-end space to the second end-to-end space is approximately equal to 2.5:1.
In yet other embodiments, the present disclosure relates to a method of a self-aligned litho-etch (SALE) process. The method includes forming a first cut layer on a first cut definition layer over a multi-layer hard mask comprising an upper layer and a lower layer, and forming a cut layer opening within the first cut definition layer. The cut definition layer is etched according to a first patterned photoresist layer and the first cut layer, and the upper layer is etched according to the cut definition layer to form a first plurality of openings within the upper layer. A spacer material is deposited within the first plurality of openings and a second cut definition layer is formed over the upper layer and the spacer material. The second cut definition layer is etched according to a second patterned photoresist layer, and the upper-layer is etched according to the second cut definition layer to form a second plurality of openings within the upper layer. The lower-layer is etched according to the first plurality of openings and the second plurality of openings.
Claims (20)
1. An integrated chip, comprising:
a first plurality of shapes of an integrated chip layer arranged along a first direction at a first pitch and comprising a first two shapes separated by a first end-to-end space along a second direction perpendicular to the first direction;
a second plurality of shapes of the integrated chip layer arranged along the first direction at a second pitch and comprising a second two shapes separated by a second end-to-end space along the second direction; and
wherein a ratio of the first end-to-end space to the second end-to-end space is approximately equal to 2.5:1.
2. The integrated chip of claim 1 , wherein the integrated chip layer comprises a gate layer or a back-end-of-the-line metallization layer.
3. The integrated chip of claim 1 , wherein the second two shapes are arranged between adjacent ones of the first plurality of shapes in the first direction.
4. The integrated chip of claim 3 , wherein the second end-to-end space is larger than a distance between the second two shapes and one of the adjacent ones of the first plurality of shapes.
5. The integrated chip of claim 3 , wherein the second end-to-end space is less than or equal to twice a distance between the second two shapes and one of the adjacent ones of the first plurality of shapes.
6. The integrated chip of claim 3 , wherein the first end-to-end space is greater than twice a distance between the second two shapes and one of the adjacent ones of the first plurality of shapes.
7. The integrated chip of claim 3 , wherein the adjacent ones of the first plurality of shapes continuously extend past the second end-to-end space on opposing sides of the second two shapes.
8. The integrated chip of claim 1 , wherein the first two shapes are separated from the second two shapes in the first direction by a distance that is not a multiple of the first pitch.
9. The integrated chip of claim 1 , wherein the first plurality of shapes comprise:
a first shape;
a second shape separated from the first shape in the second direction by the first end-to-end space;
a third shape separated from the first shape in the first direction; and
a fourth shape separated from the third shape in the first direction.
10. The integrated chip of claim 9 , wherein the second plurality of shapes comprise:
a fifth shape arranged between the third shape and the fourth shape in the first direction;
a sixth shape arranged between the third shape and the fourth shape in the first direction and separated from the fifth shape in the second direction by the second end-to-end space; and
a seventh shape separated from fifth shape by the fourth shape.
11. The integrated chip of claim 10 ,
wherein the fifth shape has a first side facing the third shape and a second side facing the fourth shape; and
wherein the first side is separated from the third shape by a first distance that is equal to a second distance separating the second side from the fourth shape.
12. An integrated chip, comprising:
a first plurality of shapes of an integrated chip layer arranged along a first direction and comprising a first two shapes separated by a first end-to-end space along a second direction perpendicular to the first direction; and
a second plurality of shapes of the integrated chip layer arranged along the first direction at locations interleaved between adjacent ones of the first plurality of shapes, wherein the second plurality of shapes comprise a second two shapes separated by a second end-to-end space along the second direction; and
wherein a ratio of the first end-to-end space to the second end-to-end space is approximately equal to 2.5:1.
13. The integrated chip of claim 12 , wherein the integrated chip layer comprises a gate layer or a back-end-of-the-line metallization layer.
14. The integrated chip of claim 12 ,
wherein the second two shapes respectively have a first side facing a first one of the first plurality of shapes and a second side facing a second one of the first plurality of shapes; and
wherein the first side is separated from the first one of the first plurality of shapes by a first distance that is equal to a second distance separating the second side from the second one of the first plurality of shapes.
15. The integrated chip of claim 14 , wherein the second end-to-end space is larger than a distance between the second two shapes and one of the adjacent ones of the first plurality of shapes.
16. The integrated chip of claim 14 , wherein the second end-to-end space is less than or equal to twice a distance between the second two shapes and one of the adjacent ones of the first plurality of shapes.
17. The integrated chip of claim 14 , wherein the first end-to-end space is greater than twice a distance between the second two shapes and one of the adjacent ones of the first plurality of shapes.
18. The integrated chip of claim 14 , wherein the adjacent ones of the first plurality of shapes continuously extend past the second end-to-end space on opposing sides of the second two shapes.
19. The integrated chip of claim 12 ,
wherein the first plurality of shapes are arranged along the first direction at a first pitch; and
wherein the first two shapes are separated from the second two shapes by a distance that is not a multiple of the first pitch.
20. An integrated chip, comprising:
a first plurality of shapes of an integrated chip layer comprising a first two shapes having line ends with equal first widths that are separated by a first end-to-end space along a first direction;
a second plurality of shapes of the integrated chip layer comprising a second two shapes having line ends with equal second widths that are separated by a second end-to-end space along the first direction, wherein the second two shapes have opposing sides that are separated from two of the first plurality of shapes by a side-to-side space along a second direction that is perpendicular to the first direction; and
wherein the second end-to-end space is less than or equal to twice the side-to-side space and the first end-to-end space is approximately 2.5 times larger than the second end-to-end space.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/633,152 US10109486B2 (en) | 2014-01-14 | 2017-06-26 | Cut first self-aligned litho-etch patterning |
US16/163,878 US11521857B2 (en) | 2014-01-14 | 2018-10-18 | Cut first self-aligned litho-etch patterning |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/154,439 US9425049B2 (en) | 2014-01-14 | 2014-01-14 | Cut first self-aligned litho-etch patterning |
US15/202,842 US9698016B2 (en) | 2014-01-14 | 2016-07-06 | Cut first self-aligned litho-etch patterning |
US15/633,152 US10109486B2 (en) | 2014-01-14 | 2017-06-26 | Cut first self-aligned litho-etch patterning |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/202,842 Division US9698016B2 (en) | 2014-01-14 | 2016-07-06 | Cut first self-aligned litho-etch patterning |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/163,878 Division US11521857B2 (en) | 2014-01-14 | 2018-10-18 | Cut first self-aligned litho-etch patterning |
Publications (2)
Publication Number | Publication Date |
---|---|
US20170294311A1 US20170294311A1 (en) | 2017-10-12 |
US10109486B2 true US10109486B2 (en) | 2018-10-23 |
Family
ID=53521953
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/154,439 Active 2034-01-16 US9425049B2 (en) | 2014-01-14 | 2014-01-14 | Cut first self-aligned litho-etch patterning |
US15/202,842 Active US9698016B2 (en) | 2014-01-14 | 2016-07-06 | Cut first self-aligned litho-etch patterning |
US15/633,152 Active US10109486B2 (en) | 2014-01-14 | 2017-06-26 | Cut first self-aligned litho-etch patterning |
US16/163,878 Active 2034-06-22 US11521857B2 (en) | 2014-01-14 | 2018-10-18 | Cut first self-aligned litho-etch patterning |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/154,439 Active 2034-01-16 US9425049B2 (en) | 2014-01-14 | 2014-01-14 | Cut first self-aligned litho-etch patterning |
US15/202,842 Active US9698016B2 (en) | 2014-01-14 | 2016-07-06 | Cut first self-aligned litho-etch patterning |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/163,878 Active 2034-06-22 US11521857B2 (en) | 2014-01-14 | 2018-10-18 | Cut first self-aligned litho-etch patterning |
Country Status (3)
Country | Link |
---|---|
US (4) | US9425049B2 (en) |
DE (1) | DE102014019674B4 (en) |
TW (1) | TWI588620B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11087993B2 (en) | 2019-08-05 | 2021-08-10 | International Business Machines Corporation | Double replacement metal line patterning |
US12021027B2 (en) | 2021-05-13 | 2024-06-25 | Samsung Electronics Co., Ltd. | Integrated circuit device having parallel conductive lines with bulging end portion(s) and method of manufacturing the same |
Families Citing this family (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9425049B2 (en) | 2014-01-14 | 2016-08-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Cut first self-aligned litho-etch patterning |
US9368349B2 (en) | 2014-01-14 | 2016-06-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Cut last self-aligned litho-etch patterning |
US9406511B2 (en) | 2014-07-10 | 2016-08-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned double patterning |
US9876017B2 (en) * | 2014-12-03 | 2018-01-23 | Qualcomm Incorporated | Static random access memory (SRAM) bit cells with wordline landing pads split across boundary edges of the SRAM bit cells |
US9806083B2 (en) * | 2014-12-03 | 2017-10-31 | Qualcomm Incorporated | Static random access memory (SRAM) bit cells with wordlines on separate metal layers for increased performance, and related methods |
US9490136B1 (en) * | 2015-08-31 | 2016-11-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming trench cut |
US10192021B1 (en) * | 2017-02-21 | 2019-01-29 | Cadence Design Systems, Inc. | Generating and inserting metal and metal etch shapes in a layout to correct design rule errors |
US10411020B2 (en) * | 2017-08-31 | 2019-09-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Using three or more masks to define contact-line-blocking components in FinFET SRAM fabrication |
KR102435522B1 (en) | 2018-03-27 | 2022-08-23 | 삼성전자주식회사 | Integrated circuit devices and method for manufacturing the same |
KR102617139B1 (en) | 2018-04-09 | 2023-12-26 | 삼성전자주식회사 | Semiconductor device and manufacturing method thereof |
US10446395B1 (en) * | 2018-04-11 | 2019-10-15 | Globalfoundries Inc. | Self-aligned multiple patterning processes with layered mandrels |
KR102572514B1 (en) * | 2018-04-17 | 2023-08-31 | 삼성전자주식회사 | Semiconductor device and method for manufacturing the same |
US10504775B1 (en) * | 2018-05-31 | 2019-12-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of forming metal layer structures in semiconductor devices |
TWI766060B (en) * | 2018-07-03 | 2022-06-01 | 聯華電子股份有限公司 | Patterning method |
DE102019120765B4 (en) | 2018-09-27 | 2024-02-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | METHOD FOR FORMING A SEMICONDUCTOR COMPONENT |
US10726187B2 (en) * | 2018-09-27 | 2020-07-28 | International Business Machines Corporation | Self-aligned double patterning-aware routing in chip manufacturing |
KR20200086147A (en) | 2019-01-08 | 2020-07-16 | 삼성전자주식회사 | Integrated circuit and method for designing layout of the same |
TWI703619B (en) * | 2020-01-22 | 2020-09-01 | 華邦電子股份有限公司 | Semiconductor device and manufacturing method of the same |
US11915984B2 (en) | 2020-07-17 | 2024-02-27 | Synopsys, Inc. | Forming a wrap-around contact to connect a source or drain epitaxial growth of a complimentary field effect transistor (CFET) to a buried power rail (BPR) of the CFET |
US11742247B2 (en) | 2020-07-17 | 2023-08-29 | Synopsys, Inc. | Epitaxial growth of source and drain materials in a complementary field effect transistor (CFET) |
US11710634B2 (en) * | 2020-07-17 | 2023-07-25 | Synopsys, Inc. | Fabrication technique for forming ultra-high density integrated circuit components |
US12080608B2 (en) | 2020-07-17 | 2024-09-03 | Synopsys, Inc. | Self-limiting manufacturing techniques to prevent electrical shorts in a complementary field effect transistor (CFET) |
KR20220150650A (en) * | 2021-05-04 | 2022-11-11 | 삼성전자주식회사 | Method for manufacturing semiconductor devices |
US11798842B2 (en) | 2021-09-23 | 2023-10-24 | International Business Machines Corporation | Line formation with cut-first tip definition |
Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7611980B2 (en) | 2006-08-30 | 2009-11-03 | Micron Technology, Inc. | Single spacer process for multiplying pitch by a factor greater than two and related intermediate IC structures |
US20100155959A1 (en) | 2008-12-24 | 2010-06-24 | Samsung Electronics Co., Ltd. | Semiconductor Devices Having Narrow Conductive Line Patterns and Related Methods of Forming Such Semiconductor Devices |
US7871909B1 (en) | 2010-01-19 | 2011-01-18 | Sandisk 3D Llc | Methods of using single spacer to triple line/space frequency |
US20120302057A1 (en) * | 2011-05-27 | 2012-11-29 | International Business Machines Corporation | Self aligning via patterning |
US8343874B2 (en) | 2007-06-01 | 2013-01-01 | Kabushiki Kaisha Toshiba | Semiconductor device manufacturing method |
US20140091434A1 (en) * | 2012-09-28 | 2014-04-03 | Micron Technology, Inc. | Patterned Bases, and Patterning Methods |
US20140213066A1 (en) * | 2012-11-14 | 2014-07-31 | United Microelectronics Corp. | Layout decomposition method and method for manufacturing semiconductor device applying the same |
US20150072531A1 (en) * | 2013-09-11 | 2015-03-12 | United Microelectronics Corp. | Method for forming layout pattern |
US20150155171A1 (en) * | 2013-12-04 | 2015-06-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Lithography Using High Selectivity Spacers for Pitch Reduction |
US9425049B2 (en) | 2014-01-14 | 2016-08-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Cut first self-aligned litho-etch patterning |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10207131B4 (en) | 2002-02-20 | 2007-12-20 | Infineon Technologies Ag | Process for forming a hardmask in a layer on a flat disk |
KR100674970B1 (en) * | 2005-04-21 | 2007-01-26 | 삼성전자주식회사 | Method for fabricating small pitch patterns by using double spacers |
US7429536B2 (en) * | 2005-05-23 | 2008-09-30 | Micron Technology, Inc. | Methods for forming arrays of small, closely spaced features |
US20080181007A1 (en) | 2007-01-29 | 2008-07-31 | Qimonda Ag | Semiconductor Device with Reduced Structural Pitch and Method of Making the Same |
JP4815519B2 (en) * | 2009-09-14 | 2011-11-16 | 東京エレクトロン株式会社 | Mask pattern forming method and semiconductor device manufacturing method |
US9165770B2 (en) * | 2013-09-26 | 2015-10-20 | GlobalFoundries, Inc. | Methods for fabricating integrated circuits using improved masks |
US10269576B1 (en) * | 2017-11-15 | 2019-04-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Etching and structures formed thereby |
-
2014
- 2014-01-14 US US14/154,439 patent/US9425049B2/en active Active
- 2014-12-22 DE DE102014019674.7A patent/DE102014019674B4/en active Active
- 2014-12-29 TW TW103146011A patent/TWI588620B/en active
-
2016
- 2016-07-06 US US15/202,842 patent/US9698016B2/en active Active
-
2017
- 2017-06-26 US US15/633,152 patent/US10109486B2/en active Active
-
2018
- 2018-10-18 US US16/163,878 patent/US11521857B2/en active Active
Patent Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7611980B2 (en) | 2006-08-30 | 2009-11-03 | Micron Technology, Inc. | Single spacer process for multiplying pitch by a factor greater than two and related intermediate IC structures |
US8343874B2 (en) | 2007-06-01 | 2013-01-01 | Kabushiki Kaisha Toshiba | Semiconductor device manufacturing method |
US20100155959A1 (en) | 2008-12-24 | 2010-06-24 | Samsung Electronics Co., Ltd. | Semiconductor Devices Having Narrow Conductive Line Patterns and Related Methods of Forming Such Semiconductor Devices |
US7871909B1 (en) | 2010-01-19 | 2011-01-18 | Sandisk 3D Llc | Methods of using single spacer to triple line/space frequency |
US20120302057A1 (en) * | 2011-05-27 | 2012-11-29 | International Business Machines Corporation | Self aligning via patterning |
US20140091434A1 (en) * | 2012-09-28 | 2014-04-03 | Micron Technology, Inc. | Patterned Bases, and Patterning Methods |
US20140213066A1 (en) * | 2012-11-14 | 2014-07-31 | United Microelectronics Corp. | Layout decomposition method and method for manufacturing semiconductor device applying the same |
US20150072531A1 (en) * | 2013-09-11 | 2015-03-12 | United Microelectronics Corp. | Method for forming layout pattern |
US20150155171A1 (en) * | 2013-12-04 | 2015-06-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Lithography Using High Selectivity Spacers for Pitch Reduction |
US9425049B2 (en) | 2014-01-14 | 2016-08-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Cut first self-aligned litho-etch patterning |
Non-Patent Citations (13)
Title |
---|
Chris Bencher ; Yongmei Chen ; Huixiong Dai ; Warren Montgomery ; Lior Huli; 22nm half-pitch patterning by CVD spacer self alignment double patterning (SADP). Proc. SPIE 6924, Optical Microlithography XXI, 69244E (Mar. 7, 2008). |
Final Office Action dated Nov. 9, 2015 for U.S. Appl. No. 14/154,454. |
Jo Finders ; Mircea Dusa ; Bert Vleeming ; Henry Megens ; Birgitt Hepp ; Mireille Maenhoudt ; Shaunee Cheng ; Tom Vandeweyer; Double patterning for 32nm and below: an update. Proc. SPIE 6924, Optical Microlithography XXI, 692408 (Mar. 18, 2008). |
Non-Final Office Action dated Jul. 8, 2015 for U.S. Appl. No. 14/154,454. |
Non-Final Office Action dated Nov. 3, 2016 for U.S. Appl. No. 15/202,842. |
Non-Final Office Action dated Sep. 2, 2015 for U.S. Appl. No. 14/154,439. |
Notice of Allowance dated Apr. 22, 2016 for U.S. Appl. No. 14/154,454. |
Notice of Allowance dated Feb. 16, 2016 for U.S. Appl. No. 14/154,454. |
Notice of Allowance dated Feb. 27, 2017 for U.S. Appl. No. 15/202,842. |
Notice of Allowance dated May 5, 2017 in connection with U.S. Appl. No. 15/170,090. |
U.S. Appl. No. 14/154,454, filed Jan. 14, 2014. |
Zhang, et al. "Mask Cost Reduction with Circuit Performance Consideration for Self-Aligned Double Patterning." Asia and South Pacific Design Automation Conference, published in 2011. |
Zimmerman. "Double patterning lithography: double the trouble or double the fun?" SPIE Newsroom published in 2009. |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11087993B2 (en) | 2019-08-05 | 2021-08-10 | International Business Machines Corporation | Double replacement metal line patterning |
US12021027B2 (en) | 2021-05-13 | 2024-06-25 | Samsung Electronics Co., Ltd. | Integrated circuit device having parallel conductive lines with bulging end portion(s) and method of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
TWI588620B (en) | 2017-06-21 |
US20170294311A1 (en) | 2017-10-12 |
US20160314972A1 (en) | 2016-10-27 |
US20190051523A1 (en) | 2019-02-14 |
TW201539147A (en) | 2015-10-16 |
US20150200095A1 (en) | 2015-07-16 |
US9425049B2 (en) | 2016-08-23 |
DE102014019674B4 (en) | 2024-07-18 |
US11521857B2 (en) | 2022-12-06 |
US9698016B2 (en) | 2017-07-04 |
DE102014019674A1 (en) | 2015-08-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11521857B2 (en) | Cut first self-aligned litho-etch patterning | |
US11037789B2 (en) | Cut last self-aligned litho-etch patterning | |
US10115726B2 (en) | Method and system for forming memory fin patterns | |
US12009212B2 (en) | Semiconductor device with reduced critical dimensions | |
US20240297042A1 (en) | Method of manufacturing semiconductor device | |
JP7362268B2 (en) | Selective etching of multicolor self-aligned contacts | |
US20180374702A1 (en) | Method of forming semiconductor device | |
TW200828430A (en) | Method for forming fine pattern in semiconductor device | |
KR20210139474A (en) | Substrate Processing Method Using Multiline Patterning | |
WO2022057534A1 (en) | Semiconductor device preparation method | |
CN112992784B (en) | Semiconductor structure and forming method thereof | |
US10562762B2 (en) | Method of forming semiconductor device | |
US12073166B2 (en) | Method and structure for mandrel patterning | |
TWI822307B (en) | Double patterning method of manufacturing select gates and word lines | |
US20240363347A1 (en) | Method for metal patterning | |
TW202232243A (en) | Method of forming pattern and method of manufacturing semiconductor devices |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HUANG, KUAN-WEI;LEE, CHIA-YING;LIANG, MING-CHUNG;REEL/FRAME:042817/0809 Effective date: 20140113 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |