KR970024567A - Frequency phase comparator - Google Patents
Frequency phase comparator Download PDFInfo
- Publication number
- KR970024567A KR970024567A KR1019950037097A KR19950037097A KR970024567A KR 970024567 A KR970024567 A KR 970024567A KR 1019950037097 A KR1019950037097 A KR 1019950037097A KR 19950037097 A KR19950037097 A KR 19950037097A KR 970024567 A KR970024567 A KR 970024567A
- Authority
- KR
- South Korea
- Prior art keywords
- flip
- flop
- terminal
- input signal
- output signal
- Prior art date
Links
- 230000007704 transition Effects 0.000 claims abstract 3
- 238000010586 diagram Methods 0.000 description 2
Landscapes
- Manipulation Of Pulses (AREA)
Abstract
이 발명은 주파수 위상 비교기에 관한 것으로서, 제2입력신호를 클럭으로 입 력받아 구동되는 제1플립플롭과, 상기 제1플립플롭의 출력 신호를 데이터로 입력받고, 제1입력 신호를 클럭으로 입력받아 구동되어, 출력 신호를 상기 제1플립플롭의 데이터로 출력하는 제2플립플롭과, 제1입력신호를 입력받아 상기 제1플립플롭의 세트 제어 단자를 구동하는 제1펄스 발생기와, 제2입력 신호를 입력받아 상기 제2플립플롭의 리세트 제어 단자를 구동하는 제2펄스 발생기와, 전원 전압이 소오스 단자에 연결되고, 상기 제2플립플롭의 반전 출력신호가 게이트 단자에 전기적으로 연결되는 제1트랜지스터와, 상기 제1트랜지스터의 드레인 단자가 드레인 단자에 연결되고, 상기 제1플립플롭의 반전 출력신호가 게이트 단자에 전기적으로 연결되고, 접지가 소오스 단자에 연결되어, 상기 제1트랜지스터의 온/오프 상태에 따라 최종 출력 신호를 출력하는 제2트랜지스터로 구성되어, 입력 신호의 천이 순간을 제외한 전 영역의 범위 내에서 위상차를 검출할 수 있는 효과를 가진 동작 영역이 넓은 주파수 위상 비교기에 관한 것이다.The present invention relates to a frequency phase comparator, comprising: a first flip-flop driven by receiving a second input signal as a clock; and an output signal of the first flip-flop as data, and a first input signal as a clock. A second flip-flop that receives and drives the output signal as data of the first flip-flop, a first pulse generator that receives a first input signal and drives a set control terminal of the first flip-flop, and a second A second pulse generator for receiving an input signal and driving a reset control terminal of the second flip-flop, a power supply voltage connected to a source terminal, and an inverted output signal of the second flip-flop electrically connected to a gate terminal The first transistor and the drain terminal of the first transistor are connected to the drain terminal, the inverted output signal of the first flip-flop is electrically connected to the gate terminal, and the ground is connected to the source terminal. And a second transistor for outputting a final output signal according to the on / off state of the first transistor, and having an effect of detecting a phase difference within a range of all regions except for the instant of transition of the input signal. The operating range relates to a wide frequency phase comparator.
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음As this is a public information case, the full text was not included.
제3도는 이 발명의 실시예에 따른 주파수 위상 비교기의 회로도이고,3 is a circuit diagram of a frequency phase comparator according to an embodiment of the present invention,
제4도는 이 발명의 실시예에 따른 주파수 위상 비교기의 동작 파형도이다.4 is an operational waveform diagram of a frequency phase comparator according to an embodiment of the present invention.
Claims (4)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019950037097A KR970024567A (en) | 1995-10-25 | 1995-10-25 | Frequency phase comparator |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019950037097A KR970024567A (en) | 1995-10-25 | 1995-10-25 | Frequency phase comparator |
Publications (1)
Publication Number | Publication Date |
---|---|
KR970024567A true KR970024567A (en) | 1997-05-30 |
Family
ID=66583917
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019950037097A KR970024567A (en) | 1995-10-25 | 1995-10-25 | Frequency phase comparator |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR970024567A (en) |
-
1995
- 1995-10-25 KR KR1019950037097A patent/KR970024567A/en not_active Application Discontinuation
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR940010463A (en) | Charge pumps operate on low voltage power supplies | |
KR920001518A (en) | Semiconductor integrated circuit | |
KR970060239A (en) | Booster circuit | |
KR970031341A (en) | Level conversion circuit controlled by clock signal (LEVEL CONVERSION CIRCUIT CONTROLLED BY COLCK SIGNAL) | |
KR920020717A (en) | Substrate Bias Voltage Generation Circuit | |
KR880000880A (en) | Comparator | |
KR940010532A (en) | Interface circuit | |
KR890007430A (en) | Output circuit of semiconductor device | |
KR940003011A (en) | Voltage generation circuit without loss of threshold voltage of field effect transistor in output voltage | |
KR970024567A (en) | Frequency phase comparator | |
KR960019311A (en) | Output Potential Reset Circuit of Positive / Negative High Voltage Power Supply | |
KR890004495A (en) | Reset signal generation circuit | |
KR960019978A (en) | Pulse generator | |
KR950012459A (en) | Output circuit for multi-bit output memory circuit | |
KR960005607A (en) | Synchronous Latch Circuit | |
KR970049299A (en) | Operation control circuit of power supply | |
KR960025760A (en) | Charge pump circuit | |
KR930006135Y1 (en) | Pulse generator | |
KR970022418A (en) | Gate driver circuit with large current driving capability | |
KR970023359A (en) | Bootstrap Circuit for Wordline Driver | |
KR930011432A (en) | Sub-step control signal generation circuit using step pulse interval | |
KR970029829A (en) | High voltage generator | |
KR950022035A (en) | Ring Oscillator Using Reference Voltage | |
KR920005437A (en) | Voltage Frequency Oscillator Circuit | |
KR970050020A (en) | Synchronous signal generator |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 19951025 |
|
PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 19951025 Comment text: Request for Examination of Application |
|
PG1501 | Laying open of application | ||
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 19980316 Patent event code: PE09021S01D |
|
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 19980624 Patent event code: PE09021S01D |
|
E601 | Decision to refuse application | ||
PE0601 | Decision on rejection of patent |
Patent event date: 19980911 Comment text: Decision to Refuse Application Patent event code: PE06012S01D Patent event date: 19980624 Comment text: Notification of reason for refusal Patent event code: PE06011S01I Patent event date: 19980316 Comment text: Notification of reason for refusal Patent event code: PE06011S01I |