KR910017424A - Memory cell circuit of semiconductor integrated circuit device - Google Patents
Memory cell circuit of semiconductor integrated circuit device Download PDFInfo
- Publication number
- KR910017424A KR910017424A KR1019910004085A KR910004085A KR910017424A KR 910017424 A KR910017424 A KR 910017424A KR 1019910004085 A KR1019910004085 A KR 1019910004085A KR 910004085 A KR910004085 A KR 910004085A KR 910017424 A KR910017424 A KR 910017424A
- Authority
- KR
- South Korea
- Prior art keywords
- channel mos
- mos transistor
- gate
- memory cell
- semiconductor integrated
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title 1
- 230000014759 maintenance of location Effects 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 2
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/16—Multiple access memory array, e.g. addressing one storage element via at least two independent addressing line groups
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/118—Masterslice integrated circuits
- H01L27/11803—Masterslice integrated circuits using field effect technology
- H01L27/11807—CMOS gate arrays
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Static Random-Access Memory (AREA)
- Semiconductor Memories (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
내용 없음No content
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음Since this is an open matter, no full text was included.
제1도는 본 발명의 한 실시예를 표시하는 메모리셀의 회로도, 제2도는 제1도의 회로의 트랜지스터 레벨의 회로도.1 is a circuit diagram of a memory cell showing one embodiment of the present invention, and FIG. 2 is a transistor level circuit diagram of the circuit of FIG.
Claims (1)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2079625A JPH03280294A (en) | 1990-03-28 | 1990-03-28 | Memory cell circuit for semiconductor integrated circuit device |
JP2-79625 | 1990-03-28 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR910017424A true KR910017424A (en) | 1991-11-05 |
KR950000498B1 KR950000498B1 (en) | 1995-01-24 |
Family
ID=13695260
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019910004085A KR950000498B1 (en) | 1990-03-28 | 1991-03-14 | Memory cell circuit of semiconductor integrated circuit device |
Country Status (3)
Country | Link |
---|---|
JP (1) | JPH03280294A (en) |
KR (1) | KR950000498B1 (en) |
DE (1) | DE4110140A1 (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2720104B2 (en) * | 1990-09-04 | 1998-02-25 | 三菱電機株式会社 | Memory cell circuit of semiconductor integrated circuit device |
EP0578915A3 (en) * | 1992-07-16 | 1994-05-18 | Hewlett Packard Co | Two-port ram cell |
JP3214132B2 (en) * | 1993-03-01 | 2001-10-02 | 三菱電機株式会社 | Memory cell array semiconductor integrated circuit device |
-
1990
- 1990-03-28 JP JP2079625A patent/JPH03280294A/en active Pending
-
1991
- 1991-03-14 KR KR1019910004085A patent/KR950000498B1/en not_active IP Right Cessation
- 1991-03-27 DE DE4110140A patent/DE4110140A1/en not_active Ceased
Also Published As
Publication number | Publication date |
---|---|
KR950000498B1 (en) | 1995-01-24 |
JPH03280294A (en) | 1991-12-11 |
DE4110140A1 (en) | 1991-10-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR910003940A (en) | Semiconductor integrated circuit | |
KR900002328A (en) | Sensing circuit | |
KR870011616A (en) | Sense amplifier | |
KR910002130A (en) | Semiconductor integrated circuit | |
KR910019343A (en) | Input circuit | |
KR890013862A (en) | Voltage level conversion circuit | |
KR920019090A (en) | Level inverter circuit | |
KR870007509A (en) | Buffer Circuit in Integrated Circuit | |
KR900002558A (en) | Output circuit | |
KR880008335A (en) | Semiconductor integrated circuit | |
KR910002127A (en) | Power switching circuit | |
KR910005448A (en) | Semiconductor integrated circuit | |
KR910016077A (en) | Semiconductor integrated circuit | |
KR900019041A (en) | Semiconductor memory | |
KR910017424A (en) | Memory cell circuit of semiconductor integrated circuit device | |
KR920022298A (en) | Level conversion output circuit | |
KR880004484A (en) | Memory cell circuit | |
KR910016005A (en) | Semiconductor integrated circuit | |
KR920010907A (en) | Free charge circuit | |
KR870003623A (en) | Schmidt Circuit | |
KR920001554A (en) | DRAM Redundant Structural Laser Link Decoder | |
KR920015552A (en) | Synchronous ECL-CMOS Translator | |
KR930014570A (en) | Output buffer circuit | |
KR940020422A (en) | Output buffer circuit of semiconductor memory device | |
KR920001841A (en) | Power-On Reset Circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
E902 | Notification of reason for refusal | ||
G160 | Decision to publish patent application | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
FPAY | Annual fee payment |
Payment date: 20040109 Year of fee payment: 10 |
|
LAPS | Lapse due to unpaid annual fee |