KR900008616A - 버스드라이버 집적회로 - Google Patents
버스드라이버 집적회로Info
- Publication number
- KR900008616A KR900008616A KR1019890016420A KR890016420A KR900008616A KR 900008616 A KR900008616 A KR 900008616A KR 1019890016420 A KR1019890016420 A KR 1019890016420A KR 890016420 A KR890016420 A KR 890016420A KR 900008616 A KR900008616 A KR 900008616A
- Authority
- KR
- South Korea
- Prior art keywords
- integrated circuit
- bus driver
- driver integrated
- bus
- circuit
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/0264—Arrangements for coupling to transmission lines
- H04L25/028—Arrangements specific to the transmitter end
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4063—Device-to-bus coupling
- G06F13/4068—Electrical coupling
- G06F13/4072—Drivers or receivers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/094—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
- H03K19/09425—Multistate logic
- H03K19/09429—Multistate logic one of the states being the high impedance or floating state
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Theoretical Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computing Systems (AREA)
- Mathematical Physics (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Logic Circuits (AREA)
- Electronic Switches (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP63285809A JPH02132917A (ja) | 1988-11-14 | 1988-11-14 | バスドライバー集積回路 |
JP88-285809 | 1988-11-14 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR900008616A true KR900008616A (ko) | 1990-06-03 |
KR930002512B1 KR930002512B1 (ko) | 1993-04-03 |
Family
ID=17696367
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019890016420A KR930002512B1 (ko) | 1988-11-14 | 1989-11-13 | 버스드라이버 집적회로 |
Country Status (4)
Country | Link |
---|---|
US (1) | US5059830A (ko) |
EP (1) | EP0369405A3 (ko) |
JP (1) | JPH02132917A (ko) |
KR (1) | KR930002512B1 (ko) |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5162672A (en) * | 1990-12-24 | 1992-11-10 | Motorola, Inc. | Data processor having an output terminal with selectable output impedances |
DE4324519C2 (de) * | 1992-11-12 | 1994-12-08 | Hewlett Packard Co | NCMOS - eine Hochleistungslogikschaltung |
US5467455A (en) * | 1993-11-03 | 1995-11-14 | Motorola, Inc. | Data processing system and method for performing dynamic bus termination |
US5528166A (en) * | 1995-03-14 | 1996-06-18 | Intel Corporation | Pulse controlled impedance compensated output buffer |
KR100466457B1 (ko) * | 1995-11-08 | 2005-06-16 | 마츠시타 덴끼 산교 가부시키가이샤 | 신호전송회로,신호수신회로및신호송수신회로,신호전송방법,신호수신방법및신호송수신방법과반도체집적회로및그제어방법 |
US5787291A (en) * | 1996-02-05 | 1998-07-28 | Motorola, Inc. | Low power data processing system for interfacing with an external device and method therefor |
KR19980058197A (ko) * | 1996-12-30 | 1998-09-25 | 문정환 | 제어신호를 이용한 출력패드 회로 |
US6246259B1 (en) * | 1998-02-23 | 2001-06-12 | Xilinx, Inc. | High-speed programmable logic architecture having active CMOS device drivers |
US6025739A (en) * | 1998-04-21 | 2000-02-15 | International Business Machines Corporation | CMOS driver circuit for providing a logic function while reducing pass-through current |
CN102983822A (zh) * | 2012-09-18 | 2013-03-20 | 上海集成电路研发中心有限公司 | 一种功率放大器 |
US20150310909A1 (en) * | 2014-04-25 | 2015-10-29 | Broadcom Corporation | Optimization of circuit layout area of a memory device |
CN115051561A (zh) * | 2021-03-09 | 2022-09-13 | 长鑫存储技术有限公司 | 电压转换电路 |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4408135A (en) * | 1979-12-26 | 1983-10-04 | Tokyo Shibaura Denki Kabushiki Kaisha | Multi-level signal generating circuit |
JPS5723127A (en) * | 1980-07-16 | 1982-02-06 | Toshiba Corp | Bus-line driving circuit |
US4567561A (en) * | 1981-12-24 | 1986-01-28 | International Business Machines Corp. | Large scale integration data processor signal transfer mechanism |
US4488066A (en) * | 1982-11-08 | 1984-12-11 | At&T Bell Laboratories | Databus coupling arrangement using transistors of complementary conductivity type |
JPS60169219A (ja) * | 1984-02-13 | 1985-09-02 | Oki Electric Ind Co Ltd | 三状態出力回路 |
JPS6125326A (ja) * | 1984-07-16 | 1986-02-04 | Nec Corp | バツフア回路 |
JPS62194733A (ja) * | 1986-02-21 | 1987-08-27 | Hitachi Tobu Semiconductor Ltd | トライ・ステ−ト・ゲ−ト |
US4920282A (en) * | 1987-06-23 | 1990-04-24 | Kabushiki Kaisha Toshiba | Dynamic latch circuit for preventing short-circuit current from flowing during absence of clock pulses when under test |
-
1988
- 1988-11-14 JP JP63285809A patent/JPH02132917A/ja active Pending
-
1989
- 1989-11-13 KR KR1019890016420A patent/KR930002512B1/ko not_active IP Right Cessation
- 1989-11-14 EP EP19890121077 patent/EP0369405A3/en not_active Withdrawn
- 1989-11-14 US US07/435,932 patent/US5059830A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
EP0369405A3 (en) | 1991-03-20 |
JPH02132917A (ja) | 1990-05-22 |
US5059830A (en) | 1991-10-22 |
EP0369405A2 (en) | 1990-05-23 |
KR930002512B1 (ko) | 1993-04-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69124194D1 (de) | Bustreiberschaltung | |
DE69032783D1 (de) | CPU-Bussteuerschaltung | |
DE69329486D1 (de) | Treiberschaltung | |
BR8904095A (pt) | Arranque de motor eletronico | |
DE69314893D1 (de) | Ausgangstreiberschaltung | |
DE69031141D1 (de) | Integrierte Hybridschaltungsanordnung | |
DE69031142D1 (de) | Integrierte Hybridschaltungsanordnung | |
EP0372087A4 (en) | Driver circuit | |
KR900008616A (ko) | 버스드라이버 집적회로 | |
DE69132642D1 (de) | Treiberschaltkreis | |
DE58909214D1 (de) | Buskoppelschaltung. | |
DE68911582D1 (de) | Treiber-Schutzschaltung. | |
DE59305867D1 (de) | Tristate-fähige Treiberschaltung | |
ATA269388A (de) | Mitnehmeranordnung | |
DE3853508D1 (de) | Bustreiber- und Dekodierungsschaltung. | |
DE59510974D1 (de) | Bus-Treiberschaltung | |
DK171790D0 (da) | Koeretoej | |
DE69031326D1 (de) | Treiberkreis | |
ATA107688A (de) | Fahrzeugscheinwerfer | |
BR9004303A (pt) | Circuito excitador comum | |
FI924852A (fi) | Linjaohjainpiiri | |
KR910001488U (ko) | 부-트 디스크 드라이버 선택회로 | |
KR900007095A (ko) | 차량탑재용 집적회로 | |
KR910005107U (ko) | 드라이버 회로 | |
ATA154388A (de) | Integrierte schaltungsanordnung |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
G160 | Decision to publish patent application | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
FPAY | Annual fee payment |
Payment date: 20030401 Year of fee payment: 11 |
|
LAPS | Lapse due to unpaid annual fee |