JPS6333259U - - Google Patents
Info
- Publication number
- JPS6333259U JPS6333259U JP12634186U JP12634186U JPS6333259U JP S6333259 U JPS6333259 U JP S6333259U JP 12634186 U JP12634186 U JP 12634186U JP 12634186 U JP12634186 U JP 12634186U JP S6333259 U JPS6333259 U JP S6333259U
- Authority
- JP
- Japan
- Prior art keywords
- base
- transistor
- resistor
- pnp transistor
- connection point
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000003990 capacitor Substances 0.000 claims description 2
- 230000000295 complement effect Effects 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 5
Landscapes
- Picture Signal Circuits (AREA)
Description
第1図は本考案の雑音除去回路の一実施例を示
す回路図、第2図はその動作を示す波形図、第3
図はその入出力特性図、第4図は従来の雑音除去
回路を示す回路図である。
Tr1……第1のNPN形トランジスタ、Tr
2……第1のPNP形トランジスタ、E……プツ
シユプル回路の出力点、C……コンデンサ、Tr
3……第2のPNP形トランジスタ、Tr4……
第2のNPN形トランジスタ、R1……第1の抵
抗、R2……第2の抵抗、F……第1の抵抗R1
と第2の抵抗R2との接続点、I1,I2,I3
,I4……定電流源。
Figure 1 is a circuit diagram showing one embodiment of the noise removal circuit of the present invention, Figure 2 is a waveform diagram showing its operation, and Figure 3 is a waveform diagram showing its operation.
The figure is an input/output characteristic diagram, and FIG. 4 is a circuit diagram showing a conventional noise removal circuit. Tr 1 ...First NPN transistor, Tr
2 ...First PNP transistor, E...Output point of push-pull circuit, C...Capacitor, Tr
3 ...Second PNP transistor, Tr 4 ...
Second NPN transistor, R 1 ... first resistor, R 2 ... second resistor, F ... first resistor R 1
and the connection point of the second resistor R 2 , I 1 , I 2 , I 3
, I 4 ... Constant current source.
Claims (1)
NP形トランジスタTr2とで形成されたコンプ
リメンタリ・エミツタホロワ・プツシユプル回路
の出力点Eと接地点GNDとの間にコンデンサC
を接続し、さらに、前記第1のNPN形トランジ
スタTr1のベースに第2のPNP形トランジス
タTr3のエミツタを接続するとともに、前記第
1のPNPトランジスタTr2のベースに第2の
NPN形トランジスタTr4のエミツタを接続し
、さらに、前記第2のPNP形トランジスタTr
3と第2のNPN形トランジスタTr4の各ベー
ス間に第1及び第2の抵抗R1,R2を直列接続
し、また、前記第2のNPN形トランジスタTr
4のベースと第1の抵抗R1との接続点を電源側
とするとともに、前記第2のPNP形トランジス
タTr3のベースと第2の抵抗R2との接続点を
接地GND側に接続し、この第1の抵抗R1と第
2の抵抗R2との接続点Fに入力端を接続し、ま
た、前記各トランジスタTr1,Tr2,Tr3
,Tr4のベースにバイアス用定電流源I1,I
2,I3,I4を接続したことを特徴とする雑音
除去回路。 First NPN transistor Tr 1 and first P
A capacitor C is connected between the output point E of the complementary emitter follower push-pull circuit formed by the NP-type transistor Tr2 and the ground point GND.
Further, the emitter of a second PNP transistor Tr 3 is connected to the base of the first NPN transistor Tr 1 , and a second NPN transistor is connected to the base of the first PNP transistor Tr 2 . The emitter of Tr 4 is connected, and the second PNP transistor Tr
First and second resistors R 1 and R 2 are connected in series between the bases of Tr 3 and the second NPN transistor Tr 4 ;
The connection point between the base of PNP transistor Tr 4 and the first resistor R 1 is connected to the power supply side, and the connection point between the base of the second PNP transistor Tr 3 and the second resistor R 2 is connected to the ground GND side. , an input end is connected to the connection point F between the first resistor R 1 and the second resistor R 2 , and each of the transistors Tr 1 , Tr 2 , Tr 3
, a constant current source for biasing I 1 , I at the base of Tr 4
1. A noise removal circuit characterized in that 2 , I3 , and I4 are connected.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP12634186U JPS6333259U (en) | 1986-08-19 | 1986-08-19 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP12634186U JPS6333259U (en) | 1986-08-19 | 1986-08-19 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS6333259U true JPS6333259U (en) | 1988-03-03 |
Family
ID=31020056
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP12634186U Pending JPS6333259U (en) | 1986-08-19 | 1986-08-19 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6333259U (en) |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS59193616A (en) * | 1983-04-18 | 1984-11-02 | Matsushita Electric Ind Co Ltd | Slice circuit |
-
1986
- 1986-08-19 JP JP12634186U patent/JPS6333259U/ja active Pending
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS59193616A (en) * | 1983-04-18 | 1984-11-02 | Matsushita Electric Ind Co Ltd | Slice circuit |