JPS6129242A - Communication control equipment - Google Patents
Communication control equipmentInfo
- Publication number
- JPS6129242A JPS6129242A JP14988684A JP14988684A JPS6129242A JP S6129242 A JPS6129242 A JP S6129242A JP 14988684 A JP14988684 A JP 14988684A JP 14988684 A JP14988684 A JP 14988684A JP S6129242 A JPS6129242 A JP S6129242A
- Authority
- JP
- Japan
- Prior art keywords
- fifo4
- circuit
- data
- information
- reception
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L13/00—Details of the apparatus or circuits covered by groups H04L15/00 or H04L17/00
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Detection And Prevention Of Errors In Transmission (AREA)
- Communication Control (AREA)
Abstract
Description
【発明の詳細な説明】
(技術分野)
本発明は通信制御装置、特に回線からのハイレベルデー
タリンク制御手順(HDLC手順)のビットシリアルデ
ータを受信して組立てを行い外部装置へパラレルデータ
として転送する通信制御装置に関する。Detailed Description of the Invention (Technical Field) The present invention relates to a communication control device, in particular, to receive bit serial data of a high level data link control procedure (HDLC procedure) from a line, assemble it, and transfer it to an external device as parallel data. The present invention relates to a communication control device.
(従来技術)
従来の通信制御装置はHDLC手順で高速の連続する複
数のフレームを受信する対策として回線からのデータを
組み立てた後受信データをフレーム単位で異なる先入れ
先出しメモリ(以下FIFO)に記憶すると共にフレー
ム受信に関する工2−有無情報をFIFOとは異なるレ
ジスタ等に記憶していたため、Ii”IFOの数をいわ
ゆるアウトスタンディングフレーム数まで設ける必要が
あり、また受信データの前後関係を明確にするだめの制
御が必要となるので、ハードウェア量が多くなるという
欠点があった。(Prior Art) Conventional communication control devices assemble data from a line in order to receive a plurality of consecutive frames at high speed in the HDLC procedure, and then store the received data in different first-in, first-out memories (hereinafter referred to as FIFO) for each frame. Step 2 related to frame reception: Since the presence/absence information was stored in a register different from the FIFO, it was necessary to provide the number of IFOs up to the so-called outstanding frame number, and it was also necessary to provide the number of IFOs up to the so-called outstanding frame number. Since control is required, there is a drawback that the amount of hardware increases.
(発明の目的)
本発明の目的は、組立て後のパラレルデータを順次F
I F Oに記憶すると共にフレーム間の識別及び前後
関係を明確にするためフレーム受信完判定時の情報も同
−F I F Oに記憶させることによシ上記欠点を除
去し、FIFOを1個だけ用いたハードウェア量の少な
い通信制御装置を提供することにある。(Object of the invention) The object of the invention is to sequentially convert parallel data after assembly into
In addition to storing information in the IFO to clarify the identification and context between frames, the information at the time of frame reception completion determination is also stored in the same FIFO, thereby eliminating the above disadvantages and reducing the number of FIFOs to one. An object of the present invention is to provide a communication control device that uses only a small amount of hardware.
(発明の構成)
本発明によれば、1個のli’IFOを備え、HDLC
手順のフレーム受信に際し組立て後の受信データとフレ
ーム受信時の゛エラー有無情報ど□を前記FIFOに記
憶させるようになすことを特徴とする通信制御装置が得
られる。(Structure of the Invention) According to the present invention, one li'IFO is provided, and an HDLC
There is obtained a communication control device characterized in that when receiving a frame in a procedure, the received data after assembly and the error information at the time of frame reception are stored in the FIFO.
(実施例) 次いで本発明につき図面を参照して詳細に説明する。(Example) Next, the present invention will be explained in detail with reference to the drawings.
図は本発明の通信制御装置の一実施例を示すブロック図
である。同図において、組立回路1は接続線7を介して
入力されるシリアルデータをパラレルデータに組み立て
て接続線9に出力すると共に、接続線8を介して制御回
路2にデータ組立て完とフレーム終了を示すフラグ受信
光等の制御情報を出力する。制御回路2は接続線12を
介して入力されるFIFO4のあき状態を監視しながら
接続線8を介して入力される前記データ組立光及びフッ
ク受信光等の制御情報に基づき接続線17を介して切替
回路3を制御し、接g99を介して入力されるパラレル
データ及び接続線10を介して入力されるフラグ受信光
等の前記制御情報のいずれかを接続線11を介してFI
FO4に入力させると同時に、接続線12を介してFI
FO4の曹き込み指示をも行う。FIFO4の内容は前
記パラレルデータをnビットとしたときn+1ビツト×
m語で構成され、該パラレルデータがフラグ受信光等の
制御情報なの否かの識別に該1ビツトが用いられ、該1
ビツトの識別信号は接続線14を介して割込表示回路5
に出力される。割込入水回路5は接続線13を介してF
IFO4に有効な情報が記憶されているか否かを示す信
号と接続線14からの前記べ別信号とを入力させること
によシ外部装置6へFIFO4に記憶した情報を引き取
らせるだめの割込み又は読取シ喪求を接続線16を介し
て出力する。外部装置6は接続線15を介してFIFO
4の出力データを引き取ると同時に接続線18を介して
FIFO4に有効情報が1つ減ったことを報$
告する。The figure is a block diagram showing an embodiment of the communication control device of the present invention. In the figure, an assembly circuit 1 assembles serial data input via a connection line 7 into parallel data and outputs the parallel data to a connection line 9, and also notifies the control circuit 2 via a connection line 8 of completion of data assembly and the end of a frame. Outputs control information such as flag reception light. The control circuit 2 monitors the empty state of the FIFO 4 input through the connection line 12 and transmits data through the connection line 17 based on the control information such as the data assembly light and hook reception light input through the connection line 8. The switching circuit 3 is controlled to transfer any of the control information such as the parallel data input via the contact g99 and the flag reception light input via the connection line 10 to the FI via the connection line 11.
At the same time as input to FO4, input to FI via connection line 12.
Also instructs FO4 to fill up. The contents of FIFO4 are n+1 bits x when the parallel data is n bits.
It consists of m words, and the 1 bit is used to identify whether the parallel data is control information such as flag reception light, etc.
The bit identification signal is sent to the interrupt display circuit 5 via the connection line 14.
is output to. The interrupt water circuit 5 is connected to F via the connection line 13.
Interruption or reading to cause the external device 6 to retrieve the information stored in the FIFO 4 by inputting a signal indicating whether valid information is stored in the IFO 4 and the discrimination signal from the connection line 14. The request is output via the connection line 16. The external device 6 connects to the FIFO via the connection line 15.
At the same time as receiving the output data of 4, it reports to FIFO 4 via the connection line 18 that the number of valid information has decreased by one.
(発明の効果)
以上の説明によシ明らかなように本発明の通信制御装置
によれば、回線からHDLC手順で高速の連続する複数
フレームのビットシリアルデータを受信してフレーム組
立てを行い外部装置ヘパ2レルデータとして転送するの
に1個のFIFOを備え該FIFOに組立て後のデータ
とフレーム受信時のエラー有無情報とを記憶させればよ
いので、ハードウェア量が減少するという効果が生じる
。(Effects of the Invention) As is clear from the above explanation, the communication control device of the present invention receives high-speed consecutive bit serial data of a plurality of frames from a line using the HDLC procedure, and assembles the frame to an external device. In order to transfer the HEPA 2-rel data, it is sufficient to provide one FIFO and store assembled data and error presence/absence information at the time of frame reception in the FIFO, resulting in an effect of reducing the amount of hardware.
図は本発明の通信制御装置の一実施例を示すブロック図
である。
図において、1・・・・・・組立回路、2・・・・・・
制御回路、3・・・・・・切替回路、4・・・・・・フ
ァーストイでファーストアラトンモリ(FIFO)、5
・・・・・・割込表示回路、6・・・・・・外部装置、
7.〜16・・・・・・接続線。
−′−・5The figure is a block diagram showing an embodiment of the communication control device of the present invention. In the figure, 1...assembly circuit, 2...
Control circuit, 3...Switching circuit, 4...Fast toy first timer (FIFO), 5
...Interrupt display circuit, 6...External device,
7. ~16... Connection line. −′−・5
Claims (1)
ンク制御手順のフレーム受信に際し組立て後の受信デー
タとフレーム受信時のエラー有無情報とを前記先入れ先
出しメモリに記憶させるようになすことを特徴とする通
信制御装置。A communication control device comprising one first-in, first-out memory, and storing assembled received data and error presence/absence information at the time of frame reception in the first-in, first-out memory upon frame reception of a high-level data link control procedure. .
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP14988684A JPS6129242A (en) | 1984-07-19 | 1984-07-19 | Communication control equipment |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP14988684A JPS6129242A (en) | 1984-07-19 | 1984-07-19 | Communication control equipment |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS6129242A true JPS6129242A (en) | 1986-02-10 |
Family
ID=15484784
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP14988684A Pending JPS6129242A (en) | 1984-07-19 | 1984-07-19 | Communication control equipment |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6129242A (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2012114525A1 (en) * | 2011-02-25 | 2012-08-30 | 三菱電機株式会社 | Control device, control system, and communication method |
-
1984
- 1984-07-19 JP JP14988684A patent/JPS6129242A/en active Pending
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2012114525A1 (en) * | 2011-02-25 | 2012-08-30 | 三菱電機株式会社 | Control device, control system, and communication method |
KR101499375B1 (en) * | 2011-02-25 | 2015-03-05 | 미쓰비시덴키 가부시키가이샤 | Control device, control system, and communication method |
US9141523B2 (en) | 2011-02-25 | 2015-09-22 | Mitsubishi Electric Corporation | Control apparatus, control system, and communication method for controlling one or more motors in serial communication with a controller |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0239937B1 (en) | Serial communications controller | |
US7145921B2 (en) | Asynchronous data pipe for automatically managing asynchronous data transfers between an application and a bus structure | |
JPH0561667B2 (en) | ||
US5151999A (en) | Serial communications controller for transfer of successive data frames with storage of supplemental data and word counts | |
SK6694A3 (en) | Communication apparatus and method for transfering image data | |
JPH04267431A (en) | Elastic buffer | |
US4550401A (en) | Delivery information packet switching system | |
US4811339A (en) | Non-coded information and companion data switching mechanism | |
GB1499010A (en) | Transmission of digital information signals together with a preceding address signal | |
JPS6129242A (en) | Communication control equipment | |
US6282203B1 (en) | Packet data transmitting apparatus, and method therefor | |
JPH0831877B2 (en) | Packet switch | |
JPH06284453A (en) | Atm cell switch | |
KR930008501B1 (en) | Apparatus and method for transmitting and receiving message | |
JPH0313776B2 (en) | ||
JP2595707B2 (en) | Memory device | |
JPH1023101A (en) | Data transfer interface circuit and data transfer method | |
JPH01212994A (en) | Communication control equipment | |
JPH0310971B2 (en) | ||
JP3146864B2 (en) | Unidirectional loop transmission circuit | |
JPH0133981B2 (en) | ||
JPH03150943A (en) | Communication equipment | |
JPS59226962A (en) | Data exchange device | |
GB2248998A (en) | Multiple HDLC processor | |
JPS60150349A (en) | Data controller |