JPS60192575U - liquid crystal television - Google Patents
liquid crystal televisionInfo
- Publication number
- JPS60192575U JPS60192575U JP8023184U JP8023184U JPS60192575U JP S60192575 U JPS60192575 U JP S60192575U JP 8023184 U JP8023184 U JP 8023184U JP 8023184 U JP8023184 U JP 8023184U JP S60192575 U JPS60192575 U JP S60192575U
- Authority
- JP
- Japan
- Prior art keywords
- display
- signal
- signals
- conversion circuit
- liquid crystal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Landscapes
- Liquid Crystal Display Device Control (AREA)
- Transforming Electric Information Into Light Information (AREA)
Abstract
(57)【要約】本公報は電子出願前の出願データであるた
め要約のデータは記録されません。(57) [Summary] This bulletin contains application data before electronic filing, so abstract data is not recorded.
Description
、゛第1図は、本考案の1実施例による液晶テレビの全
体システムを示すブロック線図で、第2図は、従来のグ
ループ分割型X−Yマトリクス型液 、 −高表示素
子の構成を示す回路図。
6.16・・・・・・上信号側駆動7゛ロック、7,1
7・・・・・・下信号側駆動−ブロック′、9,19・
・・・・・液晶表示素子、9A、19A・・・・・・上
ブロック、9B、19B・・・・・・下プロ、ツク、1
5・・・・・・表示駆動ブロック、20・・・・・・テ
レビ信号受信部、30・・・・・・表示モード切り換え
ブロック、40・・・・・・表示状態制御ブロック、V
a・・・・・・映像信号、Vd・・・・・・現表示信号
。, ``Figure 1 is a block diagram showing the overall system of a liquid crystal television according to one embodiment of the present invention, and Figure 2 is a block diagram showing the structure of a conventional group-divided X-Y matrix type liquid crystal television. The circuit diagram shown. 6.16・・・Upper signal side drive 7゛lock, 7,1
7...Lower signal side drive-block', 9, 19.
...Liquid crystal display element, 9A, 19A...Top block, 9B, 19B...Bottom pro, Tsuku, 1
5...Display driving block, 20...TV signal receiving section, 30...Display mode switching block, 40...Display state control block, V
a...Video signal, Vd...Current display signal.
Claims (2)
表糸信号に変換して出力するA/D変換回路と、上表水
ブロックおよび下表水ブロックに分割されて成るマトリ
クス型液晶表示素子とを有し、かつシリアルに供給され
てくる表示信号をパラレル信号に変換する直/並列変換
回路と、該直/並列変換回路の出力信号をラッチするラ
インメモリと、該ライン、メモリからの信号に基づいて
前記液晶表示素子の信号側電極群に駆動信号を供給する
信号側駆動回路とを、前記上、下の表示ブロックに対応
してそれぞれ互いに独立して設け、1単位の画像の上半
分および下半分を、前記上、下の表示ブロックでそれぞ
れ独立して表示するように構成した液晶テレビにおいて
、前記画像の上半分およ下半分を構成する表示信号をそ
れぞれ記憶するように構成された上、下の表示用メモリ
と、前記A/D変換回路からの信号および前記上、下の
表示用メモリからの信号のうち、いずれか一方の信号を
選択的に前記上、下の直/並列変換回路にそれぞれ供給
するための表示信号切り換え手段と、画像静止スイッチ
と、該画像静止スイッチの操作に連動して前記液晶表示
素子を静止画像表示状、態に切り換えるための表示状態
制御手段とを設け、通常時には前記上、下の表示ブロッ
クのうち、前記A/D変換回路より現時点で出力されて
いる現表示信号が属しているブロック側については、該
現表示信号を前記直/並列変換回路に供給するとともに
、該現表示信号によらて前記表示メモリのりラレツシュ
を行い、かつ前記現表示信号が属していないブロック側
については、前記表示メモリからの信号を前記直/並列
変換回路に供給するように制御し、さらに前記静止画像
表示状態への切り換え時には、前記上、下の表示ブロッ
クのいずれの側について、 も、前記表示メ阜すからの
信号をそれぞれ前記直/並列変換回路に供給するように
構成したことを特徴とする液晶テレビ。(1) An A/D conversion circuit that sequentially converts the video signal from the television broadcast receiver into a digital front signal and outputs it, and a matrix type liquid crystal display element that is divided into an upper surface water block and a lower surface water block. a serial/parallel conversion circuit that converts display signals supplied serially into parallel signals; a line memory that latches the output signal of the serial/parallel conversion circuit; signal-side drive circuits that supply drive signals to the signal-side electrode groups of the liquid crystal display element based on the above are provided independently of each other corresponding to the upper and lower display blocks, and In a liquid crystal television configured so that the lower half is displayed independently in the upper and lower display blocks, the upper display block is configured to store display signals constituting the upper and lower halves of the image, respectively. , selectively performs serial/parallel conversion of any one of the signals from the lower display memory and the A/D conversion circuit, and the signals from the upper and lower display memories. Display signal switching means for supplying the respective signals to the circuits, an image freeze switch, and display state control means for switching the liquid crystal display element to a still image display state in conjunction with operation of the image freeze switch are provided. Normally, among the upper and lower display blocks, for the block to which the current display signal currently output from the A/D conversion circuit belongs, the current display signal is sent to the serial/parallel conversion circuit. At the same time, the current display signal is used to refresh the display memory, and for the block side to which the current display signal does not belong, the signal from the display memory is supplied to the serial/parallel conversion circuit. further, when switching to the still image display state, signals from the display mechanism are supplied to the serial/parallel converter circuits for either side of the upper or lower display blocks, respectively. An LCD television characterized by having the following configuration.
定するためのアドレス指定手段を共用していることを特
徴とする実用新案登録請求の範囲、第1項記載の液晶テ
レビ。(2) The liquid crystal television set according to claim 1, wherein the upper and lower display memories share addressing means for specifying their respective addresses.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP8023184U JPS60192575U (en) | 1984-05-30 | 1984-05-30 | liquid crystal television |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP8023184U JPS60192575U (en) | 1984-05-30 | 1984-05-30 | liquid crystal television |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS60192575U true JPS60192575U (en) | 1985-12-20 |
Family
ID=30625887
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP8023184U Pending JPS60192575U (en) | 1984-05-30 | 1984-05-30 | liquid crystal television |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS60192575U (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61173296A (en) * | 1985-01-28 | 1986-08-04 | 三洋電機株式会社 | Image display unit |
JPS6263993A (en) * | 1985-09-13 | 1987-03-20 | 三洋電機株式会社 | Image display unit |
JPH0313989A (en) * | 1989-06-12 | 1991-01-22 | Toshiba Corp | Integrated circuit for liquid crystal display and liquid crystal display device |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS57178484A (en) * | 1981-04-27 | 1982-11-02 | Toutsuu:Kk | Large-sized television display device |
JPS5866477A (en) * | 1981-10-16 | 1983-04-20 | Seiko Instr & Electronics Ltd | Liquid crystal television |
JPS58107782A (en) * | 1981-12-22 | 1983-06-27 | Seiko Epson Corp | Liquid crystal video display drive circuit |
JPS5928192A (en) * | 1982-08-09 | 1984-02-14 | 株式会社日立製作所 | Image display |
JPS60251787A (en) * | 1984-05-28 | 1985-12-12 | Citizen Watch Co Ltd | Liquid crystal display device |
-
1984
- 1984-05-30 JP JP8023184U patent/JPS60192575U/en active Pending
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS57178484A (en) * | 1981-04-27 | 1982-11-02 | Toutsuu:Kk | Large-sized television display device |
JPS5866477A (en) * | 1981-10-16 | 1983-04-20 | Seiko Instr & Electronics Ltd | Liquid crystal television |
JPS58107782A (en) * | 1981-12-22 | 1983-06-27 | Seiko Epson Corp | Liquid crystal video display drive circuit |
JPS5928192A (en) * | 1982-08-09 | 1984-02-14 | 株式会社日立製作所 | Image display |
JPS60251787A (en) * | 1984-05-28 | 1985-12-12 | Citizen Watch Co Ltd | Liquid crystal display device |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61173296A (en) * | 1985-01-28 | 1986-08-04 | 三洋電機株式会社 | Image display unit |
JPS6263993A (en) * | 1985-09-13 | 1987-03-20 | 三洋電機株式会社 | Image display unit |
JPH0313989A (en) * | 1989-06-12 | 1991-01-22 | Toshiba Corp | Integrated circuit for liquid crystal display and liquid crystal display device |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPH055113B2 (en) | ||
JPS59138184A (en) | Driving circuit of matrix color television panel | |
MY135943A (en) | Drive circuit for liquid crystal display cell | |
EP0213630A2 (en) | Liquid crystal device and method of driving same | |
JPS60192575U (en) | liquid crystal television | |
KR970068496A (en) | Video pickup device | |
JPS61134177U (en) | ||
JPH0646131Y2 (en) | Switching device | |
JPS6480175A (en) | Image pickup device | |
JPS6360195U (en) | ||
JPH01165280A (en) | Double-speed converting circuit | |
JPH07121098B2 (en) | Liquid crystal matrix panel driving method | |
JPH0377995U (en) | ||
JPS6363094A (en) | Display device | |
JPS6147572U (en) | LCD display device | |
JPH0990894A (en) | Matrix display device | |
JPS63200890U (en) | ||
JPS6025290U (en) | LCD display television receiver | |
JPS6397976U (en) | ||
JPS58125845U (en) | thermography equipment | |
JPS61173296A (en) | Image display unit | |
JPS6392928A (en) | Color liquid crystal display using active double matrix | |
JPS615294A (en) | Liquid crystal color display unit | |
JPS6324770A (en) | Driving method for amorphous silicon thin film transistor liquid crystal panel | |
JPH0221692U (en) |