JPS5761337A - Pulse counter - Google Patents
Pulse counterInfo
- Publication number
- JPS5761337A JPS5761337A JP13657280A JP13657280A JPS5761337A JP S5761337 A JPS5761337 A JP S5761337A JP 13657280 A JP13657280 A JP 13657280A JP 13657280 A JP13657280 A JP 13657280A JP S5761337 A JPS5761337 A JP S5761337A
- Authority
- JP
- Japan
- Prior art keywords
- ram14
- address
- buffer
- integrated value
- designated
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K21/00—Details of pulse counters or frequency dividers
Landscapes
- Manipulation Of Pulses (AREA)
Abstract
PURPOSE:To largely reduce the number of elements to be used, by commonly using an adder which operates as a counter, an RAM, a buffer for reading and buffer for presetting. CONSTITUTION:When an edge of a pulse signal is detected by an edge detection circuit 111, writing on the prescribed address of an RAM14 is performed by adding 1 to the already written integrated value on the prescribed address of the RAM14. Then, the number of pulse signals corresponding to the integrated value which is desired to read is designated to a control circuit 15. The address of the RAM14 corresponding to the number is designated in the control circuit 15. From the RAM14, the integrated value stored on the address is read out and is transmitted to a buffer 16 for reading with time division of timing which does not select pulse signals. After that, the value is sent to an operational section 18.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP13657280A JPS5761337A (en) | 1980-09-30 | 1980-09-30 | Pulse counter |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP13657280A JPS5761337A (en) | 1980-09-30 | 1980-09-30 | Pulse counter |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS5761337A true JPS5761337A (en) | 1982-04-13 |
Family
ID=15178389
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP13657280A Pending JPS5761337A (en) | 1980-09-30 | 1980-09-30 | Pulse counter |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5761337A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5970319A (en) * | 1982-10-15 | 1984-04-20 | Yokogawa Hokushin Electric Corp | Counter |
EP0428047A2 (en) * | 1989-11-14 | 1991-05-22 | National Semiconductor Corporation | Ram based event counter method and apparatus |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS51378A (en) * | 1974-06-19 | 1976-01-06 | Tokyo Shibaura Electric Co | PARUSUKEI SUSOCHI |
JPS5286746A (en) * | 1976-01-14 | 1977-07-19 | Hitachi Ltd | Pulse count readout control circuit |
-
1980
- 1980-09-30 JP JP13657280A patent/JPS5761337A/en active Pending
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS51378A (en) * | 1974-06-19 | 1976-01-06 | Tokyo Shibaura Electric Co | PARUSUKEI SUSOCHI |
JPS5286746A (en) * | 1976-01-14 | 1977-07-19 | Hitachi Ltd | Pulse count readout control circuit |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5970319A (en) * | 1982-10-15 | 1984-04-20 | Yokogawa Hokushin Electric Corp | Counter |
EP0428047A2 (en) * | 1989-11-14 | 1991-05-22 | National Semiconductor Corporation | Ram based event counter method and apparatus |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS5727477A (en) | Memory circuit | |
JPS5437787A (en) | Waveform comparative display method using crt | |
JPS5761337A (en) | Pulse counter | |
JPS55154415A (en) | Incidental phenomenon recorder | |
JPS5443630A (en) | Memory access control system | |
JPS5525176A (en) | Memory unit control system | |
JPS5211829A (en) | Memory control unit | |
JPS53120512A (en) | Digital signal processing unit | |
JPS5237025A (en) | Dropout compensation device | |
JPS5441023A (en) | Printing control system | |
JPS5247752A (en) | Device for reading the maximum and minimum values of peak values of an alog signals | |
JPS5436144A (en) | Address conversion unit | |
JPS545331A (en) | Error control system for control memory | |
JPS542711A (en) | Electronic musical instrument | |
JPS53111224A (en) | Compression circuit for pulse signal | |
JPS5422137A (en) | Bus line chekcing device | |
JPS53142838A (en) | Control unit for superimposed pulse detection | |
JPS5441032A (en) | Magnetic disc controller | |
JPS5420629A (en) | Data reader | |
JPS5216915A (en) | Facsimile device | |
JPS51138480A (en) | Oscililograph | |
JPS5387636A (en) | Memory write unit | |
JPS53133011A (en) | Memory control unit | |
JPS5798174A (en) | Semiconductor storage device | |
JPS5547579A (en) | Input completion detecting system for hand written information input device |