JPS5734234A - Extension of data bus - Google Patents
Extension of data busInfo
- Publication number
- JPS5734234A JPS5734234A JP10971080A JP10971080A JPS5734234A JP S5734234 A JPS5734234 A JP S5734234A JP 10971080 A JP10971080 A JP 10971080A JP 10971080 A JP10971080 A JP 10971080A JP S5734234 A JPS5734234 A JP S5734234A
- Authority
- JP
- Japan
- Prior art keywords
- clock signal
- data bus
- signal line
- extension
- access time
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4204—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
- G06F13/4234—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus
- G06F13/4243—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus with synchronous protocol
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Information Transfer Systems (AREA)
Abstract
PURPOSE:To obtain a data bus extension device with a simple logic circuit without ineffective access time by lowering the frequency of a synchronizing clock signal temporally only in the access time. CONSTITUTION:A basic module 1 is equipped with a CPU2, a memory device 3, a peripheral control 4, and a data bus extension device 5 and the devices are connected each other through a data bus, a bus control signal line group 7 and a synchronizing clock signal line 8. An extension module 9 is equipped with a peripheral control 10 and a data bus extension device 11 and the devices are connected each other through a data bus 6, a bus control signal line group 13 and a clock signal line 14. The modules 1 and 9 are connected through a connection cable 15. When a signal to start the device 3 is sent from the device 10, a clock signal mask circuit attached to the device 5 masks the pulses of a synchronizing clock signal from the CPU2 only by the number of pulses corresponding to the data transmission delay time to lower the frequency of the clock signal temporally. Thus, the ineffective access time is removed with the simple circuit configuration mentioned above.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP10971080A JPS5734234A (en) | 1980-08-08 | 1980-08-08 | Extension of data bus |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP10971080A JPS5734234A (en) | 1980-08-08 | 1980-08-08 | Extension of data bus |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS5734234A true JPS5734234A (en) | 1982-02-24 |
Family
ID=14517248
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP10971080A Pending JPS5734234A (en) | 1980-08-08 | 1980-08-08 | Extension of data bus |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5734234A (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6317792A (en) * | 1986-07-10 | 1988-01-25 | 川鉄マシナリー株式会社 | Method and device for exchanging wire rope for crane |
US4984195A (en) * | 1987-06-03 | 1991-01-08 | Hitachi, Ltd. | Extended bus controller |
US5923856A (en) * | 1995-11-28 | 1999-07-13 | Fujitsu Limited | Control system for coping with bus extension in controlling a communication apparatus |
-
1980
- 1980-08-08 JP JP10971080A patent/JPS5734234A/en active Pending
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6317792A (en) * | 1986-07-10 | 1988-01-25 | 川鉄マシナリー株式会社 | Method and device for exchanging wire rope for crane |
US4984195A (en) * | 1987-06-03 | 1991-01-08 | Hitachi, Ltd. | Extended bus controller |
US5923856A (en) * | 1995-11-28 | 1999-07-13 | Fujitsu Limited | Control system for coping with bus extension in controlling a communication apparatus |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS5464941A (en) | Weight generator circuit | |
JPS5734234A (en) | Extension of data bus | |
GB2035015B (en) | Information transmission systems | |
JPS5729124A (en) | Data transfer system by parallel bus | |
JPS5336149A (en) | Information processing system | |
JPS5483726A (en) | Memory access processing system of data processing system | |
JPS5385130A (en) | Interface bus control system | |
JPS537145A (en) | Line memory control system at communication control equipment | |
JPS5744278A (en) | Selecting system of memory module | |
JPS56111927A (en) | Clock control system | |
JPS57154959A (en) | Microprocessor device | |
JPS5613849A (en) | Data transmitting device | |
JPS5643850A (en) | Intermultiplexer communication control system | |
JPS5760758A (en) | Data transfer system | |
JPS54134526A (en) | Terminal equipment | |
JPS5642826A (en) | Data processing system | |
JPS5412235A (en) | Connection switching unit of data terminal system | |
JPS5396605A (en) | Data transmission system | |
JPS56138350A (en) | Bidirectional and undirectional conversion circuit | |
JPS56117448A (en) | Frame synchronizing device | |
JPS5311410A (en) | Process for constructing railway circuit | |
JPS55154620A (en) | Ringing mask unit | |
JPS55150006A (en) | Control timing system | |
JPS5348432A (en) | In-use and standby circuit connection system | |
JPS5547475A (en) | Signal transmission system |