JPS5726925A - Pulse generating circuit - Google Patents
Pulse generating circuitInfo
- Publication number
- JPS5726925A JPS5726925A JP9298981A JP9298981A JPS5726925A JP S5726925 A JPS5726925 A JP S5726925A JP 9298981 A JP9298981 A JP 9298981A JP 9298981 A JP9298981 A JP 9298981A JP S5726925 A JPS5726925 A JP S5726925A
- Authority
- JP
- Japan
- Prior art keywords
- input signal
- inverted
- generating circuit
- pulse generating
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Static Random-Access Memory (AREA)
- Manipulation Of Pulses (AREA)
Abstract
PURPOSE:To decrease the number of elements and to make the response speed of an output signal to an input signal faster, by controlling the switching of 2 pairs of FETs with a delayed output of the input signal. CONSTITUTION:An inverting input signal inversion A'0 with different phase from an input signal A'0 is applied to the drain of enhancement type FETs 43, 44. The input signal A'0 is inverted and delayed at a resistor 46 and a capacitor 47, it is again inverted, it is applied to the gate of the FET44 and inverted and applied to the gate of a transistor 43. A pulse signal W0 is outputted from the connecting point of the sources of the transistors 43, 44.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP9298981A JPS5726925A (en) | 1981-06-18 | 1981-06-18 | Pulse generating circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP9298981A JPS5726925A (en) | 1981-06-18 | 1981-06-18 | Pulse generating circuit |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP55066254A Division JPS5913117B2 (en) | 1980-05-19 | 1980-05-19 | semiconductor memory |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS5726925A true JPS5726925A (en) | 1982-02-13 |
JPH0321997B2 JPH0321997B2 (en) | 1991-03-25 |
Family
ID=14069774
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP9298981A Granted JPS5726925A (en) | 1981-06-18 | 1981-06-18 | Pulse generating circuit |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5726925A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0298212A (en) * | 1988-10-05 | 1990-04-10 | Nec Corp | Clock signal generating circuit |
JPH0285109U (en) * | 1988-12-20 | 1990-07-03 |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS50140255A (en) * | 1974-04-30 | 1975-11-10 |
-
1981
- 1981-06-18 JP JP9298981A patent/JPS5726925A/en active Granted
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS50140255A (en) * | 1974-04-30 | 1975-11-10 |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0298212A (en) * | 1988-10-05 | 1990-04-10 | Nec Corp | Clock signal generating circuit |
JPH0285109U (en) * | 1988-12-20 | 1990-07-03 |
Also Published As
Publication number | Publication date |
---|---|
JPH0321997B2 (en) | 1991-03-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR930003555A (en) | Programmable Output Drive Circuitry | |
KR880005746A (en) | Semiconductor integrated circuit | |
KR880700548A (en) | TTL vs. CMOS Input Buffer | |
GB1514964A (en) | Logic level difference shifting circuit | |
IE813068L (en) | Semiconductor buffer circuit | |
KR940023060A (en) | Input circuit | |
JPS56124195A (en) | Dynamic shift register circuit | |
JPS5726925A (en) | Pulse generating circuit | |
JPS5612128A (en) | Cmos buffer circuit | |
GB1107151A (en) | Improvements in or relating to control systems for electric motors | |
JPS5834982B2 (en) | clock driver circuit | |
JPS5398762A (en) | Differential amplifier circuit | |
JPS57135525A (en) | Semiconductor device | |
JPS57162834A (en) | Pulse generating circuit | |
FR2433263A1 (en) | Control circuit for flip=flop - has inverter with two NOR circuits, OR circuits and flip=flop using time signal (BE 8.2.80) | |
KR960036334A (en) | Variable delay circuit | |
SU725232A1 (en) | Switching apparatus | |
JPS5721125A (en) | Monostable multivibrator | |
SU423252A1 (en) | LOGICAL DEVICE | |
JPS6486611A (en) | Differentiation pulse generating circuit | |
JPS5352348A (en) | Cmos input circuit | |
JPS55158726A (en) | Phase delay circuit | |
KR890013887A (en) | Output buffer circuit | |
JPS56147236A (en) | Adding circuit | |
JPS53119658A (en) | Amplifier circuit of field effect transistor |