JP7263740B2 - 炭化珪素半導体装置および炭化珪素半導体装置の製造方法 - Google Patents
炭化珪素半導体装置および炭化珪素半導体装置の製造方法 Download PDFInfo
- Publication number
- JP7263740B2 JP7263740B2 JP2018209294A JP2018209294A JP7263740B2 JP 7263740 B2 JP7263740 B2 JP 7263740B2 JP 2018209294 A JP2018209294 A JP 2018209294A JP 2018209294 A JP2018209294 A JP 2018209294A JP 7263740 B2 JP7263740 B2 JP 7263740B2
- Authority
- JP
- Japan
- Prior art keywords
- silicon carbide
- semiconductor layer
- layer
- impurity
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/0445—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising crystalline silicon carbide
- H01L21/0455—Making n or p doped regions or layers, e.g. using diffusion
- H01L21/046—Making n or p doped regions or layers, e.g. using diffusion using ion implantation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/50—Physical imperfections
- H10D62/53—Physical imperfections the imperfections being within the semiconductor body
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/85—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group III-V materials, e.g. GaAs
- H10D62/8503—Nitride Group III-V materials, e.g. AlN or GaN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
- H10D8/01—Manufacture or treatment
- H10D8/045—Manufacture or treatment of PN junction diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
- H10D62/107—Buried supplementary regions, e.g. buried guard rings
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
- H10D8/50—PIN diodes
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- High Energy & Nuclear Physics (AREA)
- Crystallography & Structural Chemistry (AREA)
- Chemical & Material Sciences (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Electrodes Of Semiconductors (AREA)
Description
本発明にかかる炭化珪素半導体装置として、炭化珪素PiNダイオードを例に説明する。図1は、実施の形態にかかる炭化珪素半導体装置の構造を示す断面図である。
実施の形態にかかる炭化珪素半導体装置の製造方法について、半導体材料として炭化珪素を用い、PiNダイオードを作製(製造)する場合を例に説明する。図3~5は、実施の形態にかかる炭化珪素半導体装置の製造途中の状態を示す断面図である。
2 n型炭化珪素層
3 p型炭化珪素層
4 短ライフタイム層
5 アノード電極
6 カソード電極
7 基板表面層
8 高窒素密度層
9 コドープ層
11 ホール
12 積層欠陥
21 n+型炭化珪素基板
22 n-型ドリフト層
23 第1p+型領域
24 第2p+型領域
25 n型領域
26 p型ベース層
27 n+型ソース領域
28 p+型コンタクト領域
29 ゲート絶縁膜
30 ゲート電極
31 層間絶縁膜
32 ソース電極
38 トレンチ
Claims (7)
- 第1導電型の第1半導体層と、
前記第1半導体層上に設けられた、前記第1半導体層よりも不純物濃度の高い第1導電型の第2半導体層と、
前記第2半導体層の、前記第1半導体層側に対して反対側に設けられた、前記第2半導体層よりも不純物濃度の低い第1導電型の第3半導体層と、
前記第3半導体層の、前記第2半導体層側に対して反対側に設けられた第2導電型の第4半導体層と、
前記第1半導体層の、前記第2半導体層側に対して反対側に設けられた第1電極と、
前記第4半導体層の、前記第3半導体層側に対して反対側に設けられた第2電極と、
を備え、
前記第1半導体層の、前記第2半導体層と接する表面に、前記第1半導体層の導電型を決定する第1不純物と異なる種類の第2不純物を含むことを特徴とする炭化珪素半導体装置。 - 前記第2半導体層は、キャリアのライフタイムを制御する層であることを特徴とする請求項1に記載の炭化珪素半導体装置。
- 前記第2半導体層は、不純物として窒素を含み、不純物濃度が1×1018~2×1019/cm3であることを特徴とする請求項1または2に記載の炭化珪素半導体装置。
- 前記第2半導体層の、前記第1半導体層と接する表面に、前記第2不純物を含むことを特徴とする請求項3に記載の炭化珪素半導体装置。
- 前記第1不純物は、窒素であり、
前記第2不純物は、バナジウム、チタン、鉄、クロムまたはホウ素であることを特徴とする請求項1~4のいずれか一つに記載の炭化珪素半導体装置。 - 第1導電型の第1半導体層の表面に、前記第1半導体層の導電型を決定する第1不純物と異なる種類の第2不純物をイオン注入する第1工程と、
前記第1半導体層の前記表面上に、前記第1半導体層よりも不純物濃度の高い第1導電型の第2半導体層を形成する第2工程と、
前記第2半導体層の、前記第1半導体層側に対して反対側に、前記第2半導体層よりも不純物濃度の低い第1導電型の第3半導体層を形成する第3工程と、
前記第3半導体層の、前記第2半導体層側に対して反対側に第2導電型の第4半導体層を形成する第4工程と、
前記第1半導体層の、前記第2半導体層側に対して反対側に第1電極を形成する第5工程と、
前記第4半導体層の、前記第3半導体層側に対して反対側に第2電極を形成する第6工程と、
を含むことを特徴とする炭化珪素半導体装置の製造方法。 - 前記第1不純物は、窒素であり、
前記第2不純物は、バナジウム、チタン、鉄、クロムまたはホウ素であり、
前記第1工程では、前記第2不純物のイオン注入のドーズ量を1×1016~1×1020/cm3とし、前記第2不純物の注入深さを0.3μm以上にすることを特徴とする請求項6に記載の炭化珪素半導体装置の製造方法。
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2018209294A JP7263740B2 (ja) | 2018-11-06 | 2018-11-06 | 炭化珪素半導体装置および炭化珪素半導体装置の製造方法 |
US16/661,482 US11296192B2 (en) | 2018-11-06 | 2019-10-23 | Silicon carbide semiconductor device and method of manufacturing silicon carbide semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2018209294A JP7263740B2 (ja) | 2018-11-06 | 2018-11-06 | 炭化珪素半導体装置および炭化珪素半導体装置の製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2020077720A JP2020077720A (ja) | 2020-05-21 |
JP7263740B2 true JP7263740B2 (ja) | 2023-04-25 |
Family
ID=70458978
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2018209294A Active JP7263740B2 (ja) | 2018-11-06 | 2018-11-06 | 炭化珪素半導体装置および炭化珪素半導体装置の製造方法 |
Country Status (2)
Country | Link |
---|---|
US (1) | US11296192B2 (ja) |
JP (1) | JP7263740B2 (ja) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP6319453B2 (ja) | 2014-10-03 | 2018-05-09 | 富士電機株式会社 | 半導体装置および半導体装置の製造方法 |
JP7443735B2 (ja) * | 2019-11-29 | 2024-03-06 | 富士電機株式会社 | 炭化珪素半導体装置および炭化珪素半導体装置の製造方法 |
JP7501000B2 (ja) * | 2020-03-03 | 2024-06-18 | 富士電機株式会社 | 半導体装置 |
CN111913090B (zh) * | 2020-07-22 | 2021-04-30 | 杭州电子科技大学 | 非接触式判断半导体材料导电类型的方法 |
WO2022040865A1 (zh) * | 2020-08-24 | 2022-03-03 | 苏州晶湛半导体有限公司 | 半导体结构的制作方法 |
CN112068675B (zh) * | 2020-09-08 | 2021-12-31 | 深圳市中维电子科技有限公司 | 一种自动涂抹导热硅脂的集成电路散热装置 |
WO2023157972A1 (ja) * | 2022-02-21 | 2023-08-24 | 富士電機株式会社 | 炭化珪素半導体装置および炭化珪素半導体装置の製造方法 |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003318388A (ja) | 2002-04-24 | 2003-11-07 | Matsushita Electric Ind Co Ltd | 半導体装置及びその製造方法 |
JP2008258313A (ja) | 2007-04-03 | 2008-10-23 | Denso Corp | 半導体装置およびその製造方法 |
JP2013183064A (ja) | 2012-03-02 | 2013-09-12 | Toshiba Corp | 半導体装置の製造方法 |
JP2017085047A (ja) | 2015-10-30 | 2017-05-18 | 一般財団法人電力中央研究所 | エピタキシャルウェハの製造方法、エピタキシャルウェハ、半導体装置の製造方法及び半導体装置 |
WO2017094764A1 (ja) | 2015-12-02 | 2017-06-08 | 三菱電機株式会社 | 炭化珪素エピタキシャル基板および炭化珪素半導体装置 |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2005276953A (ja) | 2004-03-23 | 2005-10-06 | National Institute Of Advanced Industrial & Technology | バイポーラ型SiC半導体装置及びその製造方法 |
JP5194273B2 (ja) | 2007-09-20 | 2013-05-08 | 三菱電機株式会社 | 半導体装置 |
WO2013014943A2 (en) * | 2011-07-27 | 2013-01-31 | Kabushiki Kaisha Toyota Chuo Kenkyusho | Diode, semiconductor device, and mosfet |
CN109643656A (zh) * | 2016-09-02 | 2019-04-16 | 新电元工业株式会社 | Mosfet以及电力转换电路 |
JP6871058B2 (ja) * | 2017-05-22 | 2021-05-12 | 株式会社東芝 | 半導体装置、インバータ回路、駆動装置、車両、及び、昇降機 |
-
2018
- 2018-11-06 JP JP2018209294A patent/JP7263740B2/ja active Active
-
2019
- 2019-10-23 US US16/661,482 patent/US11296192B2/en active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003318388A (ja) | 2002-04-24 | 2003-11-07 | Matsushita Electric Ind Co Ltd | 半導体装置及びその製造方法 |
JP2008258313A (ja) | 2007-04-03 | 2008-10-23 | Denso Corp | 半導体装置およびその製造方法 |
JP2013183064A (ja) | 2012-03-02 | 2013-09-12 | Toshiba Corp | 半導体装置の製造方法 |
JP2017085047A (ja) | 2015-10-30 | 2017-05-18 | 一般財団法人電力中央研究所 | エピタキシャルウェハの製造方法、エピタキシャルウェハ、半導体装置の製造方法及び半導体装置 |
WO2017094764A1 (ja) | 2015-12-02 | 2017-06-08 | 三菱電機株式会社 | 炭化珪素エピタキシャル基板および炭化珪素半導体装置 |
Also Published As
Publication number | Publication date |
---|---|
JP2020077720A (ja) | 2020-05-21 |
US11296192B2 (en) | 2022-04-05 |
US20200144371A1 (en) | 2020-05-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP7263740B2 (ja) | 炭化珪素半導体装置および炭化珪素半導体装置の製造方法 | |
US10867790B2 (en) | Semiconductor device and method for manufacturing the same | |
US20210183995A1 (en) | Superjunction silicon carbide semiconductor device and method of manufacturing superjunction silicon carbide semiconductor device | |
KR101794182B1 (ko) | 반도체 장치 및 반도체 장치의 제조 방법 | |
CN109841616B (zh) | 碳化硅半导体装置及碳化硅半导体装置的制造方法 | |
JP6237915B2 (ja) | 半導体装置および半導体装置の製造方法 | |
US11152224B2 (en) | Semiconductor device with field stop layer and semiconductor device manufacturing method thereof | |
JP6113298B2 (ja) | 半導体装置の製造方法、および、半導体装置 | |
US10418445B2 (en) | Silicon carbide semiconductor device and method of manufacturing a silicon carbide semiconductor device | |
JP7443669B2 (ja) | 炭化珪素エピタキシャル基板、炭化珪素エピタキシャル基板の製造方法、炭化珪素半導体装置および炭化珪素半導体装置の製造方法 | |
JP5044117B2 (ja) | 炭化珪素バイポーラ型半導体装置 | |
JP2008211178A (ja) | 電流抑制層を備える絶縁ゲート・バイポーラ・トランジスタ | |
US9349797B2 (en) | SiC devices with high blocking voltage terminated by a negative bevel | |
JP2019009288A (ja) | 半導体装置 | |
JP7582733B2 (ja) | 炭化珪素からなるトレンチゲート構造の縦型mosfet | |
JP2012033618A (ja) | バイポーラ半導体素子 | |
US20230100453A1 (en) | Silicon carbide semiconductor device | |
US11742392B2 (en) | Silicon carbide semiconductor device and method of manufacturing silicon carbide semiconductor device | |
JP2016174032A (ja) | 半導体装置及びその製造方法 | |
WO2021005903A1 (ja) | 炭化珪素半導体装置および炭化珪素半導体装置の製造方法 | |
JP6930113B2 (ja) | 半導体装置および半導体装置の製造方法 | |
JP5872327B2 (ja) | 半導体整流素子 | |
JP7276407B2 (ja) | 炭化珪素半導体装置 | |
JP2012004318A (ja) | バイポーラ半導体素子 | |
JP2023130240A (ja) | 炭化珪素半導体装置および炭化珪素半導体基板 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A711 | Notification of change in applicant |
Free format text: JAPANESE INTERMEDIATE CODE: A711 Effective date: 20190711 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A821 Effective date: 20190711 |
|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20211014 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20220922 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20221004 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20230314 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20230327 |
|
R150 | Certificate of patent or registration of utility model |
Ref document number: 7263740 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |