[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

EP2433303A1 - Structure and method of forming electrically blown metal fuses for integrated circuits - Google Patents

Structure and method of forming electrically blown metal fuses for integrated circuits

Info

Publication number
EP2433303A1
EP2433303A1 EP09845033A EP09845033A EP2433303A1 EP 2433303 A1 EP2433303 A1 EP 2433303A1 EP 09845033 A EP09845033 A EP 09845033A EP 09845033 A EP09845033 A EP 09845033A EP 2433303 A1 EP2433303 A1 EP 2433303A1
Authority
EP
European Patent Office
Prior art keywords
layer
metal
cap layer
metal cap
interconnect layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP09845033A
Other languages
German (de)
French (fr)
Other versions
EP2433303A4 (en
Inventor
Ronald Filippi
Theodorus E. Standaert
Stephan Grunow
Sujatha Sankaran
Kaushik Chanda
Jeffrey P. Gambino
Andrew H. Simon
Chao-Kun Hu
Griselda Bonilla
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of EP2433303A1 publication Critical patent/EP2433303A1/en
Publication of EP2433303A4 publication Critical patent/EP2433303A4/en
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/525Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
    • H01L23/5256Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections comprising fuses, i.e. connections having their state changed from conductive to non-conductive
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present invention relates generally to integrated circuit (IC) device fabrication and, more particularly, to a structure and method of forming electrically blown metal fuses for integrated circuits.
  • CMOS complementary metal oxide semiconductor
  • Fuses or devices forming fusible links are frequently used for this purpose. Fuses can also be used to program redundant elements to replace identical defective elements, for example. Further, fuses can be used to store die identification or other such information, or to adjust the speed of a circuit by adjusting the resistance of the current path.
  • fuse device is "programmed” or “blown” using a laser to open a link by exposure to high-energy light after a semiconductor device is processed and passivated, thereby (for example) activating a redundant circuit.
  • This particular type of fuse device requires precise alignment of the laser on the fuse device to avoid destroying neighboring devices. This and other similar approaches can result in damage to the device passivation layer, and thus, lead to reliability concerns. For example, the process of blowing the fuse can cause a hole in the passivation layer when the fuse material is displaced.
  • Another type of fuse device is based on the rupture, agglomeration or electromigration of suicided polysilicon.
  • These types of fuses include a suicide layer disposed on a polysilicon layer, and overlain by an insulating layer such as silicon nitride.
  • the suicide layer has a first resistance and the polysilicon layer has a second resistance greater than the first resistance.
  • the fuse link has a resistance determined by the resistance of the suicide layer.
  • the suicide layer begins to randomly ball-up, eventually causing an electrical discontinuity or rupture in some part of the suicide layer.
  • the fuse link has a resultant resistance determined by that of the polysilicon layer (i.e., the programmed fuse resistance is increased with respect to that of the first resistance).
  • the programmed fuse resistance is increased with respect to that of the first resistance.
  • this type of fuse device can result in damage to surrounding structure and/or suffers from unreliable sensing because of the inconsistent nature of the rupture process and the relatively small change typically offered in the programmed resistance. Further, these types of devices may not be viable for use with many of the latest process technologies because of the required programming potentials (i.e., current flow and voltage levels over a requisite amount of time).
  • Electromigration is a term referring to the phenomenon of mass transport of metallic atoms (e.g., copper or aluminum) which make up the interconnect material, as a result of unidirectional or DC electrical current conduction therethrough. More specifically, the electron current collides with the metal ions, thereby pushing them in the direction of current travel. The electromigration is enhanced by commencing a temperature gradient between the fuse link and the cathode responsive to the applied potential.
  • integrated circuit ruses are conventionally either laser blown by exposure to high-energy light or electrically blown with a high current introduced through the structure.
  • a laser is used to blow the fuse structure
  • a high current is used to electrically blow the fuse structure.
  • an electrically blown fuse is generally preferred since the electrical signal can be applied to the wafer using the same wafer probers that are used to test individual chips.
  • a laser blown fuse requires an additional tool set, as well as an increase in the time to test the wafers.
  • a metal fuse structure is advantageous in that, among other aspects, they are flexible with respect to their location in the integrated circuit device.
  • Another advantage of electrically blown fuses is that the programming can be implemented in the field, in addition to during fabrication of the device.
  • a fuse structure for an integrated circuit device including an elongated metal interconnect layer defined within an insulating layer; a metal cap layer formed on only a portion of a top surface of the metal interconnect layer; and a dielectric cap layer formed on both the metal cap layer and the remaining portions of the metal interconnect layer not having the metal cap layer formed thereon; wherein the remaining portions of the metal interconnect layer not having the metal cap layer formed thereon are susceptible to an electromigration failure mechanism so as to facilitate programming of the fuse structure by application of electric current through the elongated metal interconnect layer.
  • an electrically blown, metal fuse structure for an integrated circuit device includes an elongated copper interconnect layer defined within an insulating layer and surrounded on side and bottom surfaces thereof by a liner layer; a metal cap layer formed on only a portion of a top surface of the copper interconnect layer; and a dielectric cap layer formed on both the metal cap layer and the remaining portions of the copper interconnect layer not having the metal cap layer formed thereon; wherein the remaining portions of the copper interconnect layer not having the metal cap layer formed thereon are susceptible to an electromigration failure mechanism so as to facilitate programming of the fuse structure by application of electric current through the elongated copper interconnect layer.
  • a method of forming a fuse structure for an integrated circuit device includes defining an elongated metal interconnect layer within an insulating layer; forming a metal cap layer on only a portion of a top surface of the metal interconnect layer; and forming a dielectric cap layer on both the metal cap layer and the remaining portions of the metal interconnect layer not having the metal cap layer formed thereon; wherein the remaining portions of the metal interconnect layer not having the metal cap layer formed thereon are susceptible to an electromigration failure mechanism so as to facilitate programming of the fuse structure by application of electric current through the elongated metal interconnect layer.
  • a method of forming an electrically blown, metal fuse structure for an integrated circuit device includes defining an elongated copper interconnect layer within an insulating layer and surrounded on side and bottom surfaces thereof by a liner layer; forming a metal cap layer on only a portion of a top surface of the copper interconnect layer; and forming a dielectric cap layer on both the metal cap layer and the remaining portions of the copper interconnect layer not having the metal cap layer formed thereon; wherein the remaining portions of the copper interconnect layer not having the metal cap layer formed thereon are susceptible to an electromigration failure mechanism so as to facilitate programming of the fuse structure by application of electric current through the elongated copper interconnect layer.
  • Figure 1 is a cross-sectional view of an electrically blown metal fuse structure for integrated circuits, in accordance with an embodiment of the invention
  • Figures 2(a) through 2(c) are cross-sectional views of an exemplary method of forming the structure of Figure 1;
  • Figure 3 is a top view of the electrically blown metal fuse structure of Figure 2(a), following resist patterning;
  • Figure 4 is a top view of an alternative embodiment of the electrically blown metal fuse structure of Figure 2(a).
  • a metal fuse structure for integrated circuits that is designed to be blown electrically without creating extensive damage thereto. That is, only a certain region of the metal fuse is blown, while the remainder of the structure remains relatively intact.
  • the metal fuse structure is formed by intentionally eliminating a conventional material used in the metal interconnect formation process such that a specific region of the structure becomes more susceptible to failure by a high current stress. In this way, an improved metal fuse structure can be implemented for use in IC designs.
  • Electromigration (EM) in Dual Damascene interconnect structures has been a significant reliability concern for copper (Cu) metallization. Failures can either occur in the via or in the line when the electron current flows from the via into the line above. Voids that form in the via are referred to as early fails, while those voids that form in the line are referred to as late fails. Conversely, when the electron flow is from the via into the line below, failures only occur within the line itself. It is thus well known that the top interface of a Dual Damascene interconnect is the main diffusion path during the EM process.
  • a dielectric cap such as silicon nitride (Si 3 N 4 ) or silicon carbide (SiC) is deposited on top of the interconnects in order to prevent Cu from diffusing into the surrounding interlayer dielectric material.
  • a metal cap such tantalum (Ta), tantalum nitride (TaN), cobalt tungsten phosphide (CoWP), and ruthenium (Ru) can be applied to the top interface for better EM reliability.
  • the lifetime improvement is quite significant, as the Cu interconnects with a metal cap can handle much higher current densities compared to interconnects with just a dielectric cap material.
  • an interlevel dielectric layer 102 e.g., a low dielectric constant layer (also referred to as a "low-K" layer) such as SiCOH (carbon doped oxide) has a liner layer 104 (e.g., titanium (Ti), titanium nitride (TiN), tantalum (Ta), tantalum nitride (TaN), etc.) and an elongated copper layer 106 formed in a patterned trench defined therein, in accordance with known Dual Damascene processing techniques.
  • a liner layer 104 e.g., titanium (Ti), titanium nitride (TiN), tantalum (Ta), tantalum nitride (TaN), etc.
  • an elongated copper layer 106 formed in a patterned trench defined therein, in accordance with known Dual Damascene processing techniques.
  • the resulting metal line may correspond to, for example, the Ml level of the integrated circuit device.
  • a metal cap 108 such as CoWP for example, is formed over opposing ends of the metal line such that there remains a region 110 at about a central portion of the top surface of the copper layer 106 where no metal cap material is present.
  • a dielectric cap layer 112 e.g., silicon carbon nitride (SiCN) is formed over the entirety of the fuse device 100, including the region 1 10 where the metal cap 108 is absent.
  • the structure By intentionally omitting the formation of the metal cap 108 at selective region 110 of the fuse structure 100, the structure thus becomes more susceptible to electromigration failure. In turn, by forcing a current through the structure 100, only the region 110 of the line without the metal cap 108 fails, while the rest of the line having the metal cap 108 should not be damaged.
  • a sufficiently high current is used such that failure occurs in a very short amount of time.
  • a method of implementing such a high-current stressing technique may be taken from U.S. Patent 6,603,321 to Filippi, Jr., et al., assigned to the assignee of the present application, and the contents of which are incorporated by reference herein in their entirety.
  • the high-current stressing technique is based on an isothermal stress where the current density through the metal line is increased until the temperature rise caused by Joule heating reaches approximately 400 0 C (wherein the temperature is determined by measuring the resistance of the structure).
  • the current density required to induce such a failure is on the order of about 10 7 A/cm 2 or greater, and wherein the line should fail within about 1 minute for Cu lines with conventional dielectric cap materials.
  • the failure time can be further reduced by increasing the current density and thus increasing the stress temperature. Since more power is generated in wide lines than for narrow lines, the required current density is higher for narrow lines than for wide lines. This means that, given the same stress condition, wide lines will fail earlier than narrow lines, which allows for many design variations of the structure.
  • Figures 2(a) through 2(c) are cross-sectional views of an exemplary method of forming the structure of Figure 1.
  • a patterned block mask 114 e.g., a photoresist material
  • the CoWP cap 108 is locally deposited on the exposed areas of Cu layer 106 and liner layer 104, at opposing sides of the block mask 114.
  • the SiCN dielectric cap layer 1 12 is deposited over the entire structure, as shown in Figure 2(c).
  • One specific dimensional parameter applicable to the proposed electrically blown metal fuse structure is that the length, L, of the region with missing CoWP (Figure 2(c)) is greater than a "critical" length with respect to an electromigration short-length effect.
  • electromigration is a reliability failure mechanism for metal interconnects in which metal atoms migrate under the influence of the electric field and electron flow in which, for the case of Cu interconnects, is in the direction of electron flow.
  • the electron wind applies a force that results in an atomic flux, J, given by the following equation:
  • n is the density of atoms
  • v e is the drift velocity of migrating atoms
  • D is the effective diffusivity
  • k is Boltzmann's constant
  • T is the absolute temperature
  • p is the resistivity
  • eZ is the effective ion charge.
  • v* is the back flow velocity of atoms
  • is the difference in stress between the cathode and the anode ends
  • is the atomic volume
  • L is the conductor length.
  • the critical length is about 5 microns ( ⁇ m).
  • the critical length could be as low as 1 ⁇ m, depending upon the threshold length product, (//,),*, and the fuse programming current density.
  • Figures 3 and 4 are top views of the metal fuse structure 100 following resist patterning as shown in Figure 2(a). It will be noted that the specific layout of the fuse structure 100 is probably not critical for ensuring that the fuse structure will work properly. Rather, the exact design may be varied to achieve a desired failure time, such as, for example changing the width of the region where the metal cap is removed.
  • the patterned block mask 114 for blocking CoWP formation covers most of the length of the narrow portion of the metal layer 106 in the depicted "dog bone" arrangement, whereas in Figure 4, a relatively longer length is used for the narrow portion of the metal layer 106. Accordingly, by simply using a resist block mask prior to metal cap deposition, an effective, electrically blown metal fuse is created.
  • the invention is useful in the field of semiconductor devices, and more particularly to fuse structures.

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

A fuse structure for an integrated circuit device includes an elongated metal interconnect layer (106) defined within an insulating layer; a metal cap layer (108) formed on only a portion of a top surface of the metal interconnect layer; and a dielectric cap layer (112) formed on both the metal cap layer (108) and the remaining portions of the metal interconnect layer not having the metal cap layer (108) formed thereon; wherein the remaining portions of the metal interconnect layer not having the metal cap layer (108) formed thereon are susceptible to an electromigration failure mechanism so as to facilitate programming of the fuse structure by application of electric current through the elongated metal interconnect layer (106).

Description

STRUCTURE AND METHOD OF FORMING ELECTRICALLY BLOWN METAL FUSES FOR INTEGRATED CIRCUITS
Technical Field
[0001] The present invention relates generally to integrated circuit (IC) device fabrication and, more particularly, to a structure and method of forming electrically blown metal fuses for integrated circuits.
Background Art
[0002] In integrated circuit devices such as complementary metal oxide semiconductor (CMOS) integrated circuits, it is often desirable to be able to permanently store information, or to form permanent connections of the integrated circuit after it is manufactured. Fuses or devices forming fusible links are frequently used for this purpose. Fuses can also be used to program redundant elements to replace identical defective elements, for example. Further, fuses can be used to store die identification or other such information, or to adjust the speed of a circuit by adjusting the resistance of the current path.
[0003] One type of fuse device is "programmed" or "blown" using a laser to open a link by exposure to high-energy light after a semiconductor device is processed and passivated, thereby (for example) activating a redundant circuit. This particular type of fuse device requires precise alignment of the laser on the fuse device to avoid destroying neighboring devices. This and other similar approaches can result in damage to the device passivation layer, and thus, lead to reliability concerns. For example, the process of blowing the fuse can cause a hole in the passivation layer when the fuse material is displaced.
[0004] Another type of fuse device is based on the rupture, agglomeration or electromigration of suicided polysilicon. These types of fuses include a suicide layer disposed on a polysilicon layer, and overlain by an insulating layer such as silicon nitride. The suicide layer has a first resistance and the polysilicon layer has a second resistance greater than the first resistance. In an intact condition, the fuse link has a resistance determined by the resistance of the suicide layer. In common applications, when a programming potential is applied, providing a requisite current and voltage across the fuse element over time, the suicide layer begins to randomly ball-up, eventually causing an electrical discontinuity or rupture in some part of the suicide layer. Thus, the fuse link has a resultant resistance determined by that of the polysilicon layer (i.e., the programmed fuse resistance is increased with respect to that of the first resistance). However, this type of fuse device can result in damage to surrounding structure and/or suffers from unreliable sensing because of the inconsistent nature of the rupture process and the relatively small change typically offered in the programmed resistance. Further, these types of devices may not be viable for use with many of the latest process technologies because of the required programming potentials (i.e., current flow and voltage levels over a requisite amount of time). 005] In still another type of fuse, namely an electromigration fuse, a potential is applied across the conductive fuse link via the cathode and anode in which the potential is of a magnitude and direction to initiate electromigration of suicide from a region of the semiconductor fuse reducing the conductivity of the fuse link. Electromigration is a term referring to the phenomenon of mass transport of metallic atoms (e.g., copper or aluminum) which make up the interconnect material, as a result of unidirectional or DC electrical current conduction therethrough. More specifically, the electron current collides with the metal ions, thereby pushing them in the direction of current travel. The electromigration is enhanced by commencing a temperature gradient between the fuse link and the cathode responsive to the applied potential. Even with an electromigration fuse, the programming of the fuse is still dominated by the polysilicon material. Since the polysilicon film contains a significant number of imperfections, the final resistance has a wide distribution. This sometime results in a programmed fuse from being sensed incorrectly, thus leading to the failure of the chip.
[0006] In summary, integrated circuit ruses are conventionally either laser blown by exposure to high-energy light or electrically blown with a high current introduced through the structure. Typically, when the iuse material is a metal, a laser is used to blow the fuse structure, and when the fuse material is polysilicon, a high current is used to electrically blow the fuse structure. Of the two programming mechanisms, an electrically blown fuse is generally preferred since the electrical signal can be applied to the wafer using the same wafer probers that are used to test individual chips. In other words, a laser blown fuse requires an additional tool set, as well as an increase in the time to test the wafers. On the other hand, a metal fuse structure is advantageous in that, among other aspects, they are flexible with respect to their location in the integrated circuit device. Another advantage of electrically blown fuses (with respect to laser blown fuses) is that the programming can be implemented in the field, in addition to during fabrication of the device.
[0007] Accordingly, it would be desirable to be able to provide a metal fuse structure that is electrically blown, and without the use of excessive voltages and currents for accomplishing the programming.
Disclosure of Invention
[0008] The foregoing discussed drawbacks and deficiencies of the prior art are overcome or alleviated, in an exemplary embodiment, by a fuse structure for an integrated circuit device, including an elongated metal interconnect layer defined within an insulating layer; a metal cap layer formed on only a portion of a top surface of the metal interconnect layer; and a dielectric cap layer formed on both the metal cap layer and the remaining portions of the metal interconnect layer not having the metal cap layer formed thereon; wherein the remaining portions of the metal interconnect layer not having the metal cap layer formed thereon are susceptible to an electromigration failure mechanism so as to facilitate programming of the fuse structure by application of electric current through the elongated metal interconnect layer. [0009] In another embodiment, an electrically blown, metal fuse structure for an integrated circuit device includes an elongated copper interconnect layer defined within an insulating layer and surrounded on side and bottom surfaces thereof by a liner layer; a metal cap layer formed on only a portion of a top surface of the copper interconnect layer; and a dielectric cap layer formed on both the metal cap layer and the remaining portions of the copper interconnect layer not having the metal cap layer formed thereon; wherein the remaining portions of the copper interconnect layer not having the metal cap layer formed thereon are susceptible to an electromigration failure mechanism so as to facilitate programming of the fuse structure by application of electric current through the elongated copper interconnect layer.
[00010] In another embodiment, a method of forming a fuse structure for an integrated circuit device includes defining an elongated metal interconnect layer within an insulating layer; forming a metal cap layer on only a portion of a top surface of the metal interconnect layer; and forming a dielectric cap layer on both the metal cap layer and the remaining portions of the metal interconnect layer not having the metal cap layer formed thereon; wherein the remaining portions of the metal interconnect layer not having the metal cap layer formed thereon are susceptible to an electromigration failure mechanism so as to facilitate programming of the fuse structure by application of electric current through the elongated metal interconnect layer.
[00011] In still another embodiment, a method of forming an electrically blown, metal fuse structure for an integrated circuit device includes defining an elongated copper interconnect layer within an insulating layer and surrounded on side and bottom surfaces thereof by a liner layer; forming a metal cap layer on only a portion of a top surface of the copper interconnect layer; and forming a dielectric cap layer on both the metal cap layer and the remaining portions of the copper interconnect layer not having the metal cap layer formed thereon; wherein the remaining portions of the copper interconnect layer not having the metal cap layer formed thereon are susceptible to an electromigration failure mechanism so as to facilitate programming of the fuse structure by application of electric current through the elongated copper interconnect layer.
Brief Description of Drawings
[00012] Referring to the exemplary drawings wherein like elements are numbered alike in the several Figures:
[00013] Figure 1 is a cross-sectional view of an electrically blown metal fuse structure for integrated circuits, in accordance with an embodiment of the invention;
[00014] Figures 2(a) through 2(c) are cross-sectional views of an exemplary method of forming the structure of Figure 1;
[00015] Figure 3 is a top view of the electrically blown metal fuse structure of Figure 2(a), following resist patterning; and
[00016] Figure 4 is a top view of an alternative embodiment of the electrically blown metal fuse structure of Figure 2(a).
Best Mode for Carrying Out the Invention
[00017] Disclosed herein is a metal fuse structure for integrated circuits that is designed to be blown electrically without creating extensive damage thereto. That is, only a certain region of the metal fuse is blown, while the remainder of the structure remains relatively intact. Briefly stated, the metal fuse structure is formed by intentionally eliminating a conventional material used in the metal interconnect formation process such that a specific region of the structure becomes more susceptible to failure by a high current stress. In this way, an improved metal fuse structure can be implemented for use in IC designs.
[00018] Electromigration (EM) in Dual Damascene interconnect structures has been a significant reliability concern for copper (Cu) metallization. Failures can either occur in the via or in the line when the electron current flows from the via into the line above. Voids that form in the via are referred to as early fails, while those voids that form in the line are referred to as late fails. Conversely, when the electron flow is from the via into the line below, failures only occur within the line itself. It is thus well known that the top interface of a Dual Damascene interconnect is the main diffusion path during the EM process.
[00019] Usually, a dielectric cap such as silicon nitride (Si3N4) or silicon carbide (SiC) is deposited on top of the interconnects in order to prevent Cu from diffusing into the surrounding interlayer dielectric material. It has recently been shown that a metal cap, such tantalum (Ta), tantalum nitride (TaN), cobalt tungsten phosphide (CoWP), and ruthenium (Ru) can be applied to the top interface for better EM reliability. In so doing, the lifetime improvement is quite significant, as the Cu interconnects with a metal cap can handle much higher current densities compared to interconnects with just a dielectric cap material. In fact, it has been shown that for a dielectric cap, voiding occurs very early in Cu interconnects; consequently, damage can be induced relatively quickly under high- stress conditions. It has therefore been recognized herein that if a metal cap layer is intentionally not formed at a certain region of an interconnect structure, then this region would become more susceptible to electromigration failure.
[00020] Referring now to Figure 1 , there is shown a cross-sectional view of an electrically blown metal fuse structure 100 for integrated circuits, in accordance with an embodiment of the invention. As is shown, an interlevel dielectric layer 102 (e.g., a low dielectric constant layer (also referred to as a "low-K" layer) such as SiCOH (carbon doped oxide) has a liner layer 104 (e.g., titanium (Ti), titanium nitride (TiN), tantalum (Ta), tantalum nitride (TaN), etc.) and an elongated copper layer 106 formed in a patterned trench defined therein, in accordance with known Dual Damascene processing techniques. The resulting metal line may correspond to, for example, the Ml level of the integrated circuit device. A metal cap 108, such as CoWP for example, is formed over opposing ends of the metal line such that there remains a region 110 at about a central portion of the top surface of the copper layer 106 where no metal cap material is present. A dielectric cap layer 112 (e.g., silicon carbon nitride (SiCN)) is formed over the entirety of the fuse device 100, including the region 1 10 where the metal cap 108 is absent.
[00021] By intentionally omitting the formation of the metal cap 108 at selective region 110 of the fuse structure 100, the structure thus becomes more susceptible to electromigration failure. In turn, by forcing a current through the structure 100, only the region 110 of the line without the metal cap 108 fails, while the rest of the line having the metal cap 108 should not be damaged. In order for the structure 100 to be used advantageously as a fuse device, a sufficiently high current is used such that failure occurs in a very short amount of time. In one exemplary embodiment, a method of implementing such a high-current stressing technique may be taken from U.S. Patent 6,603,321 to Filippi, Jr., et al., assigned to the assignee of the present application, and the contents of which are incorporated by reference herein in their entirety.
[00022] More specifically, the high-current stressing technique is based on an isothermal stress where the current density through the metal line is increased until the temperature rise caused by Joule heating reaches approximately 4000C (wherein the temperature is determined by measuring the resistance of the structure). The current density required to induce such a failure is on the order of about 107 A/cm2 or greater, and wherein the line should fail within about 1 minute for Cu lines with conventional dielectric cap materials. The failure time can be further reduced by increasing the current density and thus increasing the stress temperature. Since more power is generated in wide lines than for narrow lines, the required current density is higher for narrow lines than for wide lines. This means that, given the same stress condition, wide lines will fail earlier than narrow lines, which allows for many design variations of the structure.
[00023] Figures 2(a) through 2(c) are cross-sectional views of an exemplary method of forming the structure of Figure 1. In Figure 2(a), a patterned block mask 114 (e.g., a photoresist material) is formed over a center portion of the Cu layer 106 so as to prevent that portion of the interconnect metal from having a metal cap deposited thereupon. As shown in Figure 2(b), following patterning of the block mask 114, the CoWP cap 108 is locally deposited on the exposed areas of Cu layer 106 and liner layer 104, at opposing sides of the block mask 114. Once the block mask 114 is removed (e.g., through a resist strip solvent), the SiCN dielectric cap layer 1 12 is deposited over the entire structure, as shown in Figure 2(c).
[00024] One specific dimensional parameter applicable to the proposed electrically blown metal fuse structure is that the length, L, of the region with missing CoWP (Figure 2(c)) is greater than a "critical" length with respect to an electromigration short-length effect. As indicated above, electromigration is a reliability failure mechanism for metal interconnects in which metal atoms migrate under the influence of the electric field and electron flow in which, for the case of Cu interconnects, is in the direction of electron flow. During electromigration, the electron wind applies a force that results in an atomic flux, J, given by the following equation:
[00025] where n is the density of atoms, ve is the drift velocity of migrating atoms, D is the effective diffusivity, k is Boltzmann's constant, T is the absolute temperature,/ is the current density, p is the resistivity and eZ is the effective ion charge. The migration of atoms from a cathode end of a line leads to void formation in this region, which eventually causes a resistance increase in the line.
[00026] However, in the presence of a diffusion barrier, atoms accumulate at the anode end and deplete the cathode end of the conductor, leading to a stress gradient and back diffusion of atoms (see, for example, I. A. Blech, J. Appl. Phys. 47, 1203 (1976)). The combination of electromigration and the stress-induced back flow of atoms gives rise to a net atomic flux, Jφ given by the following equation at steady state: ^ff = n(ve - vj = — l ypeZ — — I (Eq. 2)
[00027] where v* is the back flow velocity of atoms, Δσis the difference in stress between the cathode and the anode ends, Ω is the atomic volume and L is the conductor length. When the back stress gradient balances the electromigration force, mass transport is completely suppressed. This phenomenon is referred to as the electromigration threshold or the short-length effect, and occurs for sufficiently short interconnects and low current densities. The threshold condition is defined from the above relation for J^ such that:
peZ
[00028] where (/X),/, is referred to as the threshold length product. ΕoτjL values less than (jL)th, there is no electromigration failure in the interconnect structure. If-/ and L correspond exactly to the threshold condition, then the length of the interconnect corresponds to what is referred to as the critical length.
[00029] Ordinarily, for interconnect structures, short-length benefits are desirable, as they allow for electromigration improvement/elimination when achieved. However, in the present embodiments where electromigration is advantageously used in creating a metal fuse structure, the critical length is to be exceeded so that mass transport of atoms will not be suppressed by a balanced back stress gradient.
[00030] Returning to the above example, assuming a threshold length product, (jL)th, of about 5000 A/cm, and a fuse programming current density of about 107 A/cm2, the critical length is about 5 microns (μm). However, in most cases the required length is actually less than this value, since somewhat higher current densities will be used to cause the EM failure and thus blow the fuse. For instance, it is conceivable that the critical length could be as low as 1 μm, depending upon the threshold length product, (//,),*, and the fuse programming current density.
[00031] Finally, Figures 3 and 4 are top views of the metal fuse structure 100 following resist patterning as shown in Figure 2(a). It will be noted that the specific layout of the fuse structure 100 is probably not critical for ensuring that the fuse structure will work properly. Rather, the exact design may be varied to achieve a desired failure time, such as, for example changing the width of the region where the metal cap is removed. In Figure 3, the patterned block mask 114 for blocking CoWP formation covers most of the length of the narrow portion of the metal layer 106 in the depicted "dog bone" arrangement, whereas in Figure 4, a relatively longer length is used for the narrow portion of the metal layer 106. Accordingly, by simply using a resist block mask prior to metal cap deposition, an effective, electrically blown metal fuse is created.
[00032] While the invention has been described with reference to a preferred embodiment or embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted for elements thereof without departing from the scope of the invention, In addition, many modifications may be made to adapt a particular situation or material to the teachings of the invention without departing from the essential scope thereof. Therefore, it is intended that the invention not be limited to the particular embodiment disclosed as the best mode contemplated for carrying out this invention, but that the invention will include all embodiments falling within the scope of the appended claims.
[00033] Industrial Applicability
The invention is useful in the field of semiconductor devices, and more particularly to fuse structures.

Claims

ClaimsWhat is claimed is:
1. A fuse structure for an integrated circuit device, comprising:
an elongated metal interconnect layer (106) defined within an insulating layer;
a metal cap layer (108) formed on only a portion of a top surface of the metal interconnect layer; and
a dielectric cap layer formed on both the metal cap layer (108) and the remaining portions of the metal interconnect layer not having the metal cap layer (108) formed thereon;
wherein the remaining portions of the metal interconnect layer not having the metal cap layer (108) formed thereon are susceptible to an electromigration failure mechanism so as to facilitate programming of the fuse structure by application of electric current through the elongated metal interconnect layer (106).
2. The fuse structure of claim 1, wherein the metal cap layer (108) is formed at opposing ends of the elongated metal interconnect layer (106), with the remaining portions of the metal interconnect layer not having the metal cap layer (108) formed thereon corresponding to a center portion of the metal interconnect layer between the opposing ends.
3. The fuse structure of claim 1, wherein a length, L, corresponding to a distance between the metal cap layer (108) at opposing ends of the metal interconnect layer corresponds to at least a critical length with respect to avoiding an electromigration short- length effect, for a given magnitude of fuse programming current density applied.
4. The fuse structure of claim 3, wherein the fuse programming current density is at least 107 A/cm2, and wherein L is about 1 micron (μm) or greater.
5. The fuse structure of claim 1 , wherein the remaining portions of the metal interconnect layer not having the metal cap layer (108) formed thereon corresponds to the location of a blocking mask (114) formed prior to deposition of the metal cap layer (108).
6. The fuse structure of claim 1, wherein:
the metal cap layer (108) comprises a material selected from the group of tantalum (Ta), tantalum nitride (TaN), cobalt tungsten phosphide (CoWP), and ruthenium (Ru); and
the dielectric cap layer (112) comprises a material selected from the group of silicon nitride (Si3N4), silicon carbide (SiC), and silicon carbon nitride (SiCN).
7. An electrically blown, metal fuse structure for an integrated circuit device, comprising:
an elongated copper interconnect layer (106) defined within an insulating layer and surrounded on side and bottom surfaces thereof by a liner layer;
a metal cap layer (108) formed on only a portion of a top surface of the copper interconnect layer; and
a dielectric cap layer (112) formed on both the metal cap layer (108) and the remaining portions of the copper interconnect layer not having the metal cap layer (108) formed thereon;
wherein the remaining portions of the copper interconnect layer not having the metal cap layer (108) formed thereon are susceptible to an electromigration failure mechanism so as to facilitate programming of the fuse structure by application of electric current through the elongated copper interconnect layer (106).
8. The fuse structure of claim 7, wherein the metal cap layer (108) is formed at opposing ends of the elongated copper interconnect layer (106), with the remaining portions of the copper interconnect layer not having the metal cap layer (108) formed thereon corresponding to a center portion of the copper interconnect layer between the opposing ends.
9. The fuse structure of claim 7, wherein a length, L, corresponding to a distance between the metal cap layer (108) at opposing ends of the copper interconnect layer corresponds to at least a critical length with respect to avoiding an electromigration short-length effect, for a given magnitude of fuse programming current density applied.
10. The fuse structure of claim 9, wherein the fuse programming current density is at least 107 A/cm2, and wherein L is about 1 micron (μm) or greater.
11. The fuse structure of claim 7, wherein the remaining portions of the copper interconnect layer not having the metal cap layer (108) formed thereon corresponds to the location of a blocking mask (114) formed prior to deposition of the metal cap layer (108).
12. The fuse structure of claim 7, wherein:
the metal cap layer (108) comprises a material selected from the group of tantalum (Ta), tantalum nitride (TaN), cobalt tungsten phosphide (CoWP), and ruthenium (Ru); and
the dielectric cap layer (112) comprises a material selected from the group of silicon nitride (Si3N4), silicon carbide (SiC), and silicon carbon nitride (SiCN).
EP09845033.1A 2009-05-22 2009-05-22 Structure and method of forming electrically blown metal fuses for integrated circuits Withdrawn EP2433303A4 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US2009/044952 WO2010134922A1 (en) 2009-05-22 2009-05-22 Structure and method of forming electrically blown metal fuses for integrated circuits

Publications (2)

Publication Number Publication Date
EP2433303A1 true EP2433303A1 (en) 2012-03-28
EP2433303A4 EP2433303A4 (en) 2014-09-17

Family

ID=43126415

Family Applications (1)

Application Number Title Priority Date Filing Date
EP09845033.1A Withdrawn EP2433303A4 (en) 2009-05-22 2009-05-22 Structure and method of forming electrically blown metal fuses for integrated circuits

Country Status (4)

Country Link
EP (1) EP2433303A4 (en)
JP (1) JP2012527768A (en)
CN (1) CN102428563B (en)
WO (1) WO2010134922A1 (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104835800B (en) * 2014-02-08 2019-01-22 北大方正集团有限公司 A kind of fuse-wires structure and its manufacturing method of integrated circuit
CN108666262B (en) * 2017-03-31 2021-02-02 中芯国际集成电路制造(上海)有限公司 Fuse structure circuit and forming method thereof
US11935844B2 (en) 2020-12-31 2024-03-19 Texas Instruments Incorporated Semiconductor device and method of the same
US11756882B2 (en) 2020-12-31 2023-09-12 Texas Instruments Incorporated Semiconductor die with blast shielding

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080079113A1 (en) * 2006-10-03 2008-04-03 International Business Machines Corporation Fuse structure including cavity and methods for fabrication thereof
US20080099889A1 (en) * 2006-10-26 2008-05-01 Nec Electronics Corporation Semiconductor device and method for manufacturing same
US20090042341A1 (en) * 2007-08-08 2009-02-12 International Business Machines Corporation Electrical fuse with a thinned fuselink middle portion

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0969607A (en) * 1995-09-01 1997-03-11 Sony Corp Semiconductor device and its manufacturing method
TW476134B (en) * 2000-02-22 2002-02-11 Ibm Method for forming dual-layer low dielectric barrier for interconnects and device formed
US6603321B2 (en) 2001-10-26 2003-08-05 International Business Machines Corporation Method and apparatus for accelerated determination of electromigration characteristics of semiconductor wiring
JP2007184347A (en) * 2006-01-05 2007-07-19 Renesas Technology Corp Semiconductor device and manufacturing method thereof
JP4959267B2 (en) * 2006-03-07 2012-06-20 ルネサスエレクトロニクス株式会社 Method for increasing resistance value of semiconductor device and electric fuse
JP4861051B2 (en) * 2006-05-09 2012-01-25 ルネサスエレクトロニクス株式会社 Semiconductor device and electrical fuse cutting method

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080079113A1 (en) * 2006-10-03 2008-04-03 International Business Machines Corporation Fuse structure including cavity and methods for fabrication thereof
US20080099889A1 (en) * 2006-10-26 2008-05-01 Nec Electronics Corporation Semiconductor device and method for manufacturing same
US20090042341A1 (en) * 2007-08-08 2009-02-12 International Business Machines Corporation Electrical fuse with a thinned fuselink middle portion

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of WO2010134922A1 *

Also Published As

Publication number Publication date
EP2433303A4 (en) 2014-09-17
CN102428563B (en) 2014-06-11
JP2012527768A (en) 2012-11-08
CN102428563A (en) 2012-04-25
WO2010134922A1 (en) 2010-11-25

Similar Documents

Publication Publication Date Title
US7737528B2 (en) Structure and method of forming electrically blown metal fuses for integrated circuits
US7153712B1 (en) Electrically-programmable integrated circuit fuses and sensing circuits
US20020011645A1 (en) Electronic fuse structure and method of manufacturing
US8698275B2 (en) Electronic circuit arrangement with an electrical fuse
KR101531772B1 (en) Structure of metal e-fuse
US7728407B2 (en) Semiconductor device and method of cutting electrical fuse
US9059175B2 (en) Forming BEOL line fuse structure
KR20100100398A (en) E-fuse structure of semiconductor device
US9455186B2 (en) Selective local metal cap layer formation for improved electromigration behavior
US8736020B2 (en) Electronic anti-fuse
US8314625B2 (en) Built-in compliance in test structures for leakage and dielectric breakdown of dielectric materials of metallization systems of semiconductor devices
US8178942B2 (en) Electrically alterable circuit for use in an integrated circuit device
WO2013095692A2 (en) Electrical fuse and method of making the same
US9431293B2 (en) Selective local metal cap layer formation for improved electromigration behavior
EP2433303A1 (en) Structure and method of forming electrically blown metal fuses for integrated circuits
US20130071998A1 (en) Electrical Fuse With Metal Line Migration
US8143695B1 (en) Contact fuse one time programmable memory
EP4391048A1 (en) One-time programmable fuse using thin film resistor layer, and related method
US20230067226A1 (en) Semiconductor device and method of manufacturing the same
CN110556380B (en) Fuse unit, fuse bit cell structure and manufacturing method thereof

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20101216

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO SE SI SK TR

DAX Request for extension of the european patent (deleted)
A4 Supplementary search report drawn up and despatched

Effective date: 20140819

RIC1 Information provided on ipc code assigned before grant

Ipc: H01L 23/525 20060101AFI20140812BHEP

17Q First examination report despatched

Effective date: 20161012

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: EXAMINATION IS IN PROGRESS

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 20181201