EP2320453A1 - Sensor packaging - Google Patents
Sensor packaging Download PDFInfo
- Publication number
- EP2320453A1 EP2320453A1 EP09290843A EP09290843A EP2320453A1 EP 2320453 A1 EP2320453 A1 EP 2320453A1 EP 09290843 A EP09290843 A EP 09290843A EP 09290843 A EP09290843 A EP 09290843A EP 2320453 A1 EP2320453 A1 EP 2320453A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- substrate
- face
- sensor
- chip
- aperture
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies
- H01L24/75—Apparatus for connecting with bump connectors or layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/90—Methods for connecting semiconductor or solid state bodies using means for bonding not being attached to, or not being formed on, the body surface to be connected, e.g. pressure contacts using springs or clips
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/2901—Shape
- H01L2224/29012—Shape in top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/2919—Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/293—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29338—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/29355—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83192—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83194—Lateral distribution of the layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/8385—Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
- H01L2224/83855—Hardening the adhesive by curing, i.e. thermosetting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/0665—Epoxy resin
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/07802—Adhesive characteristics other than chemical not being an ohmic electrical conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/0781—Adhesive characteristics other than chemical being an ohmic electrical conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
Definitions
- the invention relates to sensor packaging solutions, and in particular to packaging of IC chips having an integrated sensing capability, for example for use in RFID tags.
- an integrated circuit (IC) chip is mounted on a substrate on which conductive tracks are formed.
- the substrate may, among other things, provide the IC chip with an aerial that allows the tag to be powered by and communicate wirelessly with a remote device.
- the IC chip may be mounted on an additional substrate, typically known as an interposer, which provides larger scale connection pads for interfacing with an antenna.
- the substrate 1 comprises metallic tracks 2 deposited and etched on a first surface 11.
- the substrate 1 may, for example, be in the form of a PET (polyethylene terephthalate) foil with an etched aluminium or copper layer. Typical dimensions are 38 or 50 ⁇ m for the foil thickness, with a 20 ⁇ m thick Al layer or a 12 ⁇ m thick Cu layer, or alternatively a 1 ⁇ m vapour-deposited Cu layer.
- an anisotropic conductive paste (ACP) 3 is applied over the surface 11 of the substrate 1, covering connecting portions of the metallic tracks 2.
- the ACP may be applied by jetting.
- a typical ACP comprises a hardenable resin containing a dispersion of small conductive particles, for example in the form of 1-2 ⁇ m diameter nickel spheres.
- an IC chip, or die, 4 is then placed in the ACP layer 3, with electrical contacts 5 provided on a surface of the chip 4 aligned with corresponding connecting portions of the metallic tracks 2 on the substrate 1. Conductive particles in the ACP are caught between the electrical contacts 5 and metallic tracks 2. The alignment of the chip 4 is further illustrated in plan view in figure 5 .
- the chip 4 and substrate 1 is then subjected to pressure and temperature in order to form secure electrical connections between the contacts 5 and the metallic tracks 2 and to cure the ACP, thereby also mechanically securing the chip 4 to the substrate 1.
- the ACP is typically cured by applying pressure through the thickness of the chip 4 and substrate 1 at approximately 170°C for a short period of time, for example around 8 seconds.
- Figure 7 illustrates the resulting package, with the chip 4 secured to the first face 11 of the substrate 1 by the cured ACP layer 3.
- a first face 7 of the chip 4 is entirely covered by the ACP layer 3, while a second opposing face 6 is exposed. Since the chip 4 is applied to the substrate by a flip-chip process, all of the active components of the chip are covered by the ACP. No active components are present on the second face 7.
- a further problem is that it may not be possible to apply the ACP layer 3 sufficiently accurately to avoid it impinging on a sensor that is incorporated into the chip 4, since the ACP material needs to be sufficiently fluid to flow at least around the contacts 5 of the chip to obtain a secure connection.
- a further problem is how to ensure that a sensor incorporated into the chip is able to be sufficiently exposed to the desired environmental parameter to be measured.
- a sensor package comprising:
- An advantage of the invention is that the frame surrounding the sensor acts to prevent the adhesive from impinging on the sensor during assembly, thereby overcoming the problems associated with the adhesive layer flowing during and pressing and curing process. This ensures that sensor is exposed to the external environment through the aperture in the substrate.
- the sensor package is preferably an RFID sensor package, for example in the form of a flip-chip strap package.
- the frame is optionally in the form of a continuous ring surrounding the sensor.
- the aperture may comprise a single hole of comparable size to the sensor or alternatively may be in the form of a plurality of holes in the substrate adjacent the sensor. Forming the aperture as a plurality of holes rather than a single larger hole can reduce the possibility of the sensor being affected by dirt and dust particles in the environment while the sensor package is in use.
- the plurality of holes may be arranged in regular array, and the holes may be 100 ⁇ m or smaller. Smaller holes will prevent a greater proportion of particles from passing through the aperture, the lower limit of hole size being largely limited by the manufacturing process used.
- the plurality of holes may alternatively be in the form of porosity extending through the substrate material, thereby allowing the pores to be smaller than may be possible through a conventional manufacturing process such as laser drilling, while having a further advantage of removing a manufacturing step and relaxing the tolerances on positioning the sensor relative to the aperture.
- a method of manufacturing a sensor package comprising:
- an advantage of the second aspect of the invention is the use of a frame between the first face of the substrate and the first face of the chip, which serves to separate the sensor from the contacts on the chip, thereby ensuring that the adhesive layer does not impinge on the sensor.
- the frame preferably provides a barrier that prevents the adhesive layer from flowing laterally past the frame towards the sensor.
- the aperture is optionally formed in the substrate prior to the step of bonding the first face of the chip to the first face of the substrate.
- the aperture may alternatively be formed in the substrate after the step of bonding the first face of the chip to the first face of the substrate.
- the aperture may be formed by laser drilling, or by punching.
- a sensor package comprising:
- FIGs 8 to 13 illustrate a manufacturing process according to the second aspect of the invention, the process resulting in an assembly according to the first aspect of the invention.
- a substrate 1 having metallic tracks 2 is provided, which may be in a similar form to that of figure 2 described above.
- a layer of adhesive material such as ACP, is then applied over selected portions of the substrate 1.
- ACP composition is that a more reliable electrical contact is formed due to the presence of conductive particles in the adhesive.
- a non-conductive adhesive layer may alternatively be used, provided this does not interfere with forming an electrical contact between the metallic tracks 2 and the electrical contacts 5.
- the adhesive layer 3 is applied over portions of the metallic tracks that provide electrical contacts with a flip-chip bonded IC chip (described below).
- the adhesive layer 3 may be provided, for example by means of a jetting process, in the form of a ring as shown in plan view in figure 9a , or alternatively in the form of separate islands covering the contact regions of the metallic tracks 2 as shown in figure 9b .
- a central portion 17 of the substrate 1 between the contact regions is left with no adhesive layer to allow for a sensor on a chip placed over the substrate to be exposed to the external environment, provided an aperture is formed in the substrate 1 in the central region 17 at some point during the manufacturing process.
- the layer 3 may be applied in the form of a film, as shown in figure 10 and in plan view in figure 11 , where the adhesive layer film is in the form of a ring with a central hole 18 for a sensor to be aligned within.
- Figure 12 shows an IC chip 4 in place over the substrate 1 such that electrical contacts 5 on a first face 7 of the chip 4 are aligned with the contact regions 21 on the metallic tracks 2 on the substrate 1.
- a sensor area 8 is also provided on the first face 7 of the chip 4, the sensor 8 being positioned to avoid contact with the adhesive layer 3.
- a dummy structure in the form of a frame 9 is provided between the first face 7 of the chip 4 and the first face 11 of the substrate 1, the frame 9 configured to form a barrier between the sensor area 8 and the adhesive layer 3.
- the frame 8 surrounds the sensor 8 and separates the sensor from the electrical contacts 5.
- the frame 8 may be in the form of a continuous ring that encompasses the sensor area, or alternatively may be in the form of a broken ring or series of structures that separate the sensor 8 from the electrical contacts 5 only where needed to prevent the adhesive material 3 from impinging on the sensor 8.
- the gap between the first face 7 of the chip 4 and the first face 11 of the substrate 1 is determined by the height of the (typically four) balls forming the electrical contacts 5. These may typically vary between 30 and 250 ⁇ m in height, depending on the particular application method used (for example via electroplating or stud bumping).
- Various different materials and methods may be used to apply the frame around the sensor area.
- Exemplary methods of forming the frame include: i) using a photoresist material such as SU-8 (a type of photosensitive epoxy resin); ii) depositing a metal or dielectric layer on the die, defined by lithography and etching processes; iii) soldering (for example using a Sn/Au composition) on a predefined metal pattern on the die (typically aluminum); and iv) stencil printing techniques, which may be used to deposit ceramic or metal compositions.
- a photoresist material such as SU-8 (a type of photosensitive epoxy resin)
- depositing a metal or dielectric layer on the die defined by lithography and etching processes
- soldering for example using a Sn/Au composition
- a predefined metal pattern on the die typically aluminum
- stencil printing techniques which may be used to deposit ceramic or metal compositions.
- the chip 4 is then bonded to the substrate by the application of pressure and heat, illustrated in figure 13 .
- the adhesive layer 3 will spread to some extent under the applied pressure, the frame 9 prevents the adhesive material from reaching the sensor 8.
- a drilling step is carried out to form an aperture in the substrate, to allow the sensor 8 to be exposed.
- This is illustrated in figure 14 , in which a laser drilling beam 10 is used to cut an aperture in the substrate 1.
- the final form of the RFID sensor package 13 is shown in figure 15 , in which the sensor 8 is disposed over an aperture 12 provided in the substrate 1 formed by the laser drilling step.
- the aperture 12 may be formed in the substrate 1 prior to application of the adhesive layer.
- the aperture may optionally be formed by another method such as punching of the substrate, which would otherwise not be feasible when the chip 4 is in position.
- the adhesive layer can be applied as either a continuous ring surrounding the aperture or as a discontinuous series of points over contact regions of the metallic tracks 2 on the first surface 11 of the substrate 1.
- the alternative method, using laser drilling, is illustrated in figures 16, 17 and 18 , showing a sequence of processing steps including laser drilling ( figure 16 ) to form the aperture ( figure 17 ), followed by application of the adhesive layer 3 ( figure 18 ) on the substrate 1 around the aperture 12.
- the frame 9 may not be required, since any excess adhesive material is deflected from impinging on the sensor by the aperture.
- the frame would however be a preferred option to ensure the sensor remains clear.
- the aperture 12 formed in the substrate 1 may be around 600 ⁇ m in size, being for example in the form of a circular aperture. This size of aperture is large enough to encompass a typical sensor on an IC chip for use in an RFID tag package. One possible issue with such an aperture is that the aperture thereby formed is also large enough to allow contaminants such as dust particles to pass through and potentially interfere with the operation of the sensor, causing reliability and drift problems.
- alternative embodiments may be provided with an aperture 12 in the form of a series of small holes in the substrate rather than a single large hole. This is illustrated in figure 19 .
- the holes are preferably of a dimension that will allow the sensor 8 to detect the external environment, i.e. allowing sufficient air exchange or light diffusion across the substrate aperture 12, but sufficiently small to prevent dust particles from entering the internal volume 13 between the aperture 12 and the sensor 8.
- Preferable dimensions for the holes are 100 ⁇ m or smaller, and more preferably 50 ⁇ m or smaller.
- the series of small holes making up the alternative aperture 12 in the embodiment of figure 19 may be formed by laser drilling individual holes through the substrate 1 either before or after the chip 4 is bonded to the substrate by means of the adhesive layer 3.
- the sizes achievable by conventional laser drilling techniques are typically within a range of 25 to 1000 ⁇ m in diameter, resulting in a preferred range of hole size for the aperture of between 25 and 100 ⁇ m, or between 25 and 50 ⁇ m.
- the series of holes are preferably in the form of a regular array covering at least the extent of the sensor 8.
- the hole sizes in the substrate aperture could be considerably smaller, through the use of porosity that may be present in the substrate material itself (examples being PET, PTFE and polyimide among others), the size range of which can be chosen to enable diffusion of gases to and from the sensor area across the substrate.
- the choice of substrate material can therefore determine the sensitivity of the sensor, and in particular the response time, which is dependent on the rate of diffusion of gas through the substrate.
- the pore size may be considerably smaller than the range available through laser drilling, being generally less than 25 ⁇ m and typically less than 1 ⁇ m, with a possible range extending to 100nm or smaller.
- the aperture does not necessarily need to be accurately located relative to the sensor, since the substrate material is provided with porosity throughout.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Pressure Sensors (AREA)
Abstract
A sensor package comprising: an integrated circuit chip (4) having a first face (7) on which is provided a sensor (8) and a plurality of electrical contacts (5); a substrate (1) having a first face (11) on which an electrically conductive trace pattern (2) is formed, the first face (7) of the chip (4) being bonded to the first face (11) of the substrate (1) with an adhesive layer (3) such that the electrical contacts (5) connect with the electrically conductive trace pattern (2) and the sensor (8) is disposed over an aperture (12) provided in the substrate (1); and a frame (9) disposed between the first face (11) of the substrate (1) and the first face (7) of the chip (4), the frame (9) surrounding the sensor (8) and separating the sensor (8) from the plurality of electrical contacts (5).
Description
- The invention relates to sensor packaging solutions, and in particular to packaging of IC chips having an integrated sensing capability, for example for use in RFID tags.
- In conventional methods of manufacturing RFID (Radio Frequency Identification) tags, an integrated circuit (IC) chip is mounted on a substrate on which conductive tracks are formed. The substrate may, among other things, provide the IC chip with an aerial that allows the tag to be powered by and communicate wirelessly with a remote device.
- To allow for an easier interface with an antenna, the IC chip may be mounted on an additional substrate, typically known as an interposer, which provides larger scale connection pads for interfacing with an antenna. An
IC chip 4 in place on such aninterposer substrate 1, havingconnection pads 2 in the form of deposited metallic tracks is illustrated schematically infigure 1 . - A typical method of assembling the chip and interposer substrate assembly using flip-chip packaging technology is illustrated in
figures 2 to 7 . As shown in cross-sectional view infigure 2 , thesubstrate 1 comprisesmetallic tracks 2 deposited and etched on afirst surface 11. Thesubstrate 1 may, for example, be in the form of a PET (polyethylene terephthalate) foil with an etched aluminium or copper layer. Typical dimensions are 38 or 50µm for the foil thickness, with a 20µm thick Al layer or a 12µm thick Cu layer, or alternatively a 1µm vapour-deposited Cu layer. - In
figure 3 , an anisotropic conductive paste (ACP) 3 is applied over thesurface 11 of thesubstrate 1, covering connecting portions of themetallic tracks 2. The ACP may be applied by jetting. A typical ACP comprises a hardenable resin containing a dispersion of small conductive particles, for example in the form of 1-2µm diameter nickel spheres. - In
figure 4 an IC chip, or die, 4 is then placed in theACP layer 3, withelectrical contacts 5 provided on a surface of thechip 4 aligned with corresponding connecting portions of themetallic tracks 2 on thesubstrate 1. Conductive particles in the ACP are caught between theelectrical contacts 5 andmetallic tracks 2. The alignment of thechip 4 is further illustrated in plan view infigure 5 . - In
figure 6 , thechip 4 andsubstrate 1 is then subjected to pressure and temperature in order to form secure electrical connections between thecontacts 5 and themetallic tracks 2 and to cure the ACP, thereby also mechanically securing thechip 4 to thesubstrate 1. The ACP is typically cured by applying pressure through the thickness of thechip 4 andsubstrate 1 at approximately 170°C for a short period of time, for example around 8 seconds.Figure 7 illustrates the resulting package, with thechip 4 secured to thefirst face 11 of thesubstrate 1 by the curedACP layer 3. Afirst face 7 of thechip 4 is entirely covered by theACP layer 3, while a secondopposing face 6 is exposed. Since thechip 4 is applied to the substrate by a flip-chip process, all of the active components of the chip are covered by the ACP. No active components are present on thesecond face 7. - The arrangement illustrated in
figure 7 results in a problem when attempting to incorporate sensor technology into such packages. Sensors configured to detect variations in environmental parameters such as light, humidity or other gas or liquid concentrations, will need to be exposed to the external environment within which the package is to be used. Incorporating such sensors as additional components separate from the IC chip is possible, but adds to the cost and processing of the overall package. A better solution would be to incorporate such a sensor into thechip 4 itself. TheACP layer 3, however, would prevent such a sensor from properly sensing the desired environmental parameter. - A further problem is that it may not be possible to apply the
ACP layer 3 sufficiently accurately to avoid it impinging on a sensor that is incorporated into thechip 4, since the ACP material needs to be sufficiently fluid to flow at least around thecontacts 5 of the chip to obtain a secure connection. - A further problem is how to ensure that a sensor incorporated into the chip is able to be sufficiently exposed to the desired environmental parameter to be measured.
- It is an object of the invention to address one or more of the above mentioned problems.
- In accordance with a first aspect of the invention there is provided a sensor package comprising:
- an integrated circuit chip having a first face on which is provided a sensor and a plurality of electrical contacts;
- a substrate having a first face on which an electrically conductive trace pattern is formed, the first face of the chip being bonded to the first face of the substrate with an adhesive layer such that the electrical contacts connect with the electrically conductive trace pattern and the sensor is disposed over an aperture provided in the substrate; and
- a frame disposed between the first face of the substrate and the first face of the chip, the frame surrounding the sensor and separating the sensor from the plurality of electrical contacts.
- An advantage of the invention is that the frame surrounding the sensor acts to prevent the adhesive from impinging on the sensor during assembly, thereby overcoming the problems associated with the adhesive layer flowing during and pressing and curing process. This ensures that sensor is exposed to the external environment through the aperture in the substrate.
- The sensor package is preferably an RFID sensor package, for example in the form of a flip-chip strap package.
- The frame is optionally in the form of a continuous ring surrounding the sensor.
- The aperture may comprise a single hole of comparable size to the sensor or alternatively may be in the form of a plurality of holes in the substrate adjacent the sensor. Forming the aperture as a plurality of holes rather than a single larger hole can reduce the possibility of the sensor being affected by dirt and dust particles in the environment while the sensor package is in use.
- The plurality of holes may be arranged in regular array, and the holes may be 100µm or smaller. Smaller holes will prevent a greater proportion of particles from passing through the aperture, the lower limit of hole size being largely limited by the manufacturing process used.
- The plurality of holes may alternatively be in the form of porosity extending through the substrate material, thereby allowing the pores to be smaller than may be possible through a conventional manufacturing process such as laser drilling, while having a further advantage of removing a manufacturing step and relaxing the tolerances on positioning the sensor relative to the aperture.
- In accordance with a second aspect of the invention there is provided a method of manufacturing a sensor package, the method comprising:
- providing a substrate having a first face on which an electrically conductive trace pattern is formed;
- applying an adhesive layer to the first face of the substrate to cover a portion of the trace pattern;
- providing an integrated circuit chip having a first face on which is provided a sensor and a plurality of electrical contacts surrounding the sensor;
- disposing a frame between the first face of the substrate and the first face of the chip, the frame laterally separating the sensor and the plurality of electrical contacts; and
- bonding the first face of the chip to the first face of the substrate with the adhesive layer such that the plurality of electrical contacts connect with the trace pattern and the sensor is disposed over an aperture provided in the substrate.
- As with the first aspect of the invention, an advantage of the second aspect of the invention is the use of a frame between the first face of the substrate and the first face of the chip, which serves to separate the sensor from the contacts on the chip, thereby ensuring that the adhesive layer does not impinge on the sensor.
- During the step of bonding the first face of the chip to the first face of the substrate, the frame preferably provides a barrier that prevents the adhesive layer from flowing laterally past the frame towards the sensor.
- The aperture is optionally formed in the substrate prior to the step of bonding the first face of the chip to the first face of the substrate.
- The aperture may alternatively be formed in the substrate after the step of bonding the first face of the chip to the first face of the substrate.
- The aperture may be formed by laser drilling, or by punching.
- In accordance with a third aspect of the invention there is provided a sensor package comprising:
- an integrated circuit chip having a first face on which is provided a sensor and a plurality of electrical contacts; and
- a substrate having a first face on which an electrically conductive trace pattern is formed, the first face of the chip being bonded to the first face of the substrate with an adhesive layer such that the electrical contacts connect with the electrically conductive trace pattern and the sensor is disposed over an aperture provided in the substrate,
- wherein the aperture comprises a plurality of holes in the substrate adjacent the sensor.
- Embodiments of the present invention will now be described by way of example and with reference to the accompanying drawings in which:
-
figure 1 is a schematic perspective view of an IC chip in place on an interposer substrate; -
figure 2 is a schematic cross-section of a substrate having metallic tracks on a first face; -
figure 3 is a schematic cross-section of the substrate offigure 1 after application of an adhesive layer; -
figure 4 is a schematic cross-section of the substrate offigure 2 with an IC chip applied over the adhesive layer; -
figure 5 is a schematic plan view of the substrate with IC chip offigure 4 ; -
figure 6 is a schematic cross-section of the substrate with IC chip offigures 4 and5 during a curing process; -
figure 7 is a schematic cross-section of an assembly resulting from the processes illustrated infigures 2 to 6 ; -
figure 8 is a schematic cross-section of a substrate as infigure 1 , with an adhesive layer applied over a selected portion; -
figure 9a is a schematic plan view of the substrate offigure 8 , with the adhesive layer applied in a first type of arrangement; -
figure 9b is a schematic plan view of the substrate offigure 8 , with the adhesive layer applied in a second type of arrangement; -
figure 10 is a schematic cross-section of a substrate as infigure 1 , with an adhesive layer applied as a film over a selected portion of the substrate; -
figure 11 is a schematic plan view of the substrate and adhesive film layer offigure 10 ; -
figure 12 is a schematic cross-section of the substrate offigure 8 , with an IC chip positioned over the adhesive layer; -
figure 13 is a schematic cross-section of the substrate and chip assembly offigure 12 during a curing process; -
figure 14 is a schematic cross-section of the substrate and chip assembly after curing, in which the substrate is being subjected to a drilling process; -
figure 15 is a schematic cross-section of the assembly offigure 14 after the drilling process; -
figure 16 is a schematic cross-section of the substrate offigure 1 undergoing a drilling process; -
figure 17 is a schematic cross-section of the substrate offigure 16 after the drilling process; -
figure 18 is a schematic cross-section of the substrate offigure 15 after application of an adhesive layer; and -
figure 19 is a schematic cross-section of an alternative sensor assembly embodiment. -
Figures 1 to 7 have already been described above in relation to the background to the invention. -
Figures 8 to 13 illustrate a manufacturing process according to the second aspect of the invention, the process resulting in an assembly according to the first aspect of the invention. As a first step, shown infigure 8 , asubstrate 1 havingmetallic tracks 2 is provided, which may be in a similar form to that offigure 2 described above. A layer of adhesive material, such as ACP, is then applied over selected portions of thesubstrate 1. An advantage of the ACP composition is that a more reliable electrical contact is formed due to the presence of conductive particles in the adhesive. A non-conductive adhesive layer may alternatively be used, provided this does not interfere with forming an electrical contact between themetallic tracks 2 and theelectrical contacts 5. Theadhesive layer 3 is applied over portions of the metallic tracks that provide electrical contacts with a flip-chip bonded IC chip (described below). Theadhesive layer 3 may be provided, for example by means of a jetting process, in the form of a ring as shown in plan view infigure 9a , or alternatively in the form of separate islands covering the contact regions of themetallic tracks 2 as shown infigure 9b . In both cases, acentral portion 17 of thesubstrate 1 between the contact regions is left with no adhesive layer to allow for a sensor on a chip placed over the substrate to be exposed to the external environment, provided an aperture is formed in thesubstrate 1 in thecentral region 17 at some point during the manufacturing process. - As an alternative to the adhesive layer being applied by jetting, the
layer 3 may be applied in the form of a film, as shown infigure 10 and in plan view infigure 11 , where the adhesive layer film is in the form of a ring with acentral hole 18 for a sensor to be aligned within. -
Figure 12 shows anIC chip 4 in place over thesubstrate 1 such thatelectrical contacts 5 on afirst face 7 of thechip 4 are aligned with thecontact regions 21 on themetallic tracks 2 on thesubstrate 1. A sensor area 8 is also provided on thefirst face 7 of thechip 4, the sensor 8 being positioned to avoid contact with theadhesive layer 3. - A dummy structure in the form of a
frame 9 is provided between thefirst face 7 of thechip 4 and thefirst face 11 of thesubstrate 1, theframe 9 configured to form a barrier between the sensor area 8 and theadhesive layer 3. The frame 8 surrounds the sensor 8 and separates the sensor from theelectrical contacts 5. The frame 8 may be in the form of a continuous ring that encompasses the sensor area, or alternatively may be in the form of a broken ring or series of structures that separate the sensor 8 from theelectrical contacts 5 only where needed to prevent theadhesive material 3 from impinging on the sensor 8. - The gap between the
first face 7 of thechip 4 and thefirst face 11 of thesubstrate 1 is determined by the height of the (typically four) balls forming theelectrical contacts 5. These may typically vary between 30 and 250 µm in height, depending on the particular application method used (for example via electroplating or stud bumping). - Various different materials and methods may be used to apply the frame around the sensor area. Exemplary methods of forming the frame include: i) using a photoresist material such as SU-8 (a type of photosensitive epoxy resin); ii) depositing a metal or dielectric layer on the die, defined by lithography and etching processes; iii) soldering (for example using a Sn/Au composition) on a predefined metal pattern on the die (typically aluminum); and iv) stencil printing techniques, which may be used to deposit ceramic or metal compositions.
- As in the process illustrated in
figure 6 and described above, thechip 4 is then bonded to the substrate by the application of pressure and heat, illustrated infigure 13 . Although theadhesive layer 3 will spread to some extent under the applied pressure, theframe 9 prevents the adhesive material from reaching the sensor 8. - After the curing step, a drilling step is carried out to form an aperture in the substrate, to allow the sensor 8 to be exposed. This is illustrated in
figure 14 , in which alaser drilling beam 10 is used to cut an aperture in thesubstrate 1. The final form of theRFID sensor package 13 is shown infigure 15 , in which the sensor 8 is disposed over anaperture 12 provided in thesubstrate 1 formed by the laser drilling step. - In an alternative method of arriving at the
RFID sensor package 13 offigure 15 , theaperture 12 may be formed in thesubstrate 1 prior to application of the adhesive layer. In this alternative, the aperture may optionally be formed by another method such as punching of the substrate, which would otherwise not be feasible when thechip 4 is in position. As in the process described above, the adhesive layer can be applied as either a continuous ring surrounding the aperture or as a discontinuous series of points over contact regions of themetallic tracks 2 on thefirst surface 11 of thesubstrate 1. The alternative method, using laser drilling, is illustrated infigures 16, 17 and18 , showing a sequence of processing steps including laser drilling (figure 16 ) to form the aperture (figure 17 ), followed by application of the adhesive layer 3 (figure 18 ) on thesubstrate 1 around theaperture 12. - In the above alternative method, the
frame 9 may not be required, since any excess adhesive material is deflected from impinging on the sensor by the aperture. The frame would however be a preferred option to ensure the sensor remains clear. - As an illustrative embodiment, the
aperture 12 formed in thesubstrate 1 may be around 600 µm in size, being for example in the form of a circular aperture. This size of aperture is large enough to encompass a typical sensor on an IC chip for use in an RFID tag package. One possible issue with such an aperture is that the aperture thereby formed is also large enough to allow contaminants such as dust particles to pass through and potentially interfere with the operation of the sensor, causing reliability and drift problems. In order to reduce this possibility, alternative embodiments may be provided with anaperture 12 in the form of a series of small holes in the substrate rather than a single large hole. This is illustrated infigure 19 . The holes are preferably of a dimension that will allow the sensor 8 to detect the external environment, i.e. allowing sufficient air exchange or light diffusion across thesubstrate aperture 12, but sufficiently small to prevent dust particles from entering theinternal volume 13 between theaperture 12 and the sensor 8. Preferable dimensions for the holes are 100 µm or smaller, and more preferably 50 µm or smaller. - The series of small holes making up the
alternative aperture 12 in the embodiment offigure 19 may be formed by laser drilling individual holes through thesubstrate 1 either before or after thechip 4 is bonded to the substrate by means of theadhesive layer 3. The sizes achievable by conventional laser drilling techniques are typically within a range of 25 to 1000 µm in diameter, resulting in a preferred range of hole size for the aperture of between 25 and 100 µm, or between 25 and 50 µm. The series of holes are preferably in the form of a regular array covering at least the extent of the sensor 8. - In alternative embodiments the hole sizes in the substrate aperture could be considerably smaller, through the use of porosity that may be present in the substrate material itself (examples being PET, PTFE and polyimide among others), the size range of which can be chosen to enable diffusion of gases to and from the sensor area across the substrate. The choice of substrate material can therefore determine the sensitivity of the sensor, and in particular the response time, which is dependent on the rate of diffusion of gas through the substrate. In such alternative embodiments, the pore size may be considerably smaller than the range available through laser drilling, being generally less than 25 µm and typically less than 1µm, with a possible range extending to 100nm or smaller. In such embodiments, the aperture does not necessarily need to be accurately located relative to the sensor, since the substrate material is provided with porosity throughout.
- Other embodiments are intentionally within the scope of the invention as defined by the appended claims.
Claims (15)
- A sensor package comprising:an integrated circuit chip (4) having a first face (7) on which is provided a sensor (8) and a plurality of electrical contacts (5);a substrate (1) having a first face (11) on which an electrically conductive trace pattern (2) is formed, the first face (7) of the chip (4) being bonded to the first face (11) of the substrate (1) with an adhesive layer (3) such that the electrical contacts (5) connect with the electrically conductive trace pattern (2) and the sensor (8) is disposed over an aperture (12) provided in the substrate (1); anda frame (9) disposed between the first face (11) of the substrate (1) and the first face (7) of the chip (4), the frame (9) surrounding the sensor (8) and separating the sensor (8) from the plurality of electrical contacts (5).
- The sensor package of claim 1 wherein the frame (9) is in the form of a continuous ring surrounding the sensor (8).
- The sensor package of claim 1 or claim 2 wherein the aperture (12) comprises a plurality of holes in the substrate adjacent the sensor (8).
- The sensor package of claim 3 wherein the plurality of holes are arranged in regular array.
- The sensor package of claim 3 wherein the plurality of holes are in the form of porosity extending through the substrate material.
- The sensor package of any one of claims 3 to 5 wherein the plurality of holes are 100µm or smaller.
- A method of manufacturing a sensor package (13), the method comprising:providing a substrate (1) having a first face (11) on which an electrically conductive trace pattern (2) is formed;applying an adhesive layer (3) to the first face (11) of the substrate (1) to cover a portion of the trace pattern (2);providing an integrated circuit chip (4) having a first face (7) on which is provided a sensor (8) and a plurality of electrical contacts (5) surrounding the sensor (8);disposing a frame (9) between the first face (11) of the substrate (1) and the first face (7) of the chip, the frame (9) laterally separating the sensor (8) and the plurality of electrical contacts (5); andbonding the first face (7) of the chip (4) to the first face (11) of the substrate (1) with the adhesive layer (3) such that the plurality of electrical contacts (5) connect with the trace pattern (2) and the sensor (8) is disposed over an aperture (12) provided in the substrate (1).
- The method of claim 7 wherein, during the step of bonding the first face (7) of the chip (4) to the first face (11) of the substrate (1), the frame (9) provides a barrier that prevents the adhesive layer (3) from flowing laterally past the frame (9) towards the sensor (8).
- The method of claim 7 or claim 8 wherein the aperture (12) is formed in the substrate (1) prior to the step of bonding the first face (7) of the chip (4) to the first face (11) of the substrate (1).
- The method of claim 7 or claim 8 wherein the aperture (12) is formed in the substrate after the step of bonding the first face (7) of the chip (4) to the first face (11) of the substrate (1).
- The method of any one of claims 7 to 10 wherein the aperture (12) is formed by laser drilling.
- The method of claim 9 wherein the aperture (12) is formed by punching.
- The method of any one of claims 7 to 12 wherein the aperture comprises a plurality of holes in the substrate (1).
- The method of claim 13 wherein the plurality of holes are arranged in a regular array.
- The method of claim 13 or claim 14 wherein the plurality of holes are 100 µm or smaller.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP09290843A EP2320453A1 (en) | 2009-11-06 | 2009-11-06 | Sensor packaging |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP09290843A EP2320453A1 (en) | 2009-11-06 | 2009-11-06 | Sensor packaging |
Publications (1)
Publication Number | Publication Date |
---|---|
EP2320453A1 true EP2320453A1 (en) | 2011-05-11 |
Family
ID=41720573
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP09290843A Withdrawn EP2320453A1 (en) | 2009-11-06 | 2009-11-06 | Sensor packaging |
Country Status (1)
Country | Link |
---|---|
EP (1) | EP2320453A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103117418A (en) * | 2011-11-16 | 2013-05-22 | Nxp股份有限公司 | In-cell battery management device |
US20140130346A1 (en) * | 2007-02-19 | 2014-05-15 | Nxp B.V. | Sensor package |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6351390B1 (en) * | 1996-12-17 | 2002-02-26 | Laboratorium Fur Physikalische Elektronik Institut Fur Quantenelektronik | Method for applying a microsystem or a converter on a substrate, and device manufactured accordingly |
WO2008089969A2 (en) * | 2007-01-24 | 2008-07-31 | Stmicroelectronics S.R.L. | Electronic device comprising differential sensor mems devices and drilled substrates |
-
2009
- 2009-11-06 EP EP09290843A patent/EP2320453A1/en not_active Withdrawn
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6351390B1 (en) * | 1996-12-17 | 2002-02-26 | Laboratorium Fur Physikalische Elektronik Institut Fur Quantenelektronik | Method for applying a microsystem or a converter on a substrate, and device manufactured accordingly |
WO2008089969A2 (en) * | 2007-01-24 | 2008-07-31 | Stmicroelectronics S.R.L. | Electronic device comprising differential sensor mems devices and drilled substrates |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140130346A1 (en) * | 2007-02-19 | 2014-05-15 | Nxp B.V. | Sensor package |
US9222989B2 (en) * | 2007-02-19 | 2015-12-29 | Nxp B.V. | Manufacturing methods for a sensor package including a lead frame |
CN103117418A (en) * | 2011-11-16 | 2013-05-22 | Nxp股份有限公司 | In-cell battery management device |
EP2600443A3 (en) * | 2011-11-16 | 2013-10-02 | Nxp B.V. | In-cell battery management device |
US9608297B2 (en) | 2011-11-16 | 2017-03-28 | Datang Nxp Semiconductors Co., Ltd. | In-cell battery management device |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10381280B2 (en) | Semiconductor packages and methods for forming semiconductor package | |
US8563358B2 (en) | Method of producing a chip package, and chip package | |
US7332808B2 (en) | Semiconductor module and method of manufacturing the same | |
CN110739275B (en) | Fingerprint sensor and manufacturing method thereof | |
KR100917745B1 (en) | Semiconductor device and manufacturing method thereof | |
US7713861B2 (en) | Method of forming metallic bump and seal for semiconductor device | |
US7727862B2 (en) | Semiconductor device including semiconductor constituent and manufacturing method thereof | |
US8168475B2 (en) | Semiconductor package formed within an encapsulation | |
US20110115036A1 (en) | Device packages and methods of fabricating the same | |
JPH10163368A (en) | Manufacture of semiconductor device and semiconductor device | |
EP2050130B1 (en) | Transponder and method of producing a transponder | |
US8382487B2 (en) | Land grid array interconnect | |
US20100112758A1 (en) | Connecting microsized devices using ablative films | |
JP2009182200A (en) | Semiconductor device and method of manufacturing the same | |
US8198130B2 (en) | Chip module and method for producing a chip module having plains of extensions for chip and substrate | |
EP3430643B1 (en) | Component carrier with integrated strain gauge | |
US8695207B2 (en) | Method for manufacturing an electronic device | |
EP2320453A1 (en) | Sensor packaging | |
US8844826B2 (en) | Integrated circuit transponder, method of producing an integrated circuit and method of producing a transponder | |
US20020153608A1 (en) | Land grid array semiconductor device and method of mounting land grid array semiconductor devices | |
EP2319798B1 (en) | MEMS package having electrical connections for edge mount | |
US8053281B2 (en) | Method of forming a wafer level package | |
US10651374B2 (en) | Semiconductor device, and method for manufacturing the same | |
US11615996B2 (en) | Thin dual foil package including multiple foil substrates | |
US10005660B1 (en) | Semiconductor package device including microelectromechanical system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO SE SI SK SM TR |
|
AX | Request for extension of the european patent |
Extension state: AL BA RS |
|
17P | Request for examination filed |
Effective date: 20111111 |
|
17Q | First examination report despatched |
Effective date: 20120105 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20120516 |