EP0200269B1 - Method and apparatus for deriving frame interval signals - Google Patents
Method and apparatus for deriving frame interval signals Download PDFInfo
- Publication number
- EP0200269B1 EP0200269B1 EP19860200709 EP86200709A EP0200269B1 EP 0200269 B1 EP0200269 B1 EP 0200269B1 EP 19860200709 EP19860200709 EP 19860200709 EP 86200709 A EP86200709 A EP 86200709A EP 0200269 B1 EP0200269 B1 EP 0200269B1
- Authority
- EP
- European Patent Office
- Prior art keywords
- line
- errors
- signals
- line period
- word
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000000034 method Methods 0.000 title claims description 16
- 238000001514 detection method Methods 0.000 claims description 30
- 238000010586 diagram Methods 0.000 description 3
- 230000005540 biological transmission Effects 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- 230000001934 delay Effects 0.000 description 1
- 238000009434 installation Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N7/00—Television systems
- H04N7/08—Systems for the simultaneous or sequential transmission of more than one television signal, e.g. additional information signals, the signals occupying wholly or partially the same frequency band, e.g. by time division
- H04N7/083—Systems for the simultaneous or sequential transmission of more than one television signal, e.g. additional information signals, the signals occupying wholly or partially the same frequency band, e.g. by time division with signal insertion during the vertical and the horizontal blanking interval, e.g. MAC data signals
Definitions
- the invention relates to a method of deriving signals at frame intervals from a received television signal which has two predetermined digital words which alternate line-by-line for a substantial part of a frame period of the television signal but which are each repeated in a respective pair of adjacent lines in the remaining part of the frame period, said method comprising comparing portions of each line period with one of the digital words and producing therefrom an error signal representing the number of bits in said portions which differ from said digital word and using said error signal to produce signals at frame intervals.
- the invention also relates to apparatus for use with this method.
- PCT Patent Application W084/02242 describes a method and apparatus for obtaining line and frame synchronising signals from alternating digital sync. words based on an earlier version of a specification for a C-MAC television signal where the two sync. words each had 7 bits whilst the pairs of lines using the same sync. words straddled the boundary between odd and even frames.
- US-A-4,166,271 also discloses the comparison of a digital word with a known word to produce a number of errors which are compared to provide an output if within an acceptable limit.
- the present invention provides a method of deriving signals at frame intervals from a received television signal which has two predetermined digital words which alternate line-by-line for a substantial part of a frame period of the television signal but which are each repeated in a respective pair of adjacent lines in the remaining part of the frame period, said method comprising comparing portions of each line period which contain said alternating digital words with one of the digital words and producing therefrom an error signal representing the number of bits in said portions which differ from said one digital word, and using said error signals to produce signals at frame intervals by comparing said error signals with a maximum number of permitted errors for each digital word, characterised by producing from said comparison first and second detection signals for each of said first and second digital words respectively when said errors are equal to or less than said maximum number of errors permitted during a specified time in each line period, recording the resulting first and second detection signals over four line periods and detecting correspondence between a first pair out of said four line periods of said first detection signal with a different pair out of said four line periods of said second detection signal and also between the remaining pairs out of
- the comparison of the error signal with said maximum of permitted errors for each digital word may be achieved by comparing said error signal with a maximum number of permitted errors for the said one digital word and with a maximum number of permitted errors for the other digital word, the latter being performed as a comparison with a minimum number of errors for the said one digital word. This avoids the need for the inversion of certain error signals.
- the comparisons may be performed throughout each line period to produce indications that said maximum or less errors are present in the said two digital words and which are then latched at said specified time in a line period when a true digital word should be present.
- the invention also provides apparatus for use with the above method comprising first means for comparing the serial data received in said television signal with one of said digital words to produce said error signal, second means for comparing said error signal with a maximum number of permitted errors for said digital words for producing detection signals if at a specified time in a line period the number of errors is equal to or less than said maximum number of permitted errors for said digital words, characterised in that said second comparing means produce first and second detection signals for each of said first and second digital words respectively, and that means are provided for recording said first and second detection signals over a four line period, and means for detecting correspondence between a first pair out of said four line period of said first detection signals with a different pair out of said four line period of said second detection signal and also between the remaining pairs out of the four line period of said first and second detection signals to produce signals at frame intervals.
- the means for comparing said error signal with said maximum number of permitted errors of the digital words may comprise first and second comparators whose respective first inputs receive the error signal specifying the number of errors when compared with said one digital word, the second input of said first comparator receiving a number corresponding to the maximum number of permitted errors in said one digital word and whose output produces said first detection signal, the second input of the second comparator receiving a number corresponding to a minimum number of permitted errors in said one digital word which corresponds to the maximum number of permitted errors in the other digital word, the output of the second comparator producing said second detection signal.
- the first and second detection signals may be applied to respective inputs of a 2-bit latch which is enabled at said specified time in a line period to produce first and second latched outputs which are respectively applied to first and second shift registers each of which is capable of producing outputs over four line periods.
- the outputs for first and second line periods of said first shift register and for third and fourth line periods of said second shift register may be applied to respective inputs of a first AND-gate whilst the outputs for third and fourth line periods of said first shift register and for first and second line periods of said second shift register are applied to respective inputs of a second AND-gate, the first and second AND-gates alternately producing output signals at frame intervals.
- the first and second AND-gates may be applied to respective inputs of an OR-gate whose output is applied to control the operation of a frame frequency synchronising circuit.
- the reference 1 indicates a serial data line over which, in the case of the C-MAC television system, the whole of the C-MAC television signal is applied in serial data form and which may be obtained from a received C-MAC transmission after limiting and demodulation in a 2-4 PSK demodulator stage (not shown).
- the serial binary data present on the line 1 will contain line-by-line the sync. word, the data burst and in addition what might be termed pseudo-random data due to the limited analogue compressed vision components.
- This serial data is applied to an error conversion unit 2 in which the applied data is compared with one of the sync.
- the unit 2 comprises a series-to-parallel converter in the form of a shift register 3 where the serial data from the line 1 is applied to a data input D which is clocked through the shift register under the control of a 20.25 MHz clock signal applied to a clock input C (which corresponds to the bit rate of the data in the C-MAC signal) to produce at the parallel outputs P a 6 bit data word which can change at the data bit rate.
- the changing 6-bit data is applied to the address input A of a 64 x 3 bit read only memory (ROM) 4 to produce at its output E the 3-bit error signal which represents the number of differences between that address and the chosen sync. word and again can change at the data bit rate.
- This error signal is applied to a line sync. word detection and acquisition unit 5 which from the error signal produces line synchronising signals for use in a television receiver in which the present arrangement may be included and may be of a number of forms including those shown and described in published PCT patent application W084/02242.
- the 3-bit error signal is additionally applied to respective first inputs X of a W1 comparator 6 and a W2 comparator 7.
- the second input Y of the W1 comparator 6 receives in parallel binary form a number corresponding to the maximum number of tolerable errors that may be present in a 6-bit word when compared with the W1 sync. word. The best value for this has been found to be two (binary 010) but a lower number of errors may be allowed during the initial lock-up procedure and a higher number thereafter.
- the second input Y of the W2 comparator 7 also receives a number in parallel binary form for comparing the number of tolerable errors in a W2 sync. word with a 6-bit word but as the error conversion unit acts on W1 sync.
- the parallel binary number applied to the second input of the W2 comparator 7 corresponds to the minimum number of tolerable errors that may be present in a 6-bit word when compared with the W1 sync. word.
- the best value for this has been found to be four (binary 100) but it may be varied as described in relation to the W1 comparator.
- the W1 comparator 6 only produces a logic '1' output on each occasion when the number of errors at its first input X is less than or equal to 2 and similarly the W2 comparator 7 only produces a logic '1' output on each occasion when the number of errors at its first input X is greater than or equal to 4.
- the outputs from the W1 and W2 comparators 6 and 7 form line sync. word detection signals which are applied to respective inputs of a 2-bit latch 8 whose enable input EN receives at line rate a pulse one bit (50nS) wide from the line sync. word unit 5, this pulse appearing (ignoring transmission delays) such that it coincides with the last bit of each true line sync. word present on the serial data line 1 at which time the output of the unit 2 indicates the number of errors in that sync. word (W1 or W2).
- the latch 8 has two outputs Q1 and Q2 respectively associated with the outputs of the W1 and W2 comparators 6 and 7, the output Q1 latching to the same state as the output from W1 comparator 6 on the occurrence of the enable pulse.
- the Q2 output similarly latches to the same logic state as the output of the W2 comparator 7.
- the Q1 output latches to logic '1' and stays in that state until at a line interval or intervals later the number of errors is greater than 2 i.e. on the appearance of a true W2 sync. word or a W1 sync. word which has more than two errors.
- the Q2 output latches to the logic '1' state in the presence of a true W2 sync. word with two or less errors and stays in that state until a true W1 sync. word or a corrupted W2 sync. word appears.
- the Q1 and Q2 outputs from the latch 8 are applied to respective data inputs D of 4-bit shift registers 9 and 10 in which the logic states present at these inputs during consecutive line periods are shifted through the shift register at line rate under the control of line frequency clock pulses applied to clock inputs C from the line sync.
- word unit 5 to successively appear one line apart at outputs P1, P2, P3, P4.
- the outputs P1, P2 of shift register 9 and the outputs P3, P4 of shift register 10 are applied to respective inputs of a first AND-gate 11 whilst the outputs P3, P4 of shift register 9 and the outputs P1, P2 of shift register 10 are applied to respective inputs of a second AND-gate 12. At the boundary between frames the alternate W1, W2 line sync.
- word pattern is changed such that for lines 622, 623, 624 and 625 in odd frames the sync.
- word pattern is W1, W1, W2, W2 whilst the pattern for the corresponding lines in even frames is W2, W2, W1, W1.
- the logic states of the outputs P1, P2, P3, P4 of shift register 9 will be respectively 0, 0, 1, 1, whilst those for the corresponding outputs of shift register 10 will be respectively 1, 1, 0, 0.
- the output of AND-gate 11 will be in the logic state '0' whilst the output of the AND-gate 12 will be in the logic state '1' for a line period coincident with the first line of the following even frame.
- the outputs of the AND-gates 11 and 12 which may be respectively used to signal the end of an even or odd frame, are applied to respective inputs of an OR-gate 13 which gives the logic state '1' at the end of each frame period which is applied to the input of a frame flywheel and sync. acquisition circuit 14 for the generation of frame sync. pulses for use within the receiver.
- Figure 2a shows the input on line 1 containing data in serial form, this figure showing data present in two line periods and in particular around the start of the line periods.
- W1 sync. word 001011
- W2 sync. word 110100.
- the outputs from the W1 and W2 comparators 6 and 7 are shown respectively in Figures 2b and 2c for the receipt of sync. words with 2 or less errors, that from comparator 6 producing a single 50nS pulse concident with the last bit of a W1 sync.
- FIG. 1 shows the line rate 50nS pulses applied to the enable input EN of the latch 8 whilst the result of the latching action to produce pulses of line length is shown in Figures 2e and 2f where the Figure 2e shows the ouput Q1 produced as a result of a true W1 sync. word and Figure 2f the output Q2 produced as a result of a true W2 sync. word.
- the serial data applied to the input line 1 is that of a C-MAC television signal.
- the operation would be exactly the same if the applied data was from a D-MAC television signal. If the applied data were however derived from a D2-MAC television signal in which the data rate is half that of a C-MAC signal then the manner of operation would be the same save that the applied data on line 1, the error signal at the output E of ROM 4 and the outputs of the comparators 6 and 7 would be at the bit rate of 10.125 Mbits/s with a pulse width of approximately 100nS and the line rate clock pulse to the enable input EN of latch 8 could have this pulse duration.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Television Systems (AREA)
Description
- The invention relates to a method of deriving signals at frame intervals from a received television signal which has two predetermined digital words which alternate line-by-line for a substantial part of a frame period of the television signal but which are each repeated in a respective pair of adjacent lines in the remaining part of the frame period, said method comprising comparing portions of each line period with one of the digital words and producing therefrom an error signal representing the number of bits in said portions which differ from said digital word and using said error signal to produce signals at frame intervals. The invention also relates to apparatus for use with this method.
- The European Broadcasting Union documents "Television Standards for the Broadcasting Satellite Service Specification of the C-MAC/Packet System" SPB 284, 3rd revised edition dated December 1984, and "Methods of Conveying C-MAC/Packet Signals in Small and Large Community Antenna and Cable Network Installations" SPB 352, dated December 1984, and both of which are incorporated herein by way of reference, describe three forms of television signal which are referred to as C-MAC, D-MAC and D2-MAC. For synchronising purposes each line of these signals carries one of the two digital sync. words W1 or W2 where W1 is of the form 001011 and W2 is the inverse, namely 110100. For a system having a frame comprising 625 lines, the sync. words alternate line-by-line for
lines 1 to 621 whilstlines lines odd frame line 1, and henceline 621 will convey the W2 sync. word whilstlines lines line 1 conveys the W1 sync. word as will lines 624 and 625 whilstlines - US-A-4,166,271 also discloses the comparison of a digital word with a known word to produce a number of errors which are compared to provide an output if within an acceptable limit.
- It is an object of the present invention to provide a different method and apparatus for obtaining signals at frame intervals which effectively requires less logic.
- The present invention provides a method of deriving signals at frame intervals from a received television signal which has two predetermined digital words which alternate line-by-line for a substantial part of a frame period of the television signal but which are each repeated in a respective pair of adjacent lines in the remaining part of the frame period, said method comprising comparing portions of each line period which contain said alternating digital words with one of the digital words and producing therefrom an error signal representing the number of bits in said portions which differ from said one digital word, and using said error signals to produce signals at frame intervals by comparing said error signals with a maximum number of permitted errors for each digital word, characterised by producing from said comparison first and second detection signals for each of said first and second digital words respectively when said errors are equal to or less than said maximum number of errors permitted during a specified time in each line period, recording the resulting first and second detection signals over four line periods and detecting correspondence between a first pair out of said four line periods of said first detection signal with a different pair out of said four line periods of said second detection signal and also between the remaining pairs out of the four line periods of said first and second detection signals to produce said signals at frame intervals.
- The comparison of the error signal with said maximum of permitted errors for each digital word may be achieved by comparing said error signal with a maximum number of permitted errors for the said one digital word and with a maximum number of permitted errors for the other digital word, the latter being performed as a comparison with a minimum number of errors for the said one digital word. This avoids the need for the inversion of certain error signals.
- The comparisons may be performed throughout each line period to produce indications that said maximum or less errors are present in the said two digital words and which are then latched at said specified time in a line period when a true digital word should be present.
- The invention also provides apparatus for use with the above method comprising first means for comparing the serial data received in said television signal with one of said digital words to produce said error signal, second means for comparing said error signal with a maximum number of permitted errors for said digital words for producing detection signals if at a specified time in a line period the number of errors is equal to or less than said maximum number of permitted errors for said digital words, characterised in that said second comparing means produce first and second detection signals for each of said first and second digital words respectively, and that means are provided for recording said first and second detection signals over a four line period, and means for detecting correspondence between a first pair out of said four line period of said first detection signals with a different pair out of said four line period of said second detection signal and also between the remaining pairs out of the four line period of said first and second detection signals to produce signals at frame intervals.
- The means for comparing said error signal with said maximum number of permitted errors of the digital words may comprise first and second comparators whose respective first inputs receive the error signal specifying the number of errors when compared with said one digital word, the second input of said first comparator receiving a number corresponding to the maximum number of permitted errors in said one digital word and whose output produces said first detection signal, the second input of the second comparator receiving a number corresponding to a minimum number of permitted errors in said one digital word which corresponds to the maximum number of permitted errors in the other digital word, the output of the second comparator producing said second detection signal.
- The first and second detection signals may be applied to respective inputs of a 2-bit latch which is enabled at said specified time in a line period to produce first and second latched outputs which are respectively applied to first and second shift registers each of which is capable of producing outputs over four line periods. The outputs for first and second line periods of said first shift register and for third and fourth line periods of said second shift register may be applied to respective inputs of a first AND-gate whilst the outputs for third and fourth line periods of said first shift register and for first and second line periods of said second shift register are applied to respective inputs of a second AND-gate, the first and second AND-gates alternately producing output signals at frame intervals. The first and second AND-gates may be applied to respective inputs of an OR-gate whose output is applied to control the operation of a frame frequency synchronising circuit.
- The above and other features of the invention will be more readily understood from the following description and the accompanying drawings in which:-
- Figure 1 is a block diagram of apparatus for use with the present invention, and
- Figures 2 and 3 are timing diagrams for the operation of the apparatus of Figure 1.
- In Figure 1 the
reference 1 indicates a serial data line over which, in the case of the C-MAC television system, the whole of the C-MAC television signal is applied in serial data form and which may be obtained from a received C-MAC transmission after limiting and demodulation in a 2-4 PSK demodulator stage (not shown). The serial binary data present on theline 1 will contain line-by-line the sync. word, the data burst and in addition what might be termed pseudo-random data due to the limited analogue compressed vision components. This serial data is applied to anerror conversion unit 2 in which the applied data is compared with one of the sync. words (in this case W₁ - 001011) and an error signal produced as a 3-bit binary number which indicates the number of errors present when six bits of the incoming serial data are compared with the fixed and chosen 6 bit sync. word. In the arrangement shown theunit 2 comprises a series-to-parallel converter in the form of ashift register 3 where the serial data from theline 1 is applied to a data input D which is clocked through the shift register under the control of a 20.25 MHz clock signal applied to a clock input C (which corresponds to the bit rate of the data in the C-MAC signal) to produce at the parallel outputs P a 6 bit data word which can change at the data bit rate. The changing 6-bit data is applied to the address input A of a 64 x 3 bit read only memory (ROM) 4 to produce at its output E the 3-bit error signal which represents the number of differences between that address and the chosen sync. word and again can change at the data bit rate. This error signal is applied to a line sync. word detection andacquisition unit 5 which from the error signal produces line synchronising signals for use in a television receiver in which the present arrangement may be included and may be of a number of forms including those shown and described in published PCT patent application W084/02242. - The 3-bit error signal is additionally applied to respective first inputs X of a
W1 comparator 6 and a W2 comparator 7. The second input Y of theW1 comparator 6 receives in parallel binary form a number corresponding to the maximum number of tolerable errors that may be present in a 6-bit word when compared with the W1 sync. word. The best value for this has been found to be two (binary 010) but a lower number of errors may be allowed during the initial lock-up procedure and a higher number thereafter. The second input Y of the W2 comparator 7 also receives a number in parallel binary form for comparing the number of tolerable errors in a W2 sync. word with a 6-bit word but as the error conversion unit acts on W1 sync. words only (which is the inverse of the W2 sync. word) the parallel binary number applied to the second input of the W2 comparator 7 corresponds to the minimum number of tolerable errors that may be present in a 6-bit word when compared with the W1 sync. word. The best value for this has been found to be four (binary 100) but it may be varied as described in relation to the W1 comparator. TheW1 comparator 6 only produces a logic '1' output on each occasion when the number of errors at its first input X is less than or equal to 2 and similarly the W2 comparator 7 only produces a logic '1' output on each occasion when the number of errors at its first input X is greater than or equal to 4. - The outputs from the W1 and
W2 comparators 6 and 7 form line sync. word detection signals which are applied to respective inputs of a 2-bit latch 8 whose enable input EN receives at line rate a pulse one bit (50nS) wide from the line sync.word unit 5, this pulse appearing (ignoring transmission delays) such that it coincides with the last bit of each true line sync. word present on theserial data line 1 at which time the output of theunit 2 indicates the number of errors in that sync. word (W1 or W2). Thelatch 8 has two outputs Q1 and Q2 respectively associated with the outputs of the W1 andW2 comparators 6 and 7, the output Q1 latching to the same state as the output fromW1 comparator 6 on the occurrence of the enable pulse. The Q2 output similarly latches to the same logic state as the output of the W2 comparator 7. Thus in the presence of a true W1 line sync. word at theinput line 1 which has two or less errors in it the Q1 output latches to logic '1' and stays in that state until at a line interval or intervals later the number of errors is greater than 2 i.e. on the appearance of a true W2 sync. word or a W1 sync. word which has more than two errors. In a similar manner the Q2 output latches to the logic '1' state in the presence of a true W2 sync. word with two or less errors and stays in that state until a true W1 sync. word or a corrupted W2 sync. word appears. - The Q1 and Q2 outputs from the
latch 8 are applied to respective data inputs D of 4-bit shift registers 9 and 10 in which the logic states present at these inputs during consecutive line periods are shifted through the shift register at line rate under the control of line frequency clock pulses applied to clock inputs C from the line sync.word unit 5 to successively appear one line apart at outputs P1, P2, P3, P4. The outputs P1, P2 of shift register 9 and the outputs P3, P4 ofshift register 10 are applied to respective inputs of a first AND-gate 11 whilst the outputs P3, P4 of shift register 9 and the outputs P1, P2 ofshift register 10 are applied to respective inputs of a second AND-gate 12. At the boundary between frames the alternate W1, W2 line sync. word pattern is changed such that forlines shift register 10 will be respectively 1, 1, 0, 0. Under these conditions the output of AND-gate 11 will be in the logic state '0' whilst the output of the AND-gate 12 will be in the logic state '1' for a line period coincident with the first line of the following even frame. At the end of an even frame the logic states for the outputs of theshift registers 9 and 10 will be opposite to that at the end of an odd frame, namely, for shift register 9 the outputs P1, P2, P3, P4 will be respectively 1, 1, 0, 0 whilst forshift register 10 the corresponding outputs will be respectively 0, 0, 1, 1. At such time the output of AND-gate 11 will go to the logic state '1' for a line period coincident with the first line of the following odd frame, whilst that of AND-gate 12 will remain in the logic state '0'. The outputs of the AND-gates 11 and 12 which may be respectively used to signal the end of an even or odd frame, are applied to respective inputs of an OR-gate 13 which gives the logic state '1' at the end of each frame period which is applied to the input of a frame flywheel and sync. acquisition circuit 14 for the generation of frame sync. pulses for use within the receiver. - The operation of the arrangement of Figure 1 will be better seen from the diagrams in Figures 2 and 3. Figure 2a shows the input on
line 1 containing data in serial form, this figure showing data present in two line periods and in particular around the start of the line periods. Of the two lines shown that on the left contains the W1 sync. word (001011) whilst that on the right contains the W2 sync. word (110100). The outputs from the W1 andW2 comparators 6 and 7 are shown respectively in Figures 2b and 2c for the receipt of sync. words with 2 or less errors, that fromcomparator 6 producing a single 50nS pulse concident with the last bit of a W1 sync. word whilst that from comparator 7 produces a comparable pulse coincident with the last bit of a W2 sync. word. This output may also contain pulses at other times (not shown) when false line sync. words are detected in the serial data online 1. Figure 2d shows the line rate 50nS pulses applied to the enable input EN of thelatch 8 whilst the result of the latching action to produce pulses of line length is shown in Figures 2e and 2f where the Figure 2e shows the ouput Q1 produced as a result of a true W1 sync. word and Figure 2f the output Q2 produced as a result of a true W2 sync. word. These Q1 and Q2 outputs are shown over a ten line period in Figures 3b and 3c respectively, the line numbers being indicated in Figure 3a from which it will be seen that the ten line periods are the five before the end and the five following the commencement of a frame. The outputs shown in Figures 3b and 3c are for the situation which occurs at the end of an odd frame wherelines shift registers 9 and 10 are shown in Figure 3d whilst the time shifted outputs P1, P2, P3 and P4 from shift register 9 are respectively shown in Figures 3e, 3f, 3g and 3h and the corresponding outputs fromshift register 10 are respectively shown in Figures 3i, 3j, 3k and 3l. The outputs shown in Figures 3e to 3l are for the end of an odd frame whilst those for the end of an even frame are as indicated in the legends in brackets on the left hand side of these figures. For an odd frame the only time that the outputs P3, P4 of shift register 9 and the outputs P1, P2 ofshift register 10 are coincident with logic '1' is duringline 1 of the following even frame whilst for an even frame the outputs P1, P2, of shift register 9 and P3, P4 ofshift register 10 are coincident with logic '1' duringline 1 of the following odd frame. These two conditions are respectively indicated in Figures 3m and 3n as the outputs of AND-gates 12 and 11 which each produce an output once every two frames. These outputs are applied to the OR-gate 13 to produce an output during each frame as shown in Figure 3o. - In the above description the serial data applied to the
input line 1 is that of a C-MAC television signal. The operation would be exactly the same if the applied data was from a D-MAC television signal. If the applied data were however derived from a D2-MAC television signal in which the data rate is half that of a C-MAC signal then the manner of operation would be the same save that the applied data online 1, the error signal at the output E ofROM 4 and the outputs of thecomparators 6 and 7 would be at the bit rate of 10.125 Mbits/s with a pulse width of approximately 100nS and the line rate clock pulse to the enable input EN oflatch 8 could have this pulse duration.
Claims (8)
- A method of deriving signals at frame intervals from a received television signal which has two predetermined digital words which alternate line-by-line for a substantial part of a frame period of the television signal but which are each repeated in a respective pair of adjacent lines in the remaining part of the frame period, said method comprising comparing portions of each line period which contain said alternating digital words with one of the digital words and producing therefrom an error signal representing the number of bits in said portions which differ from said one digital word, and using said error signals to produce signals at frame intervals by comparing said error signals with a maximum number of permitted errors for each digital word, characterised by producing from said comparison first and second detection signals for each of said first and second digital words respectively when said errors are equal to or less than said maximum number of errors permitted during a specified time in each line period, recording the resulting first and second detection signals over a four line period and detecting correspondence between a first pair out of said four line period of said first detection signal with a different pair out of said four line period of said second detection signal and also between the remaining pairs out of the four line period of said first and second detection signals to produce said signals at frame intervals.
- A method as claimed in Claim 1, characterised in that the comparison of the error signal with said maximum of permitted errors for each digital word is achieved by comparing said error signal with a maximum number of permitted errors for the said one digital word and with a maximum number of permitted errors for the other digital word, the latter being performed as a comparison with a minimum number of errors for the said one digital word.
- A method as claimed in Claim 2, characterised in that said comparisons are performed throughout each line period to produce indications that said maximum or less errors are present in the said two digital words and which are then latched at said specified time in a line period when a true digital word should be present.
- Apparatus for use with the method as claimed in any of the preceding claims comprising first means for comparing the serial data received in said television signal with one of said digital words to produce said error signal, second means for comparing said error signal with a maximum number of permitted errors for said digital words for producing detection signals if at a specified time in a line period the number of errors is equal to or less than said maximum number of permitted errors for said digital words, characterised in that said second comparing means produce first and second detection signals for each of said first and second digital words respectively, and that means are provided for recording said first and second detection signals over a four line period, and means for detecting correspondence between a first pair out of said four line period of said first detection signal with a different pair out of said four line period of said second detection signal and also between the remaining pairs out of the four line period of said first and second detection signals to produce signals at frame intervals.
- Apparatus as claimed in Claim 4, characterised in that the means for comparing said error signal with said maximum number of permitted errors of the digital words comprises first and second comparators whose respective first inputs receive the error signal specifying the number of errors when compared with said one digital word, the second input of said first comparator receiving a number corresponding to the maximum number of permitted errors in said one digital word and whose output produces said first detection signal, the second input of the second comparator receiving a number corresponding to a minimum number of permitted errors in said one digital word which corresponds to the maximum number of permitted errors in the other digital word, the output of the second comparator producing said second detection signal.
- Apparatus as claimed in Claim 4 or 5, characterised in that said first and second detection signals are applied to respective inputs of a 2-bit latch which is enabled at said specified time in a line period to produce first and second latched outputs which are respectively applied to first and second shift registers each of which is capable of producing outputs over four line periods.
- Apparatus as claimed in Claim 6, characterised in that the outputs for first and second line periods of said first shift register and for third and fourth line periods of said second shift register are applied to respective inputs of a first AND-gate whilst the outputs for third and fourth line periods of said first shift register and for first and second line periods of said second shift register are applied to respective inputs of a second AND-gate, the first and second AND-gates alternately producing output signals at frame intervals.
- Apparatus as claimed in Claim 7, characterised in that the outputs of the first and second AND-gates are applied to respective inputs of an OR-gate whose output is applied to control the operation of a frame frequency synchronising circuit.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB8510862 | 1985-04-29 | ||
GB08510862A GB2174567A (en) | 1985-04-29 | 1985-04-29 | Deriving frame interval signals |
Publications (3)
Publication Number | Publication Date |
---|---|
EP0200269A2 EP0200269A2 (en) | 1986-11-05 |
EP0200269A3 EP0200269A3 (en) | 1988-03-30 |
EP0200269B1 true EP0200269B1 (en) | 1991-09-11 |
Family
ID=10578380
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP19860200709 Expired - Lifetime EP0200269B1 (en) | 1985-04-29 | 1986-04-25 | Method and apparatus for deriving frame interval signals |
Country Status (9)
Country | Link |
---|---|
US (1) | US4713692A (en) |
EP (1) | EP0200269B1 (en) |
JP (1) | JPS61258591A (en) |
AU (1) | AU579547B2 (en) |
CA (1) | CA1260135A (en) |
DE (1) | DE3681328D1 (en) |
ES (1) | ES8707836A1 (en) |
FI (1) | FI80179C (en) |
GB (1) | GB2174567A (en) |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2605479B1 (en) * | 1986-10-17 | 1989-04-07 | Telediffusion Fse | SYSTEM FOR EXTRACTING FRAME SYNCHRONIZATION SIGNALS FROM PACKET SYNCHRONIZATION SIGNALS |
US4807230A (en) * | 1987-05-29 | 1989-02-21 | Racal Data Communications Inc. | Frame synchronization |
GB8715597D0 (en) * | 1987-07-02 | 1987-08-12 | Indep Broadcasting Authority | Digital synchronisation |
US5040195A (en) * | 1988-12-20 | 1991-08-13 | Sanyo Electric Co., Ltd. | Synchronization recovery circuit for recovering word synchronization |
GB8901200D0 (en) * | 1989-01-19 | 1989-03-15 | Eev Ltd | Camera using imaging array |
US4998264A (en) * | 1989-09-20 | 1991-03-05 | Data Broadcasting Corporation | Method and apparatus for recovering data, such as teletext data encoded into television signals |
US5742265A (en) * | 1990-12-17 | 1998-04-21 | Photonics Systems Corporation | AC plasma gas discharge gray scale graphic, including color and video display drive system |
KR950006358B1 (en) * | 1992-01-31 | 1995-06-14 | 삼성전자주식회사 | Apparatus and method for detecting frame sync signal |
US5921505A (en) * | 1996-12-02 | 1999-07-13 | Trw Inc. | System and method for reducing mechanical disturbances from energy storage flywheels |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB1599157A (en) * | 1976-12-24 | 1981-09-30 | Indep Broadcasting Authority | Digital recognition circuits |
JPS53819A (en) * | 1977-04-18 | 1978-01-07 | Tokyo Keidenki Kk | Method of insulating transformer coil |
DE2740997C2 (en) * | 1977-09-12 | 1979-09-13 | Siemens Ag, 1000 Berlin Und 8000 Muenchen | Method for time-division multiplex frame synchronization with the aid of variable synchronization words |
US4344180A (en) * | 1980-06-19 | 1982-08-10 | Bell Telephone Laboratories, Incorporated | Redundant word frame synchronization circuit |
US4414676A (en) * | 1981-03-31 | 1983-11-08 | Motorola, Inc. | Signal synchronization system |
NL8104533A (en) * | 1981-10-06 | 1983-05-02 | Philips Nv | SYNCHRONIZER CIRCUIT FOR DERIVING AND PROCESSING A SYNCHRONIZER SIGNAL PRESENT IN AN INCOMING VIDEO SIGNAL. |
DE3381927D1 (en) * | 1982-12-02 | 1990-11-08 | Indep Broadcasting Authority | DEVICE FOR SYNCHRONIZING SIGNAL SIGNALING FOR COMPONENT TELEVISION VIDEO SIGNAL RECEPTION. |
JPS59105789A (en) * | 1982-12-10 | 1984-06-19 | Hitachi Ltd | Code signal detecting circuit |
EP0128921B1 (en) * | 1982-12-14 | 1987-04-01 | Independent Broadcasting Authority | Apparatus for deriving information signals for component television video signal reception |
-
1985
- 1985-04-29 GB GB08510862A patent/GB2174567A/en not_active Withdrawn
-
1986
- 1986-04-11 US US06/850,634 patent/US4713692A/en not_active Expired - Fee Related
- 1986-04-24 CA CA000507483A patent/CA1260135A/en not_active Expired
- 1986-04-25 DE DE8686200709T patent/DE3681328D1/en not_active Expired - Lifetime
- 1986-04-25 ES ES554367A patent/ES8707836A1/en not_active Expired
- 1986-04-25 EP EP19860200709 patent/EP0200269B1/en not_active Expired - Lifetime
- 1986-04-25 FI FI861756A patent/FI80179C/en not_active IP Right Cessation
- 1986-04-28 AU AU56770/86A patent/AU579547B2/en not_active Ceased
- 1986-04-28 JP JP61099270A patent/JPS61258591A/en active Pending
Also Published As
Publication number | Publication date |
---|---|
FI861756A0 (en) | 1986-04-25 |
ES554367A0 (en) | 1987-08-16 |
DE3681328D1 (en) | 1991-10-17 |
ES8707836A1 (en) | 1987-08-16 |
JPS61258591A (en) | 1986-11-15 |
AU579547B2 (en) | 1988-11-24 |
FI80179C (en) | 1990-04-10 |
GB8510862D0 (en) | 1985-06-05 |
EP0200269A2 (en) | 1986-11-05 |
EP0200269A3 (en) | 1988-03-30 |
AU5677086A (en) | 1986-11-06 |
FI861756A (en) | 1986-10-30 |
FI80179B (en) | 1989-12-29 |
GB2174567A (en) | 1986-11-05 |
CA1260135A (en) | 1989-09-26 |
US4713692A (en) | 1987-12-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US3980825A (en) | System for the transmission of split-phase Manchester coded bivalent information signals | |
US5434886A (en) | Digital communication system | |
US4479142A (en) | Interface apparatus and method for asynchronous encoding of digital television | |
US4383322A (en) | Combined use of PN sequence for data scrambling and frame synchronization in digital communication systems | |
US3984624A (en) | Video system for conveying digital and analog information | |
AU603492B2 (en) | Synchronization recovery in a communications system | |
EP0200269B1 (en) | Method and apparatus for deriving frame interval signals | |
CA1159142A (en) | Transmission system for tv signals | |
CA2021295C (en) | Polarity detector for subscriber lines | |
US4507779A (en) | Medium speed multiples data | |
FI75711B (en) | DIGITALT BEHANDLINGSSYSTEM FOER TELEVISIOSSIGNAL. | |
US4350999A (en) | Video formatted digital data transmission method and apparatus | |
US4675545A (en) | Wave shaping apparatus for eliminating pulse width distortion | |
JP3496218B2 (en) | Apparatus and method for generating periodic synchronization reference for synchronizing signal | |
JP2947074B2 (en) | Frame synchronization detection circuit | |
US4888792A (en) | Multi-level quadrature amplitude modulation and demodulation system | |
EP0065641B1 (en) | Synchronizer for medium speed multiplex data | |
US5381186A (en) | Video signal decoder muting circuit and method of muting | |
GB2063627A (en) | Arrangement for determining a data slicing level for a bi-amplitude data pulse signal | |
KR100300947B1 (en) | Method and device for excluding error packet in data communication system | |
US4069504A (en) | Digital transmission method for coded video signals | |
JP3841832B2 (en) | Data transmission | |
SU1249558A1 (en) | System for transmission and reception of information | |
JP2901645B2 (en) | Waveform equalization circuit | |
JPH05176307A (en) | Transmitting/receiving equipment for video signal |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): BE DE FR GB IT NL SE |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): BE DE FR GB IT NL SE |
|
RAP3 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: N.V. PHILIPS' GLOEILAMPENFABRIEKEN Owner name: PHILIPS ELECTRONIC AND ASSOCIATED INDUSTRIES LIMIT |
|
17P | Request for examination filed |
Effective date: 19880902 |
|
17Q | First examination report despatched |
Effective date: 19900731 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): BE DE FR GB IT NL SE |
|
REF | Corresponds to: |
Ref document number: 3681328 Country of ref document: DE Date of ref document: 19911017 |
|
ITF | It: translation for a ep patent filed | ||
ET | Fr: translation filed | ||
RAP4 | Party data changed (patent owner data changed or rights of a patent transferred) |
Owner name: N.V. PHILIPS' GLOEILAMPENFABRIEKEN Owner name: PHILIPS ELECTRONICS UK LIMITED |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed | ||
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 19940324 Year of fee payment: 9 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: BE Payment date: 19940411 Year of fee payment: 9 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: SE Payment date: 19940426 Year of fee payment: 9 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 19940427 Year of fee payment: 9 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: NL Payment date: 19940430 Year of fee payment: 9 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 19940628 Year of fee payment: 9 |
|
EAL | Se: european patent in force in sweden |
Ref document number: 86200709.3 |
|
ITPR | It: changes in ownership of a european patent |
Owner name: CAMBIO RAGIONE SOCIALE;PHILIPS ELECTRONICS N.V. |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Effective date: 19950425 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SE Effective date: 19950426 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: BE Effective date: 19950430 |
|
BERE | Be: lapsed |
Owner name: PHILIPS ELECTRONICS N.V. Effective date: 19950430 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: NL Effective date: 19951101 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 19950425 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Effective date: 19951229 |
|
NLV4 | Nl: lapsed or anulled due to non-payment of the annual fee |
Effective date: 19951101 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Effective date: 19960103 |
|
EUG | Se: european patent has lapsed |
Ref document number: 86200709.3 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IT Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20050425 |