EP0125537A3 - A method for packing a plurality of wire segments in a wiring bay composed of wiring channels - Google Patents
A method for packing a plurality of wire segments in a wiring bay composed of wiring channels Download PDFInfo
- Publication number
- EP0125537A3 EP0125537A3 EP84104622A EP84104622A EP0125537A3 EP 0125537 A3 EP0125537 A3 EP 0125537A3 EP 84104622 A EP84104622 A EP 84104622A EP 84104622 A EP84104622 A EP 84104622A EP 0125537 A3 EP0125537 A3 EP 0125537A3
- Authority
- EP
- European Patent Office
- Prior art keywords
- wiring
- packing
- wire segments
- bay
- channels
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title 1
- 238000012856 packing Methods 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/39—Circuit design at the physical level
- G06F30/394—Routing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- General Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- Geometry (AREA)
- Evolutionary Computation (AREA)
- Computer Networks & Wireless Communication (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Integrated Circuits (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/495,021 US4593362A (en) | 1983-05-16 | 1983-05-16 | Bay packing method and integrated circuit employing same |
US495021 | 1983-05-16 |
Publications (3)
Publication Number | Publication Date |
---|---|
EP0125537A2 EP0125537A2 (en) | 1984-11-21 |
EP0125537A3 true EP0125537A3 (en) | 1987-01-21 |
EP0125537B1 EP0125537B1 (en) | 1990-11-14 |
Family
ID=23966932
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP84104622A Expired - Lifetime EP0125537B1 (en) | 1983-05-16 | 1984-04-25 | A method for packing a plurality of wire segments in a wiring bay composed of wiring channels |
Country Status (5)
Country | Link |
---|---|
US (1) | US4593362A (en) |
EP (1) | EP0125537B1 (en) |
JP (1) | JPH0669067B2 (en) |
CA (1) | CA1199428A (en) |
DE (1) | DE3483594D1 (en) |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4965739A (en) * | 1987-03-26 | 1990-10-23 | Vlsi Technology, Inc. | Machine process for routing interconnections from one module to another module and for positioning said two modules after said modules are interconnected |
JPS63237436A (en) * | 1987-03-26 | 1988-10-03 | Toshiba Corp | Wiring of semiconductor integrated circuit device |
JPH01274277A (en) * | 1988-04-26 | 1989-11-02 | Hitachi Ltd | Load distribution system |
US5008831A (en) * | 1989-01-12 | 1991-04-16 | The United States Of America As Represented By The Department Of Health And Human Services | Method for producing high quality chemical structure diagrams |
US5255156A (en) * | 1989-02-22 | 1993-10-19 | The Boeing Company | Bonding pad interconnection on a multiple chip module having minimum channel width |
US5309371A (en) * | 1989-06-28 | 1994-05-03 | Kawasaki Steel Corporation | Method of and apparatus for designing circuit block layout in integrated circuit |
JP2759573B2 (en) * | 1992-01-23 | 1998-05-28 | 株式会社日立製作所 | Circuit board wiring pattern determination method |
US5629859A (en) * | 1992-10-21 | 1997-05-13 | Texas Instruments Incorporated | Method for timing-directed circuit optimizations |
US5493510A (en) * | 1992-11-10 | 1996-02-20 | Kawasaki Steel Corporation | Method of and apparatus for placing blocks in semiconductor integrated circuit |
US5440497A (en) * | 1993-06-29 | 1995-08-08 | Mitsubishi Semiconductor America, Inc. | Method of and system for laying out bus cells on an integrated circuit chip |
US5548747A (en) * | 1995-02-10 | 1996-08-20 | International Business Machines Corporation | Bit stack wiring channel optimization with fixed macro placement and variable pin placement |
US5631842A (en) * | 1995-03-07 | 1997-05-20 | International Business Machines Corporation | Parallel approach to chip wiring |
US5987241A (en) * | 1997-01-09 | 1999-11-16 | Hewlett-Packard Company | Routing techniques to assure electrical integrity in datapath blocks |
US6240542B1 (en) * | 1998-07-14 | 2001-05-29 | Lsi Logic Corporation | Poly routing for chip interconnects with minimal impact on chip performance |
JP2000164723A (en) * | 1998-11-30 | 2000-06-16 | Matsushita Electric Ind Co Ltd | Lsi operation gurantee design system |
TW200601909A (en) * | 2004-06-18 | 2006-01-01 | Hon Hai Prec Ind Co Ltd | System and method for calculating net-length of the mainboard layout |
US20070174803A1 (en) * | 2006-01-20 | 2007-07-26 | Lizotech, Inc. | Method for concurrent search and select of routing patterns for a routing system |
US8914551B2 (en) | 2013-04-09 | 2014-12-16 | Analog Devices, Inc. | Sensor polling unit for microprocessor integration |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3702004A (en) * | 1970-01-08 | 1972-10-31 | Texas Instruments Inc | Process and system for routing interconnections between logic system elements |
GB1405508A (en) * | 1971-12-29 | 1975-09-10 | Ibm | Circuit design apparatus |
US3999214A (en) * | 1974-06-26 | 1976-12-21 | Ibm Corporation | Wireable planar integrated circuit chip structure |
EP0078388A2 (en) * | 1981-11-02 | 1983-05-11 | International Business Machines Corporation | Optimization of an organization of many discrete elements |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US940013A (en) * | 1908-08-17 | 1909-11-16 | David J Havenstrite | Apparatus for harvesting and cutting plate-ice. |
US940020A (en) * | 1909-04-14 | 1909-11-16 | Thomas G Plant | Lip-turning machine. |
US3567914A (en) * | 1964-12-31 | 1971-03-02 | Sperry Rand Corp | Automated manufacturing system |
US3908118A (en) * | 1973-09-27 | 1975-09-23 | California Inst Of Techn | Cross correlation anomaly detection system |
UST940020I4 (en) | 1974-04-17 | 1975-11-04 | Automatic circuit generation process and apparatus | |
UST940013I4 (en) | 1974-09-17 | 1975-11-04 | Network design process using multiple performance functions | |
US4263651A (en) * | 1979-05-21 | 1981-04-21 | International Business Machines Corporation | Method for determining the characteristics of a logic block graph diagram to provide an indication of path delays between the blocks |
-
1983
- 1983-05-16 US US06/495,021 patent/US4593362A/en not_active Expired - Fee Related
-
1984
- 1984-04-11 JP JP59071084A patent/JPH0669067B2/en not_active Expired - Lifetime
- 1984-04-25 DE DE8484104622T patent/DE3483594D1/en not_active Expired - Fee Related
- 1984-04-25 EP EP84104622A patent/EP0125537B1/en not_active Expired - Lifetime
- 1984-05-03 CA CA000453486A patent/CA1199428A/en not_active Expired
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3702004A (en) * | 1970-01-08 | 1972-10-31 | Texas Instruments Inc | Process and system for routing interconnections between logic system elements |
GB1405508A (en) * | 1971-12-29 | 1975-09-10 | Ibm | Circuit design apparatus |
US3999214A (en) * | 1974-06-26 | 1976-12-21 | Ibm Corporation | Wireable planar integrated circuit chip structure |
EP0078388A2 (en) * | 1981-11-02 | 1983-05-11 | International Business Machines Corporation | Optimization of an organization of many discrete elements |
Non-Patent Citations (2)
Title |
---|
BELL LABORATORY RECORD, November 1964, pages 343-349, Murray Hill, New Jersey, US; J.L. KALLAS: "Computer-aided wiring designs" * |
IEEE TRANSACTIONS ON COMPUTERS, vol. C-26, no. 8, August 1977, pages 764-772, New York, US; T. ASANO et al.: "A wire-routing scheme based on trunk-division methods" * |
Also Published As
Publication number | Publication date |
---|---|
JPS59213143A (en) | 1984-12-03 |
JPH0669067B2 (en) | 1994-08-31 |
US4593362A (en) | 1986-06-03 |
EP0125537A2 (en) | 1984-11-21 |
DE3483594D1 (en) | 1990-12-20 |
CA1199428A (en) | 1986-01-14 |
EP0125537B1 (en) | 1990-11-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0125537A3 (en) | A method for packing a plurality of wire segments in a wiring bay composed of wiring channels | |
DE3374508D1 (en) | Method and apparatus for providing a plurality of special services | |
GB2174353B (en) | Product unit selection method | |
ZA854521B (en) | Apparatus for forming a co-extrusion from extruded strips | |
DE3467526D1 (en) | Apparatus and method for making a band from strips | |
GB2125587B (en) | A system and method for manipulating a plurality of data records | |
GB2158486B (en) | A method and apparatus for forming an underground solidification structure | |
EP0228863A3 (en) | Method of dividing a substrate into a plurality of substrate portions | |
EP0142766A3 (en) | A method for making logic circuits | |
GB2114853B (en) | A method for scanning simultaneously a plurality of adjacent scanning lines of an original | |
EP0121391A3 (en) | Method for peel development | |
DE3472177D1 (en) | Apparatus for controlling a plurality of interruption processings | |
EP0115848A3 (en) | Method and equipment for separating a pattern from a mould | |
GB8403997D0 (en) | Travelling-wire electroerosion method | |
GB2154480B (en) | Method and equipment for automatically changing tools on hobbing machines | |
DE3566633D1 (en) | Method and apparatus for manufacturing a sandwichtype product | |
GB2116394B (en) | A method for scanning a plurality of scanning lines at the same time | |
IL62623A0 (en) | Apparatus for simultaneously producing a plurality of wire segments having acute angled ends | |
DE3466328D1 (en) | Method of making a connection between superconducting wires | |
GB2147281B (en) | A method of and an apparatus for orienting a plurality of articles | |
GB2162186B (en) | A method for making siloxanenorbornane bisanhydride | |
EP0094453A3 (en) | Method and apparatus for controlling single wires in a stranding machine | |
PT78163B (en) | A method for producing blister copper | |
PL266760A1 (en) | Method for manufacturing new esters | |
GB2119208B (en) | Method of and apparatus for generating a plurality of electric signals |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Designated state(s): DE FR GB IT |
|
17P | Request for examination filed |
Effective date: 19841123 |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): DE FR GB IT |
|
17Q | First examination report despatched |
Effective date: 19890828 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB IT |
|
REF | Corresponds to: |
Ref document number: 3483594 Country of ref document: DE Date of ref document: 19901220 |
|
ET | Fr: translation filed | ||
ITF | It: translation for a ep patent filed | ||
ITTA | It: last paid annual fee | ||
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed | ||
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 19940318 Year of fee payment: 11 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Effective date: 19950425 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 19950425 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 19960412 Year of fee payment: 13 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 19970422 Year of fee payment: 14 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 19971231 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 19990202 |