[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

DE69018105D1 - Static memory circuit with improved bit line precharge circuit. - Google Patents

Static memory circuit with improved bit line precharge circuit.

Info

Publication number
DE69018105D1
DE69018105D1 DE69018105T DE69018105T DE69018105D1 DE 69018105 D1 DE69018105 D1 DE 69018105D1 DE 69018105 T DE69018105 T DE 69018105T DE 69018105 T DE69018105 T DE 69018105T DE 69018105 D1 DE69018105 D1 DE 69018105D1
Authority
DE
Germany
Prior art keywords
circuit
bit line
static memory
line precharge
improved bit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE69018105T
Other languages
German (de)
Other versions
DE69018105T2 (en
Inventor
Takayuki Watanabe
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Electronics Corp
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Application granted granted Critical
Publication of DE69018105D1 publication Critical patent/DE69018105D1/en
Publication of DE69018105T2 publication Critical patent/DE69018105T2/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/41Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
    • G11C11/413Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction
    • G11C11/417Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction for memory cells of the field-effect type
    • G11C11/419Read-write [R-W] circuits

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Static Random-Access Memory (AREA)
  • Semiconductor Memories (AREA)
DE1990618105 1989-01-25 1990-01-25 Static memory circuit with improved bit line precharge circuit. Expired - Lifetime DE69018105T2 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1016773A JPH02198097A (en) 1989-01-25 1989-01-25 Semiconductor static memory

Publications (2)

Publication Number Publication Date
DE69018105D1 true DE69018105D1 (en) 1995-05-04
DE69018105T2 DE69018105T2 (en) 1995-11-23

Family

ID=11925528

Family Applications (1)

Application Number Title Priority Date Filing Date
DE1990618105 Expired - Lifetime DE69018105T2 (en) 1989-01-25 1990-01-25 Static memory circuit with improved bit line precharge circuit.

Country Status (3)

Country Link
EP (1) EP0380091B1 (en)
JP (1) JPH02198097A (en)
DE (1) DE69018105T2 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02252194A (en) * 1989-03-25 1990-10-09 Sony Corp Semiconductor memory device
US5036492A (en) * 1990-02-15 1991-07-30 Advanced Micro Devices, Inc. CMOS precharge and equalization circuit

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59132492A (en) * 1982-12-22 1984-07-30 Fujitsu Ltd Semiconductor storage device
JPS59178685A (en) * 1983-03-30 1984-10-09 Toshiba Corp Semiconductor storage circuit
US4639898A (en) * 1984-12-21 1987-01-27 Rca Corporation Bit-line pull-up circuit
US4774691A (en) * 1985-11-13 1988-09-27 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device
JPS63144488A (en) * 1986-12-06 1988-06-16 Fujitsu Ltd Semiconductor storage device

Also Published As

Publication number Publication date
DE69018105T2 (en) 1995-11-23
EP0380091B1 (en) 1995-03-29
EP0380091A1 (en) 1990-08-01
JPH02198097A (en) 1990-08-06

Similar Documents

Publication Publication Date Title
DE69019697D1 (en) Repairable memory circuit.
DE3867964D1 (en) MEMORY CHIP WITH PIPELINE EFFECT.
DE68911044D1 (en) Semiconductor memory.
DE3788487D1 (en) Integrated circuit with memory self-test.
DE68912458D1 (en) Memory tester.
DE69023568D1 (en) Cache memory arrangement.
NO912154L (en) Bit.
DE68902193D1 (en) DATA STORAGE ARRANGEMENT.
DE69016805D1 (en) Dynamic random access memory with improved word line control.
DE3779705D1 (en) INTEGRATED MEMORY CIRCUIT WITH BLOCK ADDRESSING.
NL193124B (en) Static random access memory device.
DE3885594D1 (en) Memory tester.
DE3785133D1 (en) SEMICONDUCTOR MEMORY ARRANGEMENT WITH IMPROVED BIT LINE ARRANGEMENT.
DE68918193D1 (en) Semiconductor memory.
NO912592L (en) Bit.
DE3869158D1 (en) MEMORY READING.
DE3852131D1 (en) Memory card.
DE68919402D1 (en) Memory card.
DE68923899D1 (en) Semiconductor memory.
DE68920118D1 (en) Josephson memory circuit.
NO910866D0 (en) Bit.
DE69204143D1 (en) Data processing arrangement with memory arrangement.
DE3784600D1 (en) SEMICONDUCTOR MEMORY WITH WRITE FUNCTION.
DE3883064D1 (en) FIXED MEMORY CIRCUIT.
DE68918568D1 (en) Integrated memory circuit.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8327 Change in the person/name/address of the patent owner

Owner name: NEC CORP., TOKIO/TOKYO, JP

Owner name: NEC ELECTRONICS CORP., KAWASAKI, KANAGAWA, JP