US6295281B1
(en)
*
|
1997-05-16 |
2001-09-25 |
3Com Corporation |
Symmetric flow control for ethernet full duplex buffered repeater
|
US6178529B1
(en)
|
1997-11-03 |
2001-01-23 |
Microsoft Corporation |
Method and system for resource monitoring of disparate resources in a server cluster
|
JPH11184806A
(ja)
*
|
1997-12-18 |
1999-07-09 |
Fujitsu Ltd |
バス制御装置
|
US6163855A
(en)
*
|
1998-04-17 |
2000-12-19 |
Microsoft Corporation |
Method and system for replicated and consistent modifications in a server cluster
|
US6360331B2
(en)
|
1998-04-17 |
2002-03-19 |
Microsoft Corporation |
Method and system for transparently failing over application configuration information in a server cluster
|
US6449734B1
(en)
|
1998-04-17 |
2002-09-10 |
Microsoft Corporation |
Method and system for discarding locally committed transactions to ensure consistency in a server cluster
|
US6243825B1
(en)
|
1998-04-17 |
2001-06-05 |
Microsoft Corporation |
Method and system for transparently failing over a computer name in a server cluster
|
JP4099561B2
(ja)
*
|
1998-05-14 |
2008-06-11 |
ソニー株式会社 |
マルチプロセッサおよびそのバス調停方法
|
US6338122B1
(en)
*
|
1998-12-15 |
2002-01-08 |
International Business Machines Corporation |
Non-uniform memory access (NUMA) data processing system that speculatively forwards a read request to a remote processing node
|
US6272602B1
(en)
|
1999-03-08 |
2001-08-07 |
Sun Microsystems, Inc. |
Multiprocessing system employing pending tags to maintain cache coherence
|
US6467012B1
(en)
|
1999-07-08 |
2002-10-15 |
International Business Machines Corporation |
Method and apparatus using a distributed system structure to support bus-based cache-coherence protocols for symmetric multiprocessors
|
US6442597B1
(en)
|
1999-07-08 |
2002-08-27 |
International Business Machines Corporation |
Providing global coherence in SMP systems using response combination block coupled to address switch connecting node controllers to memory
|
US6779036B1
(en)
|
1999-07-08 |
2004-08-17 |
International Business Machines Corporation |
Method and apparatus for achieving correct order among bus memory transactions in a physically distributed SMP system
|
US6591348B1
(en)
|
1999-09-09 |
2003-07-08 |
International Business Machines Corporation |
Method and system for resolution of transaction collisions to achieve global coherence in a distributed symmetric multiprocessor system
|
US6587930B1
(en)
|
1999-09-23 |
2003-07-01 |
International Business Machines Corporation |
Method and system for implementing remstat protocol under inclusion and non-inclusion of L1 data in L2 cache to prevent read-read deadlock
|
US6725307B1
(en)
*
|
1999-09-23 |
2004-04-20 |
International Business Machines Corporation |
Method and system for controlling data transfers with physical separation of data functionality from address and control functionality in a distributed multi-bus multiprocessor system
|
US6457085B1
(en)
|
1999-11-04 |
2002-09-24 |
International Business Machines Corporation |
Method and system for data bus latency reduction using transfer size prediction for split bus designs
|
US6523076B1
(en)
|
1999-11-08 |
2003-02-18 |
International Business Machines Corporation |
Method and apparatus for synchronizing multiple bus arbiters on separate chips to give simultaneous grants for the purpose of breaking livelocks
|
US6606676B1
(en)
|
1999-11-08 |
2003-08-12 |
International Business Machines Corporation |
Method and apparatus to distribute interrupts to multiple interrupt handlers in a distributed symmetric multiprocessor system
|
US6684279B1
(en)
|
1999-11-08 |
2004-01-27 |
International Business Machines Corporation |
Method, apparatus, and computer program product for controlling data transfer
|
US6529990B1
(en)
|
1999-11-08 |
2003-03-04 |
International Business Machines Corporation |
Method and apparatus to eliminate failed snoops of transactions caused by bus timing conflicts in a distributed symmetric multiprocessor system
|
US6542949B1
(en)
|
1999-11-08 |
2003-04-01 |
International Business Machines Corporation |
Method and apparatus for increased performance of a parked data bus in the non-parked direction
|
US6535941B1
(en)
|
1999-11-08 |
2003-03-18 |
International Business Machines Corporation |
Method and apparatus for avoiding data bus grant starvation in a non-fair, prioritized arbiter for a split bus system with independent address and data bus grants
|
US7529799B2
(en)
|
1999-11-08 |
2009-05-05 |
International Business Machines Corporation |
Method and apparatus for transaction tag assignment and maintenance in a distributed symmetric multiprocessor system
|
US6516379B1
(en)
|
1999-11-08 |
2003-02-04 |
International Business Machines Corporation |
Method and apparatus for transaction pacing to reduce destructive interference between successive transactions in a distributed symmetric multiprocessor system
|
US6967950B2
(en)
|
2000-08-11 |
2005-11-22 |
Texas Instruments Incorporated |
Pull transfers and transfer receipt confirmation in a datapipe routing bridge
|
US6826619B1
(en)
|
2000-08-21 |
2004-11-30 |
Intel Corporation |
Method and apparatus for preventing starvation in a multi-node architecture
|
US6487643B1
(en)
|
2000-09-29 |
2002-11-26 |
Intel Corporation |
Method and apparatus for preventing starvation in a multi-node architecture
|
US6772298B2
(en)
|
2000-12-20 |
2004-08-03 |
Intel Corporation |
Method and apparatus for invalidating a cache line without data return in a multi-node architecture
|
US7234029B2
(en)
*
|
2000-12-28 |
2007-06-19 |
Intel Corporation |
Method and apparatus for reducing memory latency in a cache coherent multi-node architecture
|
US6791412B2
(en)
*
|
2000-12-28 |
2004-09-14 |
Intel Corporation |
Differential amplifier output stage
|
US20020087775A1
(en)
*
|
2000-12-29 |
2002-07-04 |
Looi Lily P. |
Apparatus and method for interrupt delivery
|
US20020087766A1
(en)
*
|
2000-12-29 |
2002-07-04 |
Akhilesh Kumar |
Method and apparatus to implement a locked-bus transaction
|
US6721918B2
(en)
|
2000-12-29 |
2004-04-13 |
Intel Corporation |
Method and apparatus for encoding a bus to minimize simultaneous switching outputs effect
|
US6877055B2
(en)
|
2001-03-19 |
2005-04-05 |
Sun Microsystems, Inc. |
Method and apparatus for efficiently broadcasting transactions between a first address repeater and a second address repeater
|
US6735654B2
(en)
|
2001-03-19 |
2004-05-11 |
Sun Microsystems, Inc. |
Method and apparatus for efficiently broadcasting transactions between an address repeater and a client
|
US6826643B2
(en)
|
2001-03-19 |
2004-11-30 |
Sun Microsystems, Inc. |
Method of synchronizing arbiters within a hierarchical computer system
|
US6889343B2
(en)
|
2001-03-19 |
2005-05-03 |
Sun Microsystems, Inc. |
Method and apparatus for verifying consistency between a first address repeater and a second address repeater
|
US6971098B2
(en)
|
2001-06-27 |
2005-11-29 |
Intel Corporation |
Method and apparatus for managing transaction requests in a multi-node architecture
|
US8185602B2
(en)
|
2002-11-05 |
2012-05-22 |
Newisys, Inc. |
Transaction processing using multiple protocol engines in systems having multiple multi-processor clusters
|
US6996785B1
(en)
|
2003-04-25 |
2006-02-07 |
Universal Network Machines, Inc . |
On-chip packet-based interconnections using repeaters/routers
|
US20070226456A1
(en)
*
|
2006-03-21 |
2007-09-27 |
Mark Shaw |
System and method for employing multiple processors in a computer system
|
US20070286837A1
(en)
*
|
2006-05-17 |
2007-12-13 |
Torgerson Peter M |
Hair care composition comprising an aminosilicone and a high viscosity silicone copolymer emulsion
|