DE3683316D1 - Halbleiteranordnung. - Google Patents
Halbleiteranordnung.Info
- Publication number
- DE3683316D1 DE3683316D1 DE8686300865T DE3683316T DE3683316D1 DE 3683316 D1 DE3683316 D1 DE 3683316D1 DE 8686300865 T DE8686300865 T DE 8686300865T DE 3683316 T DE3683316 T DE 3683316T DE 3683316 D1 DE3683316 D1 DE 3683316D1
- Authority
- DE
- Germany
- Prior art keywords
- semiconductor arrangement
- semiconductor
- arrangement
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000004065 semiconductor Substances 0.000 title 1
Classifications
-
- H01L29/70—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0337—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/01—Bipolar transistors-ion implantation
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/011—Bipolar transistors
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/124—Polycrystalline emitter
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Bipolar Transistors (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB8507602A GB2172744B (en) | 1985-03-23 | 1985-03-23 | Semiconductor devices |
Publications (1)
Publication Number | Publication Date |
---|---|
DE3683316D1 true DE3683316D1 (de) | 1992-02-20 |
Family
ID=10576524
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE8686300865T Expired - Fee Related DE3683316D1 (de) | 1985-03-23 | 1986-02-10 | Halbleiteranordnung. |
Country Status (10)
Country | Link |
---|---|
US (3) | US4745080A (de) |
EP (2) | EP0202727B1 (de) |
JP (2) | JPH0812863B2 (de) |
KR (2) | KR940006691B1 (de) |
CN (2) | CN1009887B (de) |
DE (1) | DE3683316D1 (de) |
GB (1) | GB2172744B (de) |
IE (1) | IE57334B1 (de) |
IN (1) | IN166243B (de) |
PH (1) | PH24294A (de) |
Families Citing this family (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB8507624D0 (en) * | 1985-03-23 | 1985-05-01 | Standard Telephones Cables Ltd | Semiconductor devices |
GB2172744B (en) * | 1985-03-23 | 1989-07-19 | Stc Plc | Semiconductor devices |
US5005066A (en) * | 1987-06-02 | 1991-04-02 | Texas Instruments Incorporated | Self-aligned NPN bipolar transistor built in a double polysilicon CMOS technology |
US4803175A (en) * | 1987-09-14 | 1989-02-07 | Motorola Inc. | Method of fabricating a bipolar semiconductor device with silicide contacts |
US5124817A (en) * | 1988-01-19 | 1992-06-23 | National Semiconductor Corporation | Polysilicon emitter and a polysilicon gate using the same etch of polysilicon on a thin gate oxide |
US5179031A (en) * | 1988-01-19 | 1993-01-12 | National Semiconductor Corporation | Method of manufacturing a polysilicon emitter and a polysilicon gate using the same etch of polysilicon on a thin gate oxide |
US5001081A (en) * | 1988-01-19 | 1991-03-19 | National Semiconductor Corp. | Method of manufacturing a polysilicon emitter and a polysilicon gate using the same etch of polysilicon on a thin gate oxide |
US4857476A (en) * | 1988-01-26 | 1989-08-15 | Hewlett-Packard Company | Bipolar transistor process using sidewall spacer for aligning base insert |
GB8810973D0 (en) * | 1988-05-10 | 1988-06-15 | Stc Plc | Improvements in integrated circuits |
KR910005401B1 (ko) * | 1988-09-07 | 1991-07-29 | 경상현 | 비결정 실리콘을 이용한 자기정렬 트랜지스터 제조방법 |
JPH02170538A (ja) * | 1988-12-23 | 1990-07-02 | Toshiba Corp | 半導体装置の製造方法 |
US4927775A (en) * | 1989-03-06 | 1990-05-22 | Motorola Inc. | Method of fabricating a high performance bipolar and MOS device |
US4902639A (en) * | 1989-08-03 | 1990-02-20 | Motorola, Inc. | Process for making BiCMOS integrated circuit having a shallow trench bipolar transistor with vertical base contacts |
US5008207A (en) * | 1989-09-11 | 1991-04-16 | International Business Machines Corporation | Method of fabricating a narrow base transistor |
US5132765A (en) * | 1989-09-11 | 1992-07-21 | Blouse Jeffrey L | Narrow base transistor and method of fabricating same |
US5268314A (en) * | 1990-01-16 | 1993-12-07 | Philips Electronics North America Corp. | Method of forming a self-aligned bipolar transistor |
US5124271A (en) * | 1990-06-20 | 1992-06-23 | Texas Instruments Incorporated | Process for fabricating a BiCMOS integrated circuit |
US5013671A (en) * | 1990-06-20 | 1991-05-07 | Texas Instruments Incorporated | Process for reduced emitter-base capacitance in bipolar transistor |
US5082796A (en) * | 1990-07-24 | 1992-01-21 | National Semiconductor Corporation | Use of polysilicon layer for local interconnect in a CMOS or BiCMOS technology incorporating sidewall spacers |
US6011283A (en) * | 1992-10-19 | 2000-01-04 | Hyundai Electronics America | Pillar emitter for BiCMOS devices |
US5348896A (en) * | 1992-11-27 | 1994-09-20 | Winbond Electronic Corp. | Method for fabricating a BiCMOS device |
US5320972A (en) * | 1993-01-07 | 1994-06-14 | Northern Telecom Limited | Method of forming a bipolar transistor |
US5476800A (en) * | 1994-01-31 | 1995-12-19 | Burton; Gregory N. | Method for formation of a buried layer for a semiconductor device |
US5476803A (en) * | 1994-10-17 | 1995-12-19 | Liu; Kwo-Jen | Method for fabricating a self-spaced contact for semiconductor devices |
CA2166450C (en) * | 1995-01-20 | 2008-03-25 | Ronald Salovey | Chemically crosslinked ultrahigh molecular weight polyethylene for artificial human joints |
JP2000514481A (ja) * | 1996-07-09 | 2000-10-31 | ザ オーソピーディック ホスピタル | 放射線及び熱処理を用いた低摩耗ポリエチレンの架橋 |
SE519628C2 (sv) * | 1997-03-04 | 2003-03-18 | Ericsson Telefon Ab L M | Tillverkningsförfarande för halvledarkomponent med deponering av selektivt utformat material,vilket är ogenomträngligt för dopjoner |
US5849613A (en) * | 1997-10-23 | 1998-12-15 | Chartered Semiconductor Manufacturing Ltd. | Method and mask structure for self-aligning ion implanting to form various device structures |
US5904536A (en) * | 1998-05-01 | 1999-05-18 | National Semiconductor Corporation | Self aligned poly emitter bipolar technology using damascene technique |
US6225181B1 (en) | 1999-04-19 | 2001-05-01 | National Semiconductor Corp. | Trench isolated bipolar transistor structure integrated with CMOS technology |
US6043130A (en) * | 1999-05-17 | 2000-03-28 | National Semiconductor Corporation | Process for forming bipolar transistor compatible with CMOS utilizing tilted ion implanted base |
US6262472B1 (en) | 1999-05-17 | 2001-07-17 | National Semiconductor Corporation | Bipolar transistor compatible with CMOS utilizing tilted ion implanted base |
US6313000B1 (en) | 1999-11-18 | 2001-11-06 | National Semiconductor Corporation | Process for formation of vertically isolated bipolar transistor device |
AT4149U1 (de) * | 1999-12-03 | 2001-02-26 | Austria Mikrosysteme Int | Verfahren zum herstellen von strukturen in chips |
US6352901B1 (en) * | 2000-03-24 | 2002-03-05 | Industrial Technology Research Institute | Method of fabricating a bipolar junction transistor using multiple selectively implanted collector regions |
DE202006017371U1 (de) * | 2006-11-13 | 2008-03-20 | Big Dutchman Pig Equipment Gmbh | Förderkette |
JP4498407B2 (ja) | 2006-12-22 | 2010-07-07 | キヤノン株式会社 | プロセスカートリッジ、電子写真画像形成装置、及び、電子写真感光体ドラムユニット |
US9999778B2 (en) * | 2009-08-11 | 2018-06-19 | Koninklijke Philips N.V. | Non-magnetic high voltage charging system for use in cardiac stimulation devices |
CN109037061A (zh) * | 2018-07-26 | 2018-12-18 | 深圳市南硕明泰科技有限公司 | 一种晶体管及其制作方法 |
Family Cites Families (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
NL149638B (nl) * | 1966-04-14 | 1976-05-17 | Philips Nv | Werkwijze voor het vervaardigen van een halfgeleiderinrichting bevattende ten minste een veldeffecttransistor, en halfgeleiderinrichting, vervaardigd volgens deze werkwijze. |
JPS539469A (en) * | 1976-07-15 | 1978-01-27 | Nippon Telegr & Teleph Corp <Ntt> | Semiconductor device having electrode of stepped structure and its production |
JPS53132275A (en) * | 1977-04-25 | 1978-11-17 | Nippon Telegr & Teleph Corp <Ntt> | Semiconductor device and its production |
US4240195A (en) * | 1978-09-15 | 1980-12-23 | Bell Telephone Laboratories, Incorporated | Dynamic random access memory |
JPS55123157A (en) * | 1979-03-16 | 1980-09-22 | Oki Electric Ind Co Ltd | High-stability ion-injected resistor |
JPS5690561A (en) * | 1979-12-22 | 1981-07-22 | Fujitsu Ltd | Manufacture of semiconductor device |
JPS56115560A (en) * | 1980-02-18 | 1981-09-10 | Toshiba Corp | Manufacture of semiconductor device |
DE3160917D1 (en) * | 1980-03-22 | 1983-10-27 | Tokyo Shibaura Electric Co | Semiconductor device and method for fabricating the same |
JPS56148863A (en) * | 1980-04-21 | 1981-11-18 | Nec Corp | Manufacture of semiconductor device |
US4691219A (en) * | 1980-07-08 | 1987-09-01 | International Business Machines Corporation | Self-aligned polysilicon base contact structure |
US4400865A (en) * | 1980-07-08 | 1983-08-30 | International Business Machines Corporation | Self-aligned metal process for integrated circuit metallization |
JPS5936432B2 (ja) * | 1980-08-25 | 1984-09-04 | 株式会社東芝 | 半導体装置の製造方法 |
DE3174638D1 (en) * | 1980-10-29 | 1986-06-19 | Fairchild Camera Instr Co | A method of fabricating a self-aligned integrated circuit structure using differential oxide growth |
GB2090053B (en) * | 1980-12-19 | 1984-09-19 | Philips Electronic Associated | Mesfet |
JPS57130461A (en) * | 1981-02-06 | 1982-08-12 | Hitachi Ltd | Semiconductor memory storage |
JPS5852817A (ja) * | 1981-09-25 | 1983-03-29 | Hitachi Ltd | 半導体装置及びその製造方法 |
JPS58132964A (ja) * | 1982-02-01 | 1983-08-08 | Toshiba Corp | 半導体装置の製造方法 |
DE3272436D1 (en) * | 1982-05-06 | 1986-09-11 | Itt Ind Gmbh Deutsche | Method of making a monolithic integrated circuit with at least one isolated gate field effect transistor and one bipolar transistor |
EP0103653B1 (de) * | 1982-09-20 | 1986-12-10 | Deutsche ITT Industries GmbH | Verfahren zum Herstellen einer monolithisch integrierten Schaltung mit mindestens einem bipolaren Planartransistor |
JPS5989457A (ja) * | 1982-11-15 | 1984-05-23 | Hitachi Ltd | 半導体装置の製造方法 |
US4521952A (en) * | 1982-12-02 | 1985-06-11 | International Business Machines Corporation | Method of making integrated circuits using metal silicide contacts |
JPS59108361A (ja) * | 1982-12-14 | 1984-06-22 | Olympus Optical Co Ltd | 半導体装置およびその製造方法 |
EP0122004A3 (de) * | 1983-03-08 | 1986-12-17 | Trw Inc. | Aufbau eines Bipolartransistors |
US4529996A (en) * | 1983-04-14 | 1985-07-16 | Allied Coporation | Indium phosphide-boron phosphide heterojunction bipolar transistor |
EP0122313B1 (de) * | 1983-04-18 | 1987-01-07 | Deutsche ITT Industries GmbH | Verfahren zum Herstellen einer monolithisch integrierten Schaltung mit mindestens einem integrierten Isolierschicht-Feldeffekttransistor |
GB2172744B (en) * | 1985-03-23 | 1989-07-19 | Stc Plc | Semiconductor devices |
-
1985
- 1985-03-23 GB GB8507602A patent/GB2172744B/en not_active Expired
-
1986
- 1986-02-10 DE DE8686300865T patent/DE3683316D1/de not_active Expired - Fee Related
- 1986-02-10 EP EP86300865A patent/EP0202727B1/de not_active Expired - Lifetime
- 1986-02-11 IE IE380/86A patent/IE57334B1/en not_active IP Right Cessation
- 1986-02-12 IN IN119/DEL/86A patent/IN166243B/en unknown
- 1986-02-17 JP JP61032673A patent/JPH0812863B2/ja not_active Expired - Lifetime
- 1986-02-17 KR KR1019860001082A patent/KR940006691B1/ko not_active IP Right Cessation
- 1986-02-19 PH PH33433A patent/PH24294A/en unknown
- 1986-02-20 US US06/831,257 patent/US4745080A/en not_active Expired - Lifetime
- 1986-02-26 CN CN86101209A patent/CN1009887B/zh not_active Expired
- 1986-03-13 EP EP86103384A patent/EP0199061A3/de not_active Withdrawn
- 1986-03-20 JP JP61061050A patent/JPS61259570A/ja active Pending
- 1986-03-22 KR KR1019860002151A patent/KR860007752A/ko not_active Application Discontinuation
- 1986-03-22 CN CN198686101884A patent/CN86101884A/zh active Pending
-
1988
- 1988-05-17 US US07/194,912 patent/US5055419A/en not_active Expired - Lifetime
- 1988-12-05 US US07/282,956 patent/US4916517A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
IN166243B (de) | 1990-03-31 |
GB2172744A (en) | 1986-09-24 |
GB2172744B (en) | 1989-07-19 |
IE860380L (en) | 1986-09-23 |
JPH0812863B2 (ja) | 1996-02-07 |
KR940006691B1 (ko) | 1994-07-25 |
KR860007752A (ko) | 1986-10-17 |
JPS61229362A (ja) | 1986-10-13 |
US5055419A (en) | 1991-10-08 |
IE57334B1 (en) | 1992-07-29 |
US4916517A (en) | 1990-04-10 |
CN86101209A (zh) | 1986-09-17 |
CN1009887B (zh) | 1990-10-03 |
JPS61259570A (ja) | 1986-11-17 |
US4745080A (en) | 1988-05-17 |
PH24294A (en) | 1990-05-29 |
EP0202727B1 (de) | 1992-01-08 |
EP0199061A3 (de) | 1988-03-30 |
EP0202727A2 (de) | 1986-11-26 |
CN86101884A (zh) | 1986-11-12 |
KR860007751A (ko) | 1986-10-17 |
GB8507602D0 (en) | 1985-05-01 |
EP0202727A3 (en) | 1988-03-23 |
EP0199061A2 (de) | 1986-10-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE3684557D1 (de) | Waferintegrierte halbleiteranordnung. | |
DE3683316D1 (de) | Halbleiteranordnung. | |
DE3481957D1 (de) | Halbleiteranordnung. | |
DE3583302D1 (de) | Halbleiteranordnung. | |
DE3679108D1 (de) | Halbleiteranordnungen. | |
DE3671570D1 (de) | Soi-typ-halbleiteranordnung. | |
DE3650613D1 (de) | Halbleiteranordnung | |
DE3650012D1 (de) | Halbleitervorrichtung. | |
DE3685612D1 (de) | Mehrschicht-halbleiteranordnung. | |
NL189326C (nl) | Halfgeleiderinrichting. | |
DE3683492D1 (de) | Reinraum. | |
DE3686994D1 (de) | Halbleiterspeicher. | |
DE3687322D1 (de) | Halbleiterspeicheranordnung. | |
DE3688064D1 (de) | Halbleitervorrichtung. | |
DE3667879D1 (de) | Halbleiteranordnung. | |
DE3582653D1 (de) | Halbleiteranordnung. | |
DE3684184D1 (de) | Verkapselte halbleiteranordnung. | |
DE3682421D1 (de) | Feldeffekt-halbleiteranordnung. | |
DE3680774D1 (de) | Integriertes halbleiterbauelement. | |
DE3680562D1 (de) | Halbleiterspeicheranordnung. | |
DE3675445D1 (de) | Halbleiterspeicheranordnung. | |
DE3680265D1 (de) | Halbleiterschaltungsanordnung. | |
DE3686490D1 (de) | Halbleiterstruktur. | |
DE3687025D1 (de) | Halbleiterschalter. | |
DE3683783D1 (de) | Halbleiterspeicheranordnung. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8327 | Change in the person/name/address of the patent owner |
Owner name: NORTHERN TELECOM LTD., MONTREAL, QUEBEC, CA |
|
8328 | Change in the person/name/address of the agent |
Free format text: KOCH, G., DIPL.-ING. HAIBACH, T., DIPL.-PHYS. DR.RER.NAT. FELDKAMP, R., DIPL.-ING., PAT.-ANWAELTE, 80339 MUENCHEN |
|
8339 | Ceased/non-payment of the annual fee |