CN211150599U - Display substrate and display device - Google Patents
Display substrate and display device Download PDFInfo
- Publication number
- CN211150599U CN211150599U CN202020375714.1U CN202020375714U CN211150599U CN 211150599 U CN211150599 U CN 211150599U CN 202020375714 U CN202020375714 U CN 202020375714U CN 211150599 U CN211150599 U CN 211150599U
- Authority
- CN
- China
- Prior art keywords
- pixel
- electrode
- sub
- substrate
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 535
- 239000000463 material Substances 0.000 claims description 107
- 239000003086 colorant Substances 0.000 claims description 5
- 239000010410 layer Substances 0.000 description 614
- 238000000034 method Methods 0.000 description 57
- 238000004519 manufacturing process Methods 0.000 description 38
- 229910052751 metal Inorganic materials 0.000 description 34
- 239000002184 metal Substances 0.000 description 34
- 229920002120 photoresistant polymer Polymers 0.000 description 25
- 238000010586 diagram Methods 0.000 description 19
- 125000006850 spacer group Chemical group 0.000 description 19
- 238000002955 isolation Methods 0.000 description 17
- 238000000059 patterning Methods 0.000 description 12
- 238000001704 evaporation Methods 0.000 description 10
- 230000008020 evaporation Effects 0.000 description 10
- 230000020169 heat generation Effects 0.000 description 9
- 239000000203 mixture Substances 0.000 description 9
- 238000013461 design Methods 0.000 description 8
- 239000004020 conductor Substances 0.000 description 5
- 238000011161 development Methods 0.000 description 5
- 238000005530 etching Methods 0.000 description 5
- 238000004088 simulation Methods 0.000 description 5
- 239000004642 Polyimide Substances 0.000 description 4
- 230000004888 barrier function Effects 0.000 description 4
- 230000009286 beneficial effect Effects 0.000 description 4
- 238000009826 distribution Methods 0.000 description 4
- 229920001721 polyimide Polymers 0.000 description 4
- 238000012360 testing method Methods 0.000 description 4
- 229920001774 Perfluoroether Polymers 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 238000010438 heat treatment Methods 0.000 description 3
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 3
- 239000011229 interlayer Substances 0.000 description 3
- 239000007788 liquid Substances 0.000 description 3
- 239000011777 magnesium Substances 0.000 description 3
- 229910044991 metal oxide Inorganic materials 0.000 description 3
- 150000004706 metal oxides Chemical class 0.000 description 3
- 230000002093 peripheral effect Effects 0.000 description 3
- 230000005855 radiation Effects 0.000 description 3
- 239000007787 solid Substances 0.000 description 3
- 239000002904 solvent Substances 0.000 description 3
- 238000001039 wet etching Methods 0.000 description 3
- 229910001316 Ag alloy Inorganic materials 0.000 description 2
- 229910000861 Mg alloy Inorganic materials 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 2
- 230000005611 electricity Effects 0.000 description 2
- 230000002349 favourable effect Effects 0.000 description 2
- 230000001788 irregular Effects 0.000 description 2
- 239000011368 organic material Substances 0.000 description 2
- 238000000926 separation method Methods 0.000 description 2
- 230000008054 signal transmission Effects 0.000 description 2
- 238000009751 slip forming Methods 0.000 description 2
- 238000012546 transfer Methods 0.000 description 2
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 229910002064 alloy oxide Inorganic materials 0.000 description 1
- 239000006185 dispersion Substances 0.000 description 1
- 238000005401 electroluminescence Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 230000017525 heat dissipation Effects 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 238000010030 laminating Methods 0.000 description 1
- SJCKRGFTWFGHGZ-UHFFFAOYSA-N magnesium silver Chemical compound [Mg].[Ag] SJCKRGFTWFGHGZ-UHFFFAOYSA-N 0.000 description 1
- 230000000750 progressive effect Effects 0.000 description 1
- -1 region Substances 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 238000002834 transmittance Methods 0.000 description 1
- 238000009827 uniform distribution Methods 0.000 description 1
- 238000004804 winding Methods 0.000 description 1
Images
Landscapes
- Electroluminescent Light Sources (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
Abstract
The utility model provides a display substrate, display device relates to and shows technical field, for solving the great problem of display device consumption. The display substrate includes: a display area and a non-display area located at a periphery of the display area, the display area including a plurality of pixel opening areas and a pixel spacing area located at a periphery of the pixel opening areas; the display substrate further includes: a first electrode formed in a mesh structure, at least a portion of the first electrode being positioned in the pixel space region, an orthographic projection of the first electrode on a base of the display substrate not overlapping an orthographic projection of the pixel opening region on the base; and a second electrode electrically connected to the first electrode, the second electrode being located in the non-display region. The utility model provides a display substrates is used for the display screen.
Description
Technical Field
The utility model relates to a show technical field, especially relate to a display substrate, display device.
Background
With the continuous development of display technologies, the application range of display devices is more and more extensive, and the performance requirements of display devices are higher and higher, wherein the power consumption of display devices is gradually paid attention to as an important index for measuring the performance of display devices.
SUMMERY OF THE UTILITY MODEL
An object of the utility model is to provide a display substrate, display device for solve the great problem of display device consumption.
In order to achieve the above object, the present invention provides the following technical solutions:
a first aspect of the present invention provides a display substrate, including: a display area and a non-display area located at a periphery of the display area, the display area including a plurality of pixel opening areas and a pixel spacing area located at a periphery of the pixel opening areas; the display substrate further includes:
a first electrode formed in a mesh structure, at least a portion of the first electrode being positioned in the pixel space region, an orthographic projection of the first electrode on a base of the display substrate not overlapping an orthographic projection of the pixel opening region on the base; and the number of the first and second groups,
and a second electrode electrically connected to the first electrode, the second electrode being located in the non-display region.
Optionally, the display substrate further includes:
a plurality of anode patterns in one-to-one correspondence with the plurality of pixel opening areas, wherein orthographic projections of the pixel opening areas on the substrate are positioned inside orthographic projections of the corresponding anode patterns on the substrate;
the first electrode and the anode pattern are arranged on the same layer of the same material and are insulated from the anode pattern.
Optionally, the second electrode and the first electrode are arranged in the same layer and the same material.
Optionally, the second electrode includes a first conductive pattern and a second conductive pattern, which are stacked, and the first conductive pattern is located between the substrate of the display substrate and the second conductive pattern;
the first conductive pattern includes:
a ring portion surrounding the display area and having an opening, the opening of the ring portion having a first end and a second end;
a first wire inlet portion electrically connected to the first end portion; and the number of the first and second groups,
a second wire inlet portion electrically connected to the second end portion;
the second conductive pattern is annular, a first overlapping area exists between the orthographic projection of the second conductive pattern on the base of the display substrate and the orthographic projection of the annular part on the base, and the second conductive pattern is electrically connected with the annular part in the first overlapping area;
the second conductive pattern and the first electrode are arranged on the same layer and made of the same material, and are directly and electrically connected with the first electrode.
Optionally, the first electrode further includes a portion located in the non-display region, and the portion is electrically connected to the second electrode.
Optionally, the display substrate further includes:
a third electrode electrically connected to the first electrode, the third electrode including a first portion, a second portion and a third portion, an orthographic projection of the plurality of pixel opening areas on the substrate being positioned inside an orthographic projection of the first portion on the substrate, the second portion being positioned in the pixel spacing area, the third portion being positioned in the non-display area.
Optionally, there is a second overlapping area between an orthographic projection of the second portion of the third electrode on the substrate and an orthographic projection of the first electrode on the substrate of the display substrate, and the second portion of the third electrode is electrically connected to the first electrode through a second via hole disposed in the second overlapping area; and/or the presence of a gas in the gas,
and the orthographic projection of the third part of the third electrode on the substrate and the orthographic projection of the second conductive pattern of the second electrode on the substrate have a third overlapping area, and the third part of the third electrode is electrically connected with the second conductive pattern through a third via hole arranged in the third overlapping area.
Alternatively, the second electrode includes a negative power supply signal line surrounding the display area, and the third electrode includes a cathode.
Optionally, the display substrate further includes:
the pixel structure comprises a plurality of repeating units, wherein each repeating unit comprises at least three sub-pixels arranged at intervals, each sub-pixel comprises a pixel opening area, and the area between the adjacent pixel opening areas forms the pixel interval area.
Optionally, the mesh structure includes a mesh main body, the mesh main body defines a plurality of first closed regions, the first closed regions correspond to the repeating units one to one, an orthographic projection of the first closed regions on the substrate of the display substrate surrounds an orthographic projection of an opening region in the repeating unit on the substrate in one to one correspondence, and the opening region includes a pixel opening region included in each sub-pixel in the repeating unit.
Optionally, the mesh structure comprises a mesh body defining a plurality of second closed areas;
all sub-pixels included in the plurality of repeating units can be divided into a plurality of groups of sub-pixel groups, and each group of sub-pixel groups comprises at least one sub-pixel;
and the orthographic projection of the second closed area on the substrate of the display substrate surrounds the orthographic projection of the sub-pixel group on the substrate in a one-to-one correspondence mode.
Optionally, the sub-pixel group includes at least one sub-pixel of the same color; and/or the presence of a gas in the gas,
the sub-pixel group comprises at least two sub-pixels with different colors.
Optionally, each repeating unit includes one red sub-pixel, one blue sub-pixel, and two green sub-pixels;
an orthographic projection of at least a portion of the grid body on a base of the display substrate is located between orthographic projections of the two green subpixels on the base.
Optionally, the plurality of repeating units are distributed in an array, in each repeating unit, the two green sub-pixels are arranged along a first direction, the red sub-pixel is located at a first side of the two green sub-pixels, the blue sub-pixel is located at a second side of the two green sub-pixels, the first side and the second side are opposite to each other along a second direction, and the second direction is perpendicular to the first direction.
Optionally, each repeating unit includes a red sub-pixel, a blue sub-pixel and a green sub-pixel;
the plurality of repeating units are distributed in an array mode, the plurality of repeating units can be divided into a plurality of columns of repeating units, each column of repeating units comprises a plurality of repeating units arranged along a first direction, each column of repeating units can be divided into two columns of sub-pixels, one column of sub-pixels comprises a plurality of red sub-pixels and a plurality of blue sub-pixels, the red sub-pixels and the blue sub-pixels are alternately arranged along the first direction, and the other column of sub-pixels comprises a plurality of green sub-pixels arranged along the first direction.
A second aspect of the present invention provides a display substrate, including: the cathode structure comprises a substrate, and an auxiliary cathode layer, an anode layer and a cathode layer which are sequentially stacked on the substrate along the direction far away from the substrate; wherein,
the anode layer comprises a plurality of anode patterns which are arranged at intervals, and an anode interval area is arranged between every two adjacent anode patterns;
the area where the orthographic projection of the auxiliary cathode layer on the substrate and the orthographic projection of the cathode layer on the substrate are overlapped is an auxiliary overlapping area, and the auxiliary cathode layer and the cathode layer are electrically connected through a connecting through hole arranged in the auxiliary overlapping area; the orthographic projection of the connecting through hole on the substrate is positioned inside the orthographic projection of the anode spacing region on the substrate.
Optionally, the auxiliary cathode layer is formed into a mesh structure, and an orthogonal projection of the auxiliary cathode layer on the substrate is located inside an orthogonal projection of the anode spacing region on the substrate.
Optionally, the auxiliary overlapping area includes a strip-shaped area extending along a first direction, and an orthographic projection of the connecting via hole on the substrate is a strip-shaped pattern extending along the first direction.
Optionally, the auxiliary cathode layer is formed into a mesh structure, an orthogonal projection of a first part of the auxiliary cathode layer on the substrate is located inside an orthogonal projection of the anode spacing region on the substrate, and an orthogonal projection of a second part of the auxiliary cathode layer on the substrate is located inside an orthogonal projection of the anode pattern on the substrate.
Optionally, the anode pattern includes a main body portion and a connecting portion, the main body portion has at least one symmetry axis, an orthographic projection of a target portion of the second portion of the auxiliary cathode layer on the substrate is axisymmetric along the at least one symmetry axis, and the orthographic projection of the target portion on the substrate is located inside the orthographic projection of the main body portion on the substrate.
Optionally, the display substrate further includes a second electrode located in a non-display area of the display substrate, and the second electrode is electrically connected to the auxiliary cathode layer and the cathode layer, respectively.
Optionally, the second electrode includes a first conductive pattern and a second conductive pattern, which are stacked, and the first conductive pattern is located between the substrate of the display substrate and the second conductive pattern;
the first conductive pattern includes:
a ring portion surrounding the display area and having an opening, the opening of the ring portion having a first end and a second end;
a first wire inlet portion electrically connected to the first end portion; and the number of the first and second groups,
a second wire inlet portion electrically connected to the second end portion;
the second conductive pattern is annular, a first overlapping area exists between the orthographic projection of the second conductive pattern on the base of the display substrate and the orthographic projection of the annular part on the base, and the second conductive pattern is electrically connected with the annular part in the first overlapping area;
the display substrate further includes: a first conductive connection portion disposed in the same layer as the second conductive pattern, the second conductive pattern being coupled to the auxiliary cathode layer through the first conductive connection portion;
an orthographic projection of the second conductive pattern on the substrate and an orthographic projection of the cathode layer on the substrate have a third overlapping area, and the second conductive pattern is electrically connected with the cathode layer in the third overlapping area.
Optionally, the display substrate further includes:
and the auxiliary cathode layer and the second conductive connecting layer are arranged in the same layer and made of the same material, and are insulated from each other.
Optionally, the display substrate further includes:
a driving circuit layer positioned between the substrate and the auxiliary cathode layer, the driving circuit layer including pixel driving circuits corresponding to the anode patterns one to one;
the second conductive connection layer is located between the driving circuit layer and the anode layer and comprises a plurality of second conductive connection patterns, the second conductive connection patterns correspond to the anode patterns one by one, and the pixel driving circuit is electrically connected with the corresponding anode patterns through the corresponding second conductive connection patterns; a minimum distance between an orthographic projection of the second conductive connection pattern on the substrate and an orthographic projection of the auxiliary cathode layer on the substrate is greater than a threshold value.
Optionally, the display substrate further includes:
and each repeating unit comprises at least three sub-pixels arranged at intervals, each sub-pixel comprises one anode pattern, and the regions between the anode patterns in the adjacent sub-pixels form the anode interval regions.
Optionally, the auxiliary cathode layer is formed into a mesh structure, and the mesh structure includes a mesh main body, the mesh main body defines a plurality of third closed regions, the third closed regions are in one-to-one correspondence with the repeating units, an orthographic projection of the third closed regions on a substrate of the display substrate surrounds an orthographic projection of an anode region in the repeating unit on the substrate, and the anode region includes an anode pattern included in each sub-pixel in the repeating unit.
Optionally, the auxiliary cathode layer is formed as a mesh structure comprising a mesh body defining a plurality of fourth enclosed areas;
all sub-pixels included in the plurality of repeating units can be divided into a plurality of groups of sub-pixel groups, and each group of sub-pixel groups comprises at least one sub-pixel;
and the orthographic projection of the fourth closed area on the substrate of the display substrate correspondingly surrounds the orthographic projection of the anode area in the sub-pixel group on the substrate, and the anode area comprises an anode graph included by each sub-pixel in the sub-pixel group.
Optionally, the sub-pixel group includes at least one sub-pixel of the same color; and/or the presence of a gas in the gas,
the sub-pixel group comprises at least two sub-pixels with different colors.
Optionally, each repeating unit includes one red sub-pixel, one blue sub-pixel, and two green sub-pixels;
and the orthographic projection of at least part of the grid main body on the substrate of the display substrate is positioned between the orthographic projections of the anode patterns in the two green sub-pixels on the substrate.
Optionally, the plurality of repeating units are distributed in an array, each repeating unit includes a plurality of sub-pixels, and the plurality of sub-pixels include a red sub-pixel, a blue sub-pixel, and two green sub-pixels;
in each repeating unit, the two green sub-pixels are arranged along a first direction, the red sub-pixel is located at a first side of the two green sub-pixels, the blue sub-pixel is located at a second side of the two green sub-pixels, the first side and the second side are opposite to each other along a second direction, and the second direction is perpendicular to the first direction.
Optionally, the plurality of repeating units are distributed in an array, each repeating unit includes a plurality of sub-pixels, and the plurality of sub-pixels include a red sub-pixel, a blue sub-pixel, and a green sub-pixel;
the green sub-pixel, the red sub-pixel and the blue sub-pixel are sequentially arranged along a second direction.
Based on above-mentioned display substrate's technical scheme, the utility model discloses a third aspect provides a display device, including above-mentioned display substrate.
The utility model provides an among the technical scheme, set up the second electrode at non-display area, the pixel compartment in display area sets up network structure's first electrode, and sets up first electrode with the second electrode electricity is connected, will like this first electrode with the second electrode is regarded as jointly during VSS in the display substrate, can make the resistance greatly reduced of this VSS to better reduction display substrate's consumption. Moreover, the current on the VSS can be dispersed on the first electrode and the second electrode, so that the local heating phenomenon caused by the large current on the VSS is well improved. Meanwhile, because the embodiment of the present invention provides a display substrate, wherein the first electrode and the second electrode are used as VSS, the width of the second electrode in the non-display region can be reduced appropriately, and the width of the positive power signal line VDD included in the display substrate can be increased appropriately, so that the local heat generation caused by the large current on VDD can be improved effectively. In addition, the first electrode is arranged in the pixel interval area, so that the pixel opening ratio of the display substrate is not influenced.
Drawings
The accompanying drawings, which are described herein, serve to provide a further understanding of the invention and constitute a part of this specification, and the exemplary embodiments and descriptions thereof are provided for explaining the invention without unduly limiting it. In the drawings:
fig. 1a is a schematic diagram of a part of a pixel driving circuit according to an embodiment of the present invention;
fig. 1b is a schematic view of a first basic structure of a display substrate according to an embodiment of the present invention;
fig. 1c is a schematic structural diagram of a first conductive pattern according to an embodiment of the present invention;
fig. 2 is a schematic diagram of a first structure in a display area of a display substrate according to an embodiment of the present invention;
fig. 3 is a schematic structural diagram of a pixel driving circuit according to an embodiment of the present invention;
fig. 4 is a schematic diagram of a second structure in a display area of a display substrate according to an embodiment of the present invention;
FIG. 5 is a schematic cross-sectional view taken along line D1D2 in FIG. 4;
fig. 6 is a schematic structural diagram of a corner region in a display substrate according to an embodiment of the present invention;
FIG. 7 is a schematic cross-sectional view taken along line E1E2 in FIG. 6;
FIG. 8 is a schematic view of a 4-pass metal process flow;
fig. 9 is a schematic diagram of a third structure in a display area of a display substrate according to an embodiment of the present invention;
fig. 10 is a schematic diagram of a fourth structure in a display area of a display substrate according to an embodiment of the present invention;
FIGS. 11 a-11 e are first flow charts of lift-off process at section M1M2 in FIG. 2;
fig. 12a is a schematic diagram of a fifth structure in a display area of a display substrate according to an embodiment of the present invention;
fig. 12b is a schematic diagram of a sixth structure in the display area of the display substrate according to the embodiment of the present invention;
fig. 13a is a schematic diagram of a seventh structure in a display area of a display substrate according to an embodiment of the present invention;
fig. 13b is a schematic view of an eighth structure in the display area of the display substrate according to the embodiment of the present invention;
fig. 14a is a schematic diagram of a second basic structure of a display substrate according to an embodiment of the present invention;
fig. 14b is a schematic diagram of a fifth structure in the display area of the display substrate according to the embodiment of the present invention;
FIG. 14c is a schematic cross-sectional view taken along line F1F2 in FIG. 14 b;
fig. 15 is a schematic view of a sixth structure in a display area of a display substrate according to an embodiment of the present invention;
FIG. 16 is a schematic cross-sectional view taken along line G1G2 in FIG. 15;
fig. 17 is a schematic structural diagram illustrating a display substrate according to an embodiment of the present invention in which a display region extends to a non-display region;
FIG. 18 is a schematic cross-sectional view taken along line K1K2 in FIG. 17;
fig. 19 is a schematic diagram illustrating a layout position of an auxiliary cathode layer and a second conductive connection pattern in a display area according to an embodiment of the present invention;
fig. 20 is a schematic diagram of a seventh structure in a display area of a display substrate according to an embodiment of the present invention;
fig. 21 is an eighth schematic structural view in a display area of a display substrate according to an embodiment of the present invention;
FIGS. 22 a-22 e are second flow charts of lift-off process at section P1P2 in FIG. 21.
Detailed Description
To further explain the display substrate and the display device provided by the embodiments of the present invention, the following description is made in detail with reference to the accompanying drawings.
The power consumption of the display device mainly Includes Chip (IC) logic power consumption and E L (electro luminescence) power consumption, where the E L power consumption P is U × I, the total current of the display device is constant under the condition that the maximum display brightness of the display device is not changed, and the E L power consumption is mainly determined by the voltage difference between the positive power signal line VDD and the negative power signal line VSS. in more detail, taking an Organic light-Emitting Diode (english: Organic L light-Emitting Diode, abbreviated as O L ED) display panel as an example, as shown in fig. 1a, a schematic diagram of a light-Emitting path of a pixel circuit in an O L ED display panel is shown in fig. 1a, and it can be seen from the diagram that the current passing through O L ED is related to the cross voltage between VDD and VSS.
In a pixel circuit without VDD compensation in a display panel, VDD is typically interconnected with a Gate2 pattern (made of a second Gate metal layer) in the display panel to reduce VDD voltage drop, wherein the sheet resistance of the Gate2 pattern is about 0.5 Ω/sq. VSS is the edge wiring of the display panel, and VSS is generally made of metal magnesium silver, can surround the display area of the display panel, and the generated voltage drop is large, which is a main factor influencing the power consumption of the screen.
Based on the above, factors causing the display device to consume a large amount of power include: the voltage Drop across VSS (IR-Drop) is large in the display device; therefore, the IR-Drop generated in VSS is reduced to reduce the invalid voltage of VSS, thereby reducing the voltage difference between VSS and VDD and realizing reduction of power consumption of the display device.
Referring to fig. 1b and fig. 2, an embodiment of the present invention provides a display substrate, including: a display area and a non-display area located at a periphery of the display area, the display area including a plurality of pixel opening areas and a pixel spacing area located at a periphery of the pixel opening areas; the display substrate further includes: a first electrode 2, wherein the first electrode 2 is formed into a mesh structure, at least part of the first electrode 2 is positioned in the pixel interval area, and the orthographic projection of the first electrode 2 on the base of the display substrate is not overlapped with the orthographic projection of the pixel opening area on the base; and a second electrode 3 electrically connected to the first electrode 2, the second electrode 3 being located in the non-display region.
Specifically, the display substrate may include a display region and a non-display region, wherein the display region is provided with a plurality of repeating units, each repeating unit includes a plurality of sub-pixels, each sub-pixel includes a corresponding pixel opening region, and a region located around each pixel opening region forms a pixel spacing region; the orthographic projection of the pixel spacing area on the base of the display substrate and the projection of the pixel opening area on the base are close to but do not overlap, and each pixel opening area and the pixel spacing area form a complete display area, such as a rectangular area or a rounded rectangular area.
The non-display area surrounds the display area, taking the display area as a rectangular area as an example, the non-display area includes four areas located on the upper side, the lower side, the left side and the right side of the display area, for example, a fan-out line (located in a fan-out area 72), a test circuit 70, a driving chip 73 and a flexible circuit board 74 may be disposed in an area located below the display area in the non-display area, and a gate driving circuit 75 may be disposed in each of the left area and the right area of the non-display area. Furthermore, the display area comprises grid lines and data lines which are arranged in a crossed manner, and the grid lines and the data lines can be coupled with a driving chip through corresponding fanout lines and receive driving signals provided by the driving chip; in addition, the grid line and the data line can also be coupled with the test circuit through corresponding fan-out lines to receive the test signal provided by the test circuit. In some examples, the gate lines and the data lines may be electrically connected to a driving circuit formed on the display substrate, and further connected to a driving chip or a power supply.
The specific structure of the first electrode 2 included in the display substrate is various, and for example, the first electrode 2 is formed into a mesh structure, at least a part of the first electrode 2 may be located in a pixel spacing area in the display area, and an orthographic projection of the mesh structure of the first electrode 2 on the substrate does not overlap with an orthographic projection of each pixel opening area on the substrate. Although the first electrodes 2 shown in fig. 1b are illustrated by a horizontal and vertical crossing line-shaped pattern, the first electrodes 2 in fig. 1b are all integrally formed, that is, the first electrodes 2 included in the display substrate are formed by a single patterning process for the same layer of conductive material.
The second electrode 3 coupled to the first electrode 2 may be further disposed in the non-display area, for example, the second electrode 3 may extend along a frame of the display substrate, the second electrode 3 surrounds the display area and may be electrically connected to a flexible circuit board in the display substrate, and the first electrode 2 may be electrically connected to portions of the second electrode 3 located on the upper, lower, left, and right sides of the display substrate.
According to the specific structure of the display substrate, the embodiment of the present invention provides a display substrate, wherein the second electrode 3 is disposed in the non-display area, the first electrode 2 having a mesh structure is disposed in the pixel interval area in the display area, and the first electrode 2 is electrically connected to the second electrode 3, so that the resistance of VSS can be greatly reduced when the first electrode 2 and the second electrode 3 jointly serve as VSS in the display substrate, and the voltage drop of VSS can be reduced, thereby reducing the voltage drop between VSS and the power signal line VDD in the display substrate, and better reducing the power consumption of the display substrate. It is noted that according to the IR-Drop simulation results, the VSS Drop can be reduced by about 0.5V.
Moreover, since the current on VSS can be dispersed over the first electrode 2 and the second electrode 3, the local heat generation phenomenon caused by the large current on VSS is well improved. Meanwhile, because the embodiment of the present invention provides a display substrate, in which the first electrode 2 and the second electrode 3 are used as VSS in common, the width of the second electrode 3 located in the non-display region can be reduced appropriately, and the width of the positive power signal line VDD included in the display substrate can be increased appropriately, so that the local heat generation phenomenon caused by the large current on VDD can be effectively improved.
In addition, since the first electrode 2 is disposed in the pixel spacing area, and an orthographic projection of the first electrode 2 on the base of the display substrate does not overlap with an orthographic projection of the pixel opening area on the base, the first electrode 2 does not affect the pixel opening ratio of the display substrate.
As shown in fig. 2, in some embodiments, the display substrate further comprises: a plurality of anode patterns 4 in one-to-one correspondence with the plurality of pixel opening areas, an orthogonal projection of the pixel opening area on the substrate being located inside an orthogonal projection of the corresponding anode pattern 4 on the substrate; the first electrode 2 and the anode pattern 4 are arranged in the same layer and the same material, and are insulated from the anode pattern 4.
Specifically, the display substrate includes a driving circuit layer, the driving circuit layer includes a plurality of pixel driving circuits, and a specific structure of the pixel driving circuits may be set according to actual needs, for example, the pixel driving circuits are 7T1C circuits, that is, include 7 transistors and a capacitor, as shown in fig. 3, the 7T1C pixel circuits include: a first transistor T1, a second transistor T2, a third transistor T3, a fourth transistor T4, a fifth transistor T5, a sixth transistor T6, a seventh transistor T7, and a first capacitor C1.
A gate of the sixth transistor T6 is electrically connected to a first reset signal line reset1, a first pole of the sixth transistor T6 is electrically connected to a first initialization signal line Vinit1, and a second pole of the sixth transistor T6 is electrically connected to a gate of the first transistor T1.
The gate of the third transistor T3 is electrically connected to the gate line gate, the first pole of the third transistor T3 is electrically connected to the second pole of the first transistor T1, and the second pole of the third transistor T3 is electrically connected to the gate of the first transistor T1.
A first electrode of the first transistor T1 is electrically connected to a second electrode of the second transistor T2, a gate electrode of the second transistor T2 is electrically connected to the gate line gate, and a first electrode of the second transistor T2 is electrically connected to the data line Vdata.
A gate of the fourth transistor T4 is electrically connected to the emission control signal line EM, a first pole of the fourth transistor T4 is electrically connected to the positive power signal line VDD, and a second pole of the fourth transistor T4 is electrically connected to the first pole of the first transistor T1.
A gate of the fifth transistor T5 is electrically connected to the emission control signal line EM, a first pole of the fifth transistor T5 is electrically connected to the second pole of the first transistor T1, and a second pole of the fifth transistor T5 is electrically connected to the anode pattern 4 of the O L ED in the corresponding sub-pixel.
The gate of the seventh transistor T7 is electrically connected to the second reset signal line reset2, the first pole of the seventh transistor T7 is electrically connected to the second initialization signal line Vinit2, and the second pole of the seventh transistor T7 is electrically connected to the anode pattern 4 of O L ED in the corresponding sub-pixel.
In more detail, the display substrate comprises a plurality of repeating units, each repeating unit comprises a plurality of sub-pixels, each O L ED in each sub-pixel comprises an anode pattern 4, an organic light-emitting material layer and a cathode which are sequentially stacked and arranged along a direction far away from the substrate, the anode pattern 4 is positioned on one side, opposite to the substrate, of the corresponding pixel driving circuit and is electrically connected with the corresponding pixel driving circuit and capable of receiving a driving signal provided by the corresponding pixel driving circuit, and the organic light-emitting material layer emits light under the action of the corresponding anode pattern 4 and the corresponding cathode.
It should be noted that the display substrate may further include dummy sub-pixels (dummy sub-pixels) disposed around the display area, and the dummy sub-pixels may include structures such as a light emitting layer and a pixel opening, or do not include structures such as an anode pattern and a pixel opening, or may be configured such that the dummy sub-pixels and the sub-pixels included in the display area have the same structure, but the dummy sub-pixels are not used for displaying; it can be seen that in some cases, these dummy subpixels may not have a one-to-one correspondence of anode patterns and pixel openings.
The specific layout of the anode patterns 4 is various, and for example, the orthographic projection of the pixel opening area on the substrate can be set to be positioned inside the orthographic projection of the corresponding anode pattern 4 on the substrate; in this case, the following may be specifically included: the anode pattern 4 is orthographically projected on the substrate of the display substrate, and the pixel opening area surrounding the corresponding sub-pixel is orthographically projected on the substrate.
When the anode patterns 4 are actually laid out, in order to ensure a normal display function, the anode patterns 4 corresponding to the sub-pixels are independent from each other, and a gap is formed between adjacent anode patterns 4, so that the first electrode 2 and the anode patterns 4 can be arranged in the same layer and the same material, and the first electrode 2 can be laid out in the gap by setting a suitable electrode shape and width, so that the first electrode 2 is integrally formed into a mesh structure, and the orthographic projection of the first electrode 2 on the substrate is not overlapped with the orthographic projection of the anode patterns 4 on the substrate, so as to ensure insulation between the first electrode 2 and the anode patterns 4.
Therefore, in the display substrate provided in the above embodiment, the first electrode 2 and the anode pattern 4 are disposed on the same layer and the same material, so that the first electrode 2 and the anode pattern 4 can be formed simultaneously in the same composition process, thereby well simplifying the manufacturing process of the display substrate and saving the manufacturing cost. In addition, the first electrode 2 and the anode pattern 4 are disposed on the same layer, so that the positive power signal line in the display substrate has a larger layout space, and thus, the voltage drop generated on the positive power signal line can be reduced by laying out the positive power signal line with a larger area.
It should be noted that, when the anode pattern 4 and the first electrode 2 are disposed on the same layer and made of the same material, the anode pattern 4 and the first electrode 2 may be formed by laminating Indium Tin Oxide (ITO), silver (Ag), and Indium Tin Oxide (ITO).
In some embodiments, the second electrode 3 may be provided in the same layer of the same material as the first electrode 2.
Specifically, when the first electrode 2 and the second electrode 3 are laid out, the first electrode 2 and the second electrode 3 may be disposed on the same layer and the same material, so that the first electrode 2 and the second electrode 3 can be formed simultaneously in a single patterning process, and the first electrode 2 and the second electrode 3 can be directly electrically connected during manufacturing, without adding an additional via process, which results in high process feasibility.
Furthermore, the first electrode 2, the second electrode 3 and the anode pattern 4 can be arranged on the same layer and the same material, so that the first electrode 2, the second electrode 3 and the anode pattern 4 can be formed in the same composition process, the manufacturing process of the display substrate is simplified better, and the manufacturing cost of the display substrate is saved.
As shown in fig. 1b, in some embodiments, the second electrode 3 includes a first conductive pattern 31 and a second conductive pattern 32, which are stacked, the first conductive pattern 31 being located between the base of the display substrate and the second conductive pattern 32; the first conductive pattern 31 includes: a ring portion 310, a first wire intake portion 311, and a second wire intake portion 312; the ring portion 310 surrounds the display area and has an opening, and the opening of the ring portion 310 has a first end and a second end; the first wire inlet portion 311 is electrically connected to the first end portion; the second wire inlet portion 312 is electrically connected to the second end portion; the second conductive pattern 32 is annular, and there is a first overlapping area between the orthographic projection of the second conductive pattern 32 on the base of the display substrate and the orthographic projection of the annular part 310 on the base, and in the first overlapping area, the second conductive pattern 32 is electrically connected with the annular part; the second conductive pattern 32 is disposed on the same layer as the first electrode 2 and is electrically connected to the first electrode 2.
Specifically, the first conductive pattern 31 may be made of a source-drain metal layer, that is, the same material as the first electrode and the second electrode of each transistor in the pixel driving circuit; the second conductive pattern 32 may be made of the same material as the first electrode 2 in the same layer. Further, the second conductive pattern 32 may be made of the same material as the first electrode 2 and the anode pattern 4 in the same layer.
Referring further to fig. 1b, 6 and 7, the specific shape of the first conductive pattern 31 is various, and for example, the first conductive pattern 31 includes the annular portion 310 (having a width of H2 as shown in fig. 6), the first line incoming portion 311 and the second line incoming portion 312, the annular portion 310 surrounds the display area, and the opening of the annular portion 310 faces the bonding position of the driver chip in the display substrate. In some embodiments, the display area is approximately a rectangular area, and the opening of the ring portion 310 and the bonding position of the driver chip in the display substrate are located on the same side of the display area, for example, a short side of the rectangle. The first wire inlet portion 311 and the second wire inlet portion 312 may be electrically connected with the flexible circuit board for receiving a signal provided by the flexible circuit board.
It is noted that the annular portion 310, the first wire inlet portion 311 and the second wire inlet portion 312 may be formed as an integral structure, but are not limited thereto.
With continued reference to fig. 1b, 6, and 7, the second conductive pattern 32 may have a variety of specific shapes, and for example, the second conductive pattern 32 may have a circular shape (e.g., having a width of H1, as shown in fig. 6); alternatively, the second conductive pattern 32 may include two sub-patterns oppositely disposed, wherein one sub-pattern is located at the left side of the display area and the other sub-pattern is located at the right side of the display area; alternatively, the second conductive pattern 32 may be U-shaped, that is, the second conductive pattern 32 may include portions located on the left, right, and lower sides of the display area.
It should be noted that, as for the width H1 and the width H2 in fig. 6, the widths of the ring portion 310 and the second conductive pattern 32 on the display panel are only exemplarily shown, and in other embodiments, the widths of the ring portion 310 and the second conductive pattern 32 at different positions of the display panel may be the same or different, and the widths refer to the widths in the extending direction perpendicular to the ring portion 310 and the second conductive pattern 32. For example, the portion of the ring portion 310 on the left side and the portion on the right side of the display panel may have the same width, and the portion of the ring portion 310 on the upper side and the lower side of the display panel may have the same width; the second conductive pattern 32 may be similarly provided, and will not be described in detail herein.
Taking the second conductive pattern 32 as an annular shape, it may be configured that there is the first overlap region existing between the orthographic projection of the second conductive pattern 32 on the substrate and the orthographic projection of the annular portion 310 on the substrate, for example, the orthographic projection of the first overlap region on the substrate is in an annular shape with an opening, and the orthographic projection of the first overlap region on the substrate can be surrounded by the orthographic projection of the portion of the annular portion 310 on the substrate, which is not overlapped by the second conductive pattern 32; when the first overlap region is configured as described above, the second conductive pattern 32 further includes a portion that does not overlap with the annular portion 310, and in an orthogonal projection of the portion on the substrate, a portion can be surrounded by an orthogonal projection of the first overlap region on the substrate, and another portion is located at an opening of the orthogonal projection of the first overlap region on the substrate.
In the first overlapping region, the specific electrical connection manner of the second conductive pattern 32 and the annular portion 310 is various, and for example, a first via hole is formed on the first overlapping region, so that the second conductive pattern 32 is electrically connected with the annular portion 310 through the first via hole; the specific structure of the first via hole is various, for example: the orthographic projection of the first via hole on the substrate can be in a ring shape with an opening, the opening of the ring shape is overlapped with the opening of the ring-shaped part 310, the extending direction of other parts of the ring shape is approximately the same as the extending direction of the ring-shaped part 310, the part of the ring-shaped first via hole, which is positioned at the upper left corner of the display panel, is shown in fig. 6, and X1 represents the width of the part in the direction perpendicular to the extending direction of the part; it should be noted that the width of the annular first via hole in the direction perpendicular to the extending direction of the first via hole can be set according to actual needs, and the width can be the same or different at different parts of the annular first via hole.
Or the first via hole may also include a plurality of mutually independent sub-via holes, and the specific distribution manner of the plurality of sub-via holes is various, for example, the plurality of sub-via holes are uniformly distributed in the first overlapping area; or the plurality of sub-via holes are sequentially distributed at intervals along the extending direction of the first overlapping area; or the plurality of sub-via holes are divided into a plurality of groups of sub-via holes, and the plurality of groups of sub-via holes are correspondingly distributed at different positions of the first overlapping area.
It is worth noting that the sizes of the plurality of sub-via holes can be set according to actual needs, and only the orthographic projections of the plurality of sub-via holes on the substrate are required to be located in the first overlapping area.
It should be noted that, as shown in fig. 6 and 7, the annular portion 310 and the second conductive pattern 32 are arranged in different layers, and an insulating layer is arranged between the annular portion 310 and the second conductive pattern 32, and exemplarily, the insulating layer includes a flat layer 81, and the first via X1 is formed on the flat layer 81 and penetrates through the flat layer 81.
It should be noted that, in addition to the above-mentioned scheme of electrically connecting the second conductive pattern 32 to the ring portion 310 through the first via hole, the following scheme is also included: in the insulating layer between the first conductive pattern 31 and the second conductive pattern 32, a portion of the insulating layer, which is capable of coinciding with the first overlapping area in an orthographic projection on the substrate, is removed, and the second conductive pattern in the groove is located on a surface of the annular portion 310 of the first conductive pattern 31 facing away from the substrate and completely attached to a surface of the annular portion 310 facing away from the substrate.
The connection manner of the first electrode 2 and the second conductive pattern 32 is various, for example, the first electrode 2 and the annular second conductive pattern 32 are connected in a plurality of directions, as shown in fig. 1b, 6 and 7, and the X4 portion of the first electrode 2 located in the non-display area in fig. 6 and 7 can be connected to the annular second conductive pattern 32 in four directions, i.e., up, down, left and right. It is noted that the non-display area points to the display area from left to right in fig. 7.
Note that, the direct electrical connection between the first electrode 2 and the second conductive pattern 32 includes: the first electrode 2 and the second conductive pattern 32 are of an integral structure; or the first electrode 2 extends from the display area to the non-display area and continues to extend in the direction far away from the display area to form a ring-shaped second conductive pattern 32; or a ring-shaped second conductive pattern 32 formed by connecting respective end points of the mesh structure of the first electrode 2 away from the inside of the display region.
In the display device provided in the above embodiment, by disposing the second electrode 3 including the first conductive pattern 31 and the second conductive pattern 32, and disposing the second conductive pattern 32 and the first electrode 2 in the same layer and the same material, the following technical effects can be achieved:
the second conductive pattern 32 can be formed in the same patterning process as the first electrode 2, and at the joint of the first electrode 2 and the second conductive pattern 32, the first electrode 2 and the second conductive pattern 32 can be directly electrically connected without adding an additional via design, i.e., without a cross-line-transfer layer.
It should be noted that, as shown in fig. 8, the manufacturing process of the display Substrate may include sequentially forming, along a direction away from the Substrate, a buffer layer buffer, an Active layer Active, a first insulating layer GI1, a first Gate metal layer Gate1, a second insulating layer GI2, a second Gate metal layer Gate2, a third insulating layer I L D, a source drain metal layer SD, a planarization layer 81 (i.e., P L N), an Anode layer, a pixel defining layer 80 (i.e., PD L), and a spacer 82 (i.e., PS) layer on a Substrate (which may include a first polyimide layer, a first barrier layer, a second polyimide layer, and a second barrier layer) stacked in sequence, wherein the first Gate metal layer Gate1, the second Gate metal layer 2, the source drain metal layer, and the Anode layer are all made of metal, or at least one of metal oxides, or metal oxides, and patterning process of the metal.
As shown in FIG. 1b and FIG. 1c, the first electrode 2 is electrically connected to the ring-shaped second conductive pattern 32 from multiple directions, so that the current on the second electrode 3 does not flow into the chip of the display substrate from a fixed position of the display substrate PN L, for example, the corner 33 of the display substrate, but is dispersed into the grid-shaped first electrode 2, and the ring-shaped second conductive pattern 32 and the first conductive pattern 31 are in the VSS signal transmission, thereby improving the local heat generation problem generated at the corner 33 of the display substrate.
As shown in fig. 6, in some embodiments, the first electrode 2 further includes a portion (e.g., X4 in fig. 6) located in the non-display region, and the portion is electrically connected to the second electrode 3.
Specifically, the first electrode 2 is a mesh structure, a display region portion of the mesh structure is located in a pixel interval region of the display region, a non-display region portion of the mesh structure is located in the non-display region, and the non-display region portion can extend from the display region portion located in the pixel interval region, that is, the non-display region portion and the display region portion located in the pixel interval region form an integral structure. Specifically, the trace pattern of the non-display area portion may be identical to the trace pattern of the display area portion, for example, the trace pattern of the non-display area portion located in the middle area of each edge of the display area is substantially the same as the trace pattern of the display area portion directly connected to the trace pattern. Specifically, the routing patterns of the non-display area part can be inconsistent with the routing patterns of the display area part, for example, the routing patterns are located at each corner position of the display area, and can be reasonably distributed according to the distance between the routing lines and the space size, for example, the routing patterns are distributed uniformly as much as possible, the winding mode and the routing direction of the routing lines are approximately the same, and the distance between the routing lines is approximately the same. Specifically, the pattern and manner of the portion of the non-display area connected to the second electrode 3 may be the same for the portion of the non-display area extending from the same side of the display area. For example as if intersecting the portion of the second electrode 3 near the side of the display area. Specifically, for the portion of the non-display area connected to the second electrode 3, for the portion of the non-display area extending from the same side of the display area, the portion is perpendicular or parallel to the portion connected to the second electrode 3. Specifically, the connection positions of the non-display area portion and the third electrode 5 are uniformly distributed along the boundary of the display area (except for the side where the IC is bonded), so as to ensure that the contact resistance at each position is substantially equal, and ensure the uniformity of the signal. Specifically, the connection positions of the non-display area portion and the third electrode 5 are substantially uniformly distributed along two opposite sides of the display area, which are adjacent to one side of the binding IC.
In the above arrangement, the first electrode 2 further includes a second portion located in the non-display area, and is electrically connected to the second electrode 3 through the second portion, so that the first electrode 2 can be coupled to the second electrode 3 through multiple branches, which is more beneficial to the dispersion of current on the second electrode 3, and the heat dissipation problem of the second electrode 3 is more effectively improved.
As shown in fig. 6 and 7, in some embodiments, the display substrate further includes:
a third electrode 5 electrically connected to the first electrode 2, the third electrode 5 including a first portion, a second portion and a third portion, an orthogonal projection of the plurality of pixel opening areas on the substrate being positioned inside an orthogonal projection of the first portion on the substrate, the second portion being positioned in the pixel spacing area, the third portion being positioned in the non-display area.
Specifically, the display substrate may further include a third electrode 5, and for example, the third electrode 5 is a cathode in the display substrate, and the cathode is located on a side of the first electrode 2 facing away from the base.
It is noted that the first portion, the second portion and the third portion may be formed as a unitary structure, i.e. as a single layer; or may be electrically connected to each other through a conductive connection part, and the area of the third electrode 5 is larger than that of the display region. X2 in fig. 6 represents the boundary of the third electrode 5.
When the display substrate includes dummy sub-pixels, the dummy sub-pixels may not be covered by the third electrode 5, but is not limited thereto.
As shown in fig. 3, taking a top emission type display substrate including a 7T1C pixel driving circuit as an example, the light exit side electrode of the display substrate is a cathode, typically a Mg/Ag alloy. On one hand, in order to ensure the transmittance of the cathode, Mg/Ag metal is made to be very thin; on the other hand, in the prior art, the negative power signal lines electrically connected to the cathodes are only traces located at the edge of the display substrate, so that the resistance of the cathodes is large (when the cathodes are made of Mg/Ag alloy, the sheet resistance of the cathodes is between 10 Ω/sq and 15 Ω/sq), the display of the display substrate is not uniform due to the IR Drop problem caused by the cathodes, and the power consumption of the display substrate is increased.
As shown in fig. 6, 7 and 9, based on the above problem, in some embodiments, there may be a second overlapping region between the orthographic projection of the second portion of the third electrode 5 on the substrate and the orthographic projection of the first electrode 2 on the substrate, and the second portion of the third electrode 5 is electrically connected to the first electrode 2 through a second via 84 disposed in the second overlapping region; and/or the presence of a gas in the gas,
a third overlapping area exists between the orthographic projection of the third part of the third electrode 5 on the substrate and the orthographic projection of the second conductive pattern 32 of the second electrode 3 on the substrate, and the third part of the third electrode 5 is electrically connected with the second conductive pattern 32 through a third via (such as via X3 in fig. 6) arranged in the third overlapping area.
Specifically, the second via hole 84 penetrates through the pixel defining layer 80 located in the pixel space, or the pixel defining layer 80 and the organic light emitting material layer 83, the third via hole penetrates through the pixel defining layer 80 located in the non-display region, and the specific positions, the number and the size of the second via hole 84 and the third via hole can be set according to actual needs, for example, the design is performed according to the structure of the pixel defining layer, the spatial layout of the first electrode, the contact resistance, the aperture ratio and other factors.
For example, an orthographic projection of the third via hole on the substrate may be annular; or the third via hole comprises a plurality of independent sub-via holes which are distributed at intervals in the third overlapping area.
The second via 84 can be formed by L ift-off process (a lift-off process), which includes the following steps:
as shown in fig. 11a to 11e, after the driving circuit layer 85 is formed on the substrate, the anode pattern 4 and the first electrode 2 are formed on the side of the driving circuit layer facing away from the substrate, and then the pixel defining layer 80 and the spacer 82 are continuously formed.
The driving circuit layer 85 is a structure for implementing the driving circuit shown in fig. 3, and may include an active layer, a gate insulating layer, a gate metal layer, an interlayer insulating layer, a source/drain metal layer, and the like.
The pixel defining layer 80 is generally a mesh structure, in which a plurality of first openings 86 and a pixel isolation structure (located in a pixel spacer) surrounding the plurality of first openings 86 are formed, and a plurality of second vias 84 and a plurality of third vias (e.g., via X3 in fig. 6) are formed in the pixel isolation structure. Inside the display area, the first openings 86 correspond to the anode patterns 4 one to one, the pixel isolation structures cover edges of the anode patterns 4, and the first openings 86 can expose at least portions of the corresponding anode patterns 4. The first electrode 2 may be provided in the same layer of the same material as the anode pattern 4. The first electrode 2 is located on a side of the pixel isolation structure close to the substrate, for example, the pixel isolation structure covers the first electrode 2 and the second via 84 in the pixel isolation structure can expose a portion of the first electrode 2. The second conductive pattern 32 may be provided in the same layer as the anode pattern 4. For example, the second conductive pattern 32 is located on the side of the pixel isolation structure close to the substrate, and the third via hole can expose a portion of the second conductive pattern 32 in the second electrode 3.
It is further noted that the spacers 82 can be formed simultaneously with the pixel defining layer 80 in a single patterning process, and particularly, a half tone mask (half tone mask) can be used.
Depositing and forming a sacrificial material layer on the substrate with the spacers 82, forming photoresist on the surface of the sacrificial material layer opposite to the substrate, and forming a sacrificial pattern 9 in the second through hole 84 through processes of exposure, development, etching and the like; in more detail, the process flow for fabricating the sacrificial layer 9 is as follows: forming a sacrificial material layer by adopting an organic material, forming a negative photoresist layer on one side of the sacrificial material layer, which is opposite to the substrate, exposing the negative photoresist layer by utilizing a mask plate to form a negative photoresist reserved region and a negative photoresist removing region, wherein the negative photoresist reserved region corresponds to the region where the sacrificial pattern 9 is located, the negative photoresist removing region corresponds to other regions except the region where the sacrificial pattern 9 is located, removing the negative photoresist layer located in the negative photoresist removing region, and performing wet etching on the sacrificial material layer by taking the reserved negative photoresist layer as a mask to form the sacrificial pattern 9 with an inverted trapezoid cross section.
It should be noted that it is desirable to ensure that the layer (the first electrode 2) immediately below the sacrificial pattern 9 is flat, which is more advantageous for the lift-off process.
In addition, the specific forming position of the sacrificial pattern 9 is related to the contact position between the first electrode 1 and the third electrode 5, that is, the specific forming position of the sacrificial pattern 9 is related to the forming position of the second via 84, when the second via 84 is located in the pixel spacing region, the sacrificial pattern 9 is located in the pixel spacing region, and when the second via 84 is located in the non-display region, the sacrificial pattern 9 is located in the non-display region.
The organic light emitting material layer 83 is formed by evaporation, and the organic light emitting material layer 83 may cover the exposed portion of the anode pattern 4 by the first opening 86, and may also cover the second via hole 84 and the spacer 82. The organic light emitting material layer 83 further includes a fourth portion covering the pixel isolation structure and a portion of the first electrode 2 exposed by the second via hole 84, and a fifth portion covering the sacrificial pattern 9 in the second via hole 84, which are disconnected at an edge of the sacrificial pattern 9 in the second via hole 84 such that the fourth and fifth portions are independent from each other. It is noted that the organic light emitting material layer 83 with the above structure can emit white light, and in this case, as shown in fig. 11c and 5, color resist patterns (e.g., red color resist pattern R, green color resist pattern G, blue color resist pattern B, etc.) can be formed at the corresponding positions of the first openings 86. In addition, when the white organic light emitting material layer 83 is formed, the white organic light emitting material layer 83 may be formed on both the upper and lower layers of the color set pattern. In addition, a color organic light emitting material layer may be formed only in the first opening 86, such as: a red organic light emitting material layer is formed in some of the first openings, a green organic light emitting material layer is formed in other ones of the first openings, and a blue organic light emitting material layer is formed in the remaining ones of the first openings.
And then, immersing the substrate on which the organic light-emitting material layer 83 is formed into stripping liquid, standing for 0.5-2 min, taking out, then, moderately inclining the substrate to facilitate the sacrificial pattern 9 to fall off, and simultaneously carrying away the photoresist on the sacrificial surface and the fifth part of the organic light-emitting material layer 83. The stripping solution may be a fluoroether solvent capable of dissolving the sacrificial layer material without damaging the organic light emitting material layer 83.
Then, the evaporation of the third electrode 5 is continued, and the first portion of the third electrode 5 covers the plurality of pixel opening regions (i.e., the first openings 86). A second portion of the third electrode 5 is positioned in the pixel spacer and can be electrically connected to the first electrode 2 through the second via 84, and a third portion of the third electrode 5 can be coupled to the second conductive pattern 32 of the second electrode 3 through a third via.
In the display substrate provided in the above embodiment, based on a lift-off process, the first electrode 2 is proposed to be used as an auxiliary cathode, and since the first electrode 2 and the anode pattern 4 are fabricated in the same layer, the first electrode 2 is a metal film layer closest to the cathode, and the difficulty in implementing interconnection between the first electrode 2 and the cathode is low in the process.
In the display substrate provided by the above embodiment, the first electrode 2 is reasonably arranged by using the gap space between the anode patterns 4 or by reasonably adjusting the positions of the anode patterns 4, and is interconnected with the upper layer cathode, which is equivalent to introducing a layer of auxiliary electrode in parallel with the cathode in the display substrate, so that the resistance of the cathode can be effectively reduced, and the problem of cathode IR Drop is improved.
Moreover, VSS current paths are changed from 2 dimensions to 3 dimensions, namely VSS current can be converged onto the second electrode 3 from the cathode to the periphery and then flows into the chip, and also can be converged onto the chip through the first electrode 2, namely upper and lower layers of current paths are formed in the cathode current in the display area.
In addition, it is worth noting that when only the orthographic projection of the third portion of the third electrode 5 on the substrate and the orthographic projection of the first electrode 2 on the substrate are provided with a third overlapping region, and the third portion of the third electrode 5 is electrically connected with the second conductive pattern 32 of the second electrode 3 through a third via hole arranged in the third overlapping region, the third electrode 5 has no overlapping region with the first electrode 2 in the display region, and this way, the existing manufacturing process can be completely compatible, and no additional process flow is required.
In order to more clearly illustrate the technical solution of connecting the first electrode 2 as an auxiliary cathode in parallel with the cathode, two specific examples are given below.
In one embodiment, the resolution of the display substrate is Full High Definition (FHD) level, the pixels are arranged in GGRB manner, and the VSS resistance is reduced by about 40% by adopting the above technical scheme.
The layout of the first anode is as shown in fig. 9, 11a and 11d, the first electrode 2 avoids the anode pattern 4 and forms a mesh structure in the whole display area, the routing width of the first electrode 2 can be selected to be about 4 μm, and the distance from the anode pattern 4 is at least 3 μm (depending on the process capability), the perforated area (i.e. the second via 84) where the first electrode 2 overlaps with the cathode is avoided from the anode pattern 4 and the spacer 82, the perforated area is determined according to the size of the gap between the adjacent anode patterns 4, and the perforated area is uniformly distributed as much as possible, the size of the first electrode 2 exposed by the second via 84 in the perforated area can be selected to be 11 μm × 11 μm, the orthographic projection of the second via 84 on the substrate can be located inside the orthographic projection of the first electrode 2 on the substrate, the orthographic projection of the first opening 86 of the pixel defining layer 80 on the substrate can be located inside the orthographic projection of the corresponding anode pattern 4 on the substrate, and the orthographic projection area of the first opening 86 on the substrate is smaller than the orthographic projection of the second opening 4 on the substrate, and the pixel defining layer 80 on the substrate, and the distance between the pixel defining layer 80 on the second via 84 is at least 1, the smallest pixel defining layer 80 on the pixel defining the pixel area of the pixel defining layer 80 on the substrate, and the pixel defining the pixel layer 5, the sacrificial via 84 on the substrate, the pixel defining layer is defined by the distance between the second via1, the orthogonal projection of the second via 84 on the pixel defining the pixel boundary of the second via1, the sacrificial layer 5.
In another embodiment, the resolution of the display substrate is FHD level, the pixels are arranged in strip, and the VSS resistance is reduced by about 40% by adopting the above technical scheme.
The wiring width of the first electrode 2 can be selected to be about 3 μm, the distance between the wiring width of the first electrode 2 and the anode pattern 4 is at least 3 μm (depending on the process capability), the perforated area (i.e. the second via hole 84) where the first electrode 2 overlaps with the cathode avoids the anode pattern 4 and the spacer 82, the position of the perforated area is determined according to the size of the gap between the adjacent anode patterns 4, the first electrode 2 is distributed uniformly as much as possible, the size of the first electrode 2 exposed by the second via hole 84 can be 11 μm × 11 μm, the orthographic projection of the second via hole 84 on the substrate can be located inside the orthographic projection of the first electrode 2 on the substrate, the orthographic projection of the first opening 86 of the pixel defining layer 80 on the substrate can be located inside the orthographic projection of the corresponding anode pattern 4 on the substrate, the orthographic projection area of the first opening 86 on the substrate is smaller than the orthographic projection area of the corresponding anode pattern 4 on the substrate, the orthographic projection area of the second opening 86 on the substrate is smaller than the pixel defining area of the second opening 4 on the substrate, the second opening 84, the pixel defining layer 80 is surrounded by the distance between the orthographic projection boundary of the second electrode 2 on the substrate, and the pixel defining layer 80, the distance between the orthographic projection of the second electrode 2 on the second opening 1, the pixel defining layer 5 is at least one pixel 5, and the pixel boundary 9, the distance between the second electrode 2 on the substrate is defined on the smallest pixel defining the substrate, the pixel defining distance of the second electrode 2.
In some embodiments, the second electrode 3 comprises a negative power supply signal line surrounding the display area, and the third electrode 5 comprises a cathode. Alternatively, the second electrode 3 comprises a reference signal line in the display substrate.
In some embodiments, the display substrate further comprises: the pixel structure comprises a plurality of repeating units, wherein each repeating unit comprises at least three sub-pixels arranged at intervals, each sub-pixel comprises a pixel opening area, and the area between the adjacent pixel opening areas forms the pixel interval area.
Specifically, the display substrate may include a plurality of repeating units, the repeating units are distributed in an array, each repeating unit may include at least three sub-pixels arranged at intervals, each sub-pixel included in the repeating unit includes an organic light emitting material layer 83, the organic light emitting material layer 83 may emit white light or light with color, and when the organic light emitting material layer emits white light, each sub-pixel needs to be correspondingly provided with a color resistance pattern.
It should be noted that R, G, B in fig. 2, 4, 5, 9 and 10 can correspond to the color resist pattern and also correspond to the organic light emitting material layer 83 with corresponding color.
The specific structure of the first electrode 2 is various, as shown in fig. 10, in some embodiments, the first electrode 2 of the mesh structure may include a mesh main body, the mesh main body defines a plurality of first closed regions 21, the first closed regions 21 correspond to the repeating units one to one, an orthographic projection of the first closed regions 21 on the substrate of the display substrate covers an orthographic projection of an open region in the corresponding repeating unit on the substrate, the open region includes a pixel open region included in each sub-pixel in the repeating unit. The orthographic projection of the first electrode 2 forming one closed area 21 on the substrate surrounds the orthographic projection of the open areas in the repeating units located within the closed area 21 on the substrate.
Specifically, the specific layout of the grid body is various, and the grid body can define a plurality of first closed areas 21.
Note that, the first closed region 21 is: the grid main body in the grid structure comprises a plurality of line segments, the line segments are connected with the surrounded area end to end, and the area has no fracture.
In other embodiments, as shown in fig. 2 and 4, the mesh structure includes a mesh body defining a plurality of second enclosed areas 22; all sub-pixels included in the plurality of repeating units can be divided into a plurality of groups of sub-pixel groups, and each group of sub-pixel groups comprises at least one sub-pixel; the orthographic projection of the second closed region 22 on the base of the display substrate surrounds the orthographic projection of the sub-pixel group on the base in a one-to-one correspondence.
Illustratively, the grid body can define a plurality of second closed regions 22, and the orthographic projections of the second closed regions 22 on the base of the display substrate surround the orthographic projections of the sub-pixel groups on the base in a one-to-one correspondence.
It should be noted that each group of sub-pixels may include at least one sub-pixel, and each sub-pixel can only belong to one sub-pixel group.
In addition, as shown in fig. 5, the mesh body may be specifically located right under the pixel defining layer 80, covered by the pixel defining layer 80.
In more detail, at least one sub-pixel including the same color in the sub-pixel group may be set; and/or at least two sub-pixels with different colors are included in the sub-pixel group.
The specific structure of the repeating units is various, and as shown in fig. 2 and 9, in some embodiments, each repeating unit includes one red sub-pixel, one blue sub-pixel, and two green sub-pixels; an orthographic projection of at least a portion of the grid body on the substrate is located between orthographic projections of the first openings of the two green sub-pixels on the substrate.
Specifically, in one repeating unit, the minimum distance between the anode patterns 4 corresponding to the adjacent green sub-pixels is generally about 15 μm, so that the orthographic projection of at least part of the grid main body on the substrate can be set between the orthographic projections of the two green sub-pixels on the substrate, and the width of the grid main body in the direction perpendicular to the extending direction of the grid main body is set to be about 5 μm, which can ensure good shunting action of the first electrode 2 and also can avoid short circuit between the first electrode 2 and the anode patterns 4.
In some embodiments, as shown in fig. 9, the plurality of repeating units are arranged in an array, and in each of the repeating units, the two green sub-pixels are arranged along a first direction, the red sub-pixel is located at a first side of the two green sub-pixels, the blue sub-pixel is located at a second side of the two green sub-pixels, the first side and the second side are opposite to each other along a second direction, and the second direction is perpendicular to the first direction.
Illustratively, the first direction includes a Y direction, and the second direction includes an X direction, and when the repeating unit adopts the above structure, it is formed in a GGRB pixel arrangement manner; further, as shown in fig. 2, in this pixel arrangement, the first electrode 2 may be disposed between the anode connection via1 corresponding to the blue sub-pixel and the anode connection via2 corresponding to the green sub-pixel, without being limited thereto.
It should be noted that the anode connection holes corresponding to each anode pattern 4 included in the display substrate are all arranged in the row and column direction, and the vias in the same row are substantially aligned and have substantially the same pitch.
As shown in fig. 13a and 13b, for example, in the second direction, the green sub-pixels 103 are disposed adjacent to each other in pairs; a red sub-pixel 101 and a blue sub-pixel 102 are arranged between two arbitrarily close pairs of green sub-pixels 103.
Namely: all the green sub-pixels 103 in the second direction are paired two by two, and the green sub-pixels 103 in each pair are adjacently disposed.
On this basis, for example, one red sub-pixel 101 and one blue sub-pixel 102 between two pairs of green sub-pixels 103 which are arbitrarily close are oppositely disposed in the first direction.
Here, since the red sub-pixel 101 and the blue sub-pixel 102 are each disposed between the two pairs of green sub-pixels 103 that are close in the second direction, the requirement that the sub-pixel density is 1.5 times the pixel density can be satisfied. The number ratio of the red sub-pixel 101, the green sub-pixel 103 and the blue sub-pixel 102 is 1:2: 1.
In the second direction, the green sub-pixels 103 are arranged in pairs adjacent to each other; the placement of one red sub-pixel 101 and one blue sub-pixel 102 between any two adjacent pairs of green sub-pixels 103 should ensure that the sub-pixel density is 1.5 times the pixel density and that the virtual pixel array is evenly distributed in the first and second directions. For example, two-by-two adjacent pairs of green sub-pixels form a plurality of pairs of green sub-pixels arranged in the second direction. For example, two green sub-pixels in each of the green sub-pixel pairs are arranged along the second direction.
The embodiment of the disclosure sets all the green sub-pixels 103 located in the second direction as a pair of adjacent pixels, and when an FMM evaporation process is used to prepare O L ED, the color layers of the two green sub-pixels 103 in each pair can be connected together, and the green light emitting layers of the two green sub-pixels 103 in each pair are formed through one evaporation hole of the FMM, so that the process difficulty of preparing the color layers of the green sub-pixels 103 is reduced to a certain extent.
Further, in the embodiment of the present disclosure, the adjacent green sub-pixels 103 may be arranged side by side in the second direction, the position of the green sub-pixels 103 may be finely adjusted to achieve uniform distribution of the virtual pixel array, and a certain distance is set between the two most adjacent green sub-pixels 103, so that the process difficulty is reduced, and the smoothness and continuity of the horizontal and vertical lines of the center of the bright spot are ensured to the greatest extent under the condition of high resolution (as shown by the dotted lines in fig. 13a and 13 b).
In some examples, as shown in fig. 13a and 13b, the red subpixel 101 and the blue subpixel 102 are each hexagonal in shape, with three sets of opposing sides of the hexagon all parallel.
Each green sub-pixel 103 is in the shape of a pentagon, the pentagon comprises a group of parallel opposite sides and a vertical side, and the vertical side is perpendicular to the group of parallel opposite sides; wherein the vertical edges in each pair of green sub-pixels 103 are adjacently located.
A set of longer parallel opposing sides in the red sub-pixel 101 and a set of longer parallel opposing sides in the blue sub-pixel 102 are parallel to a set of parallel opposing sides in the green sub-pixel 103.
Here, it should be noted that the positions of the red sub-pixel 101, the blue sub-pixel 102, and the green sub-pixel 103 in each repeating unit may be arbitrarily adjusted as long as the sub-pixel density is 1.5 times the pixel density in the first direction and the second direction of the pixel array. For example, as shown in fig. 13a, or as shown in fig. 13 b.
In the embodiment of the present disclosure, since a group of longer parallel opposite sides in the red sub-pixel 101 and a group of longer parallel opposite sides in the blue sub-pixel 102 are parallel to a group of parallel opposite sides in the green sub-pixel 103, on one hand, the opening of each FMM can adopt a design close to a regular hexagon, which is beneficial to FMM design; on the other hand, when the sub-pixels are evaporated by adopting the FMM evaporation process, the FMM tensioning force mainly acts on the long edge, so that damage to the FMM can be avoided, and the tensioning yield is guaranteed.
For example, as shown in fig. 13a and 13b, the red and blue subpixels in each repeating unit group are arranged in a first direction, and the pair of green subpixels are arranged in a second direction. In addition, the red and blue sub-pixel and green sub-pixel pairs may be arranged in the first direction, or the green sub-pixel pair may be disposed between one red sub-pixel and one blue sub-pixel.
As shown in fig. 13a and 13b, a plurality of repeating units are arranged in a first direction to form a repeating unit group (row). The dashed line in the first direction in the figure represents, for example, the centre line of the repeating unit group. The plurality of repeating unit groups are arranged in the second direction, thereby forming an entire pixel arrangement structure.
For example, in the above-described pixel arrangement structure, the adjacent repeating unit groups are shifted from each other in the first direction, that is, the adjacent repeating unit groups are shifted by a certain amount in the first direction, and therefore, the same color sub-pixels in the adjacent repeating unit groups are not aligned in the second direction. In some examples, the adjacent repeating unit groups are offset in the first direction by half the size of the repeating unit in the first direction. For example, the dimension of the repeating unit in the first direction is the pitch of the repeating unit in the first direction.
As shown in fig. 13a and 13b, the pixels in the odd-numbered row repeating unit group are arranged in the same manner, and the pixels in the even-numbered row repeating unit group are arranged in the same manner. For example, except at the edge portion of the pixel arrangement structure, the center connecting line of two green sub-pixels in each repeating unit is located between the centers of two adjacent red and blue sub-pixels in the adjacent repeating unit group. In addition, the edges of the two green sub-pixels are located inside the outer edges of the two adjacent red and blue sub-pixels, where the outer edges refer to the edges of the two sub-pixels opposite to each other along the first direction. That is, in the first direction, the extent of the extension of one green sub-pixel pair in the first direction is not greater than the extent of the extension of the above-described two adjacent red and blue sub-pixels in the first direction.
For example, for the above pixel array structure, the pixel number ratio of red, blue and green is 1:1: 2. One red and one green sub-pixel constitute one pixel, and one blue and one green sub-pixel constitute one pixel. The embodiments of the present disclosure are not particularly limited with respect to the specific combination. For example, one red green sub-pixel and one green sub-pixel in one repeating unit form one pixel, and one blue sub-pixel and the other green sub-pixel form the other pixel. Or, for a pair of green sub-pixels in the same repeating unit, one green sub-pixel and one red sub-pixel in the repeating unit form one pixel, and the other green sub-pixel and one blue sub-pixel in the adjacent repeating unit form one pixel.
For example, as shown in fig. 13a and 13b, the green sub-pixels are arranged in the second direction, and the red and blue sub-pixels have a size in the second direction larger than that in the first direction
As shown in fig. 10, in some embodiments, each repeating unit includes one red sub-pixel, one blue sub-pixel, and one green sub-pixel; the plurality of repeating units are distributed in an array, the plurality of repeating units can be divided into a plurality of columns of repeating units, each column of repeating units comprises a plurality of repeating units arranged along a first direction (such as a Y direction), each column of repeating units can be divided into two columns of sub-pixels, one column of sub-pixels comprises a plurality of red sub-pixels and a plurality of blue sub-pixels, the red sub-pixels and the blue sub-pixels are alternately arranged along the first direction, and the other column of sub-pixels comprises a plurality of green sub-pixels arranged along the first direction.
Specifically, when the repeating unit adopts the above structure, a stripe-shaped pixel arrangement is formed.
For example: the area of the main electrode of the green sub-pixel anode pattern is larger than that of the main electrode of the blue sub-pixel anode pattern, and is larger than that of the main electrode of the red sub-pixel anode pattern. For example, the area of the main electrode of one red subpixel anode pattern is larger than that of the main electrode of one blue subpixel anode pattern. For example, the size of the body electrode of one green sub-pixel anode pattern in the Y direction is larger than the size of the body electrode of one blue sub-pixel anode pattern in the Y direction, and is larger than the size of the body electrode of one red sub-pixel anode pattern in the Y direction. For example, the dimension of the main body electrode of one green subpixel anode pattern in the Y direction does not exceed the span of the main body electrode of one blue subpixel anode pattern and the main body electrode of one red subpixel anode pattern in the Y direction, that is, the main body electrode of the green subpixel anode pattern, the main body electrode of the blue subpixel anode pattern, and the main body electrode of the red subpixel anode pattern are respectively projected on a straight line along the Y direction, and the projection of the main body electrode of the green subpixel anode pattern is located between the farthest two points of the projection of the main body electrode of the blue subpixel anode pattern and the main body electrode of the red subpixel anode pattern. For example, the size of the main electrode of one green subpixel anode pattern in the X direction, the size of the main electrode of a blue subpixel anode pattern in the X direction, and the size of the main electrode of a red subpixel anode pattern in the X direction are substantially equal. For example, the size of the main electrode of the blue sub-pixel anode pattern in the X direction is substantially equal to the size of the main electrode of the red sub-pixel anode pattern in the X direction, and the ratio of the size of the main electrode of the blue sub-pixel anode pattern to the size of the main electrode of the green sub-pixel anode pattern in the X direction is 0.8 to 1.2. For example, the connection electrode of the anode pattern of the blue sub-pixel and the connection electrode of the anode pattern of the red sub-pixel are both located at a side of the anode pattern main body electrode facing the green sub-pixel. For example, the connection electrode of the anode pattern of the green sub-pixel is located between the sub-pixel row made up of the blue and red sub-pixels and the sub-pixel row made up of the green sub-pixel, and closer to the side of the anode pattern of the red sub-pixel, which is far from the anode pattern of the blue sub-pixel.
It should be noted that in the above examples, the shape, size, and position of the anode pattern of each sub-pixel are schematically shown in the drawings, and for each sub-pixel, the actual light-emitting region is defined by the first opening of the pixel defining layer. For example, the pixel defining layer is a grid structure, covers the edge of the anode pattern (for example, the anode) of each sub-pixel, and includes a plurality of first openings, each first opening exposes a portion of the anode pattern of one sub-pixel, the light emitting layer is formed at least in the plurality of first openings, a cathode is further formed on the side of the light emitting layer away from the substrate, and the cathode and the anode patterns corresponding to the first openings of the respective sub-pixels drive the light emitting layer to emit light. For example, the projection of the first opening of the pixel defining layer of each sub-pixel on the substrate is located in the projection of the anode pattern of the sub-pixel on the substrate, so the arrangement of each sub-pixel corresponds to the arrangement of the openings of the pixel defining layer and the arrangement position of the anode pattern in a one-to-one manner. For example, the pixel driving circuits of the respective sub-pixels are arrayed in a plurality of rows and columns in the X direction and the Y direction, and the pixel driving circuit structure of each sub-pixel may be substantially the same except for the size of the driving transistor and the connection electrode structure, such as a data line, a power supply line, a capacitance electrode, and the like. For example, the pixel driving circuits of the respective sub-pixels are sequentially arranged in the Y direction in the order of the pixel driving circuit of the green sub-pixel, the pixel driving circuit of the blue sub-pixel, and the pixel driving circuit of the red sub-pixel, and the pixel driving circuits of the sub-pixels of the respective rows are repeatedly arranged in the X direction.
As shown in fig. 12a, in some embodiments, in each repeating unit, the pixel driving circuits of the first color sub-pixel 110, the second color sub-pixel 120, and the third color sub-pixel 130 are sequentially arranged along the first direction (the direction indicated by the arrow in the Y direction). For example, a column of sub-pixels arranged in the X direction is sub-pixels of the same color.
For example, as shown in fig. 12a, the anode pattern of each color sub-pixel includes a main body electrode and a connection electrode, and the main body electrode of each color sub-pixel is hexagonal in shape.
For example, as shown in fig. 12a, the anode pattern 113 of the first color sub-pixel 110 includes a first body electrode 1131 and a first connection electrode 1132, the first body electrode 1131 and the first connection electrode 1132 may be of an integral structure, and the first connection electrode 1132 is connected to a driving signal output terminal of a corresponding pixel driving circuit through a connection hole 1133. The anode pattern 123 of the second color sub-pixel 120 includes a second main electrode 1231 and a second connection electrode 1232, the second main electrode 1231 and the second connection electrode 1232 may be an integral structure, and the second connection electrode 1232 is connected to the driving signal output terminal of the corresponding pixel driving circuit through the connection hole 1233. The anode pattern 133 of the third color sub-pixel 130 includes a third body electrode 1331 and a third connection electrode 1332, the third body electrode 1331 and the third connection electrode 1332 may be an integral structure, and the third connection electrode 1332 is connected to a driving signal output terminal of a corresponding pixel driving circuit through a connection hole 1333.
For example, the first connection electrode 1132 of the first color sub-pixel 110 is located at a side of the center of the first body electrode 1131 away from the data line of the sub-pixel driving circuit in the Y direction, and is located at a side of the center of the first body electrode 1131 away from the light emission control signal line of the sub-pixel driving circuit in the X direction. For example, the first connection electrode 1132 and the first body electrode 1131 of the first color sub-pixel 110 are arranged in the X direction, and the first connection electrode 1132 is located at the lower right corner of the first body electrode 1131. For example, the second connection electrode 1232 of the second color sub-pixel 120 is located at the side of the center of the second main body electrode 1231 away from the data line of the sub-pixel driving circuit in the Y direction, and is located at the side of the center of the second main body electrode 1231 close to the light emission control signal line of the sub-pixel driving circuit in the X direction. For example, the second connection electrode 1232 and the second main electrode 1231 of the second color sub-pixel 120 are arranged in the X direction, and the second connection electrode 1232 is located at the lower right corner of the first main electrode 1231. For example, the third connection electrode 1332 of the third color sub-pixel 130 and the third body electrode 1331 are arranged in the Y direction, and the third connection electrode 1332 is positioned at the right side of the third body electrode 1331, i.e., the side close to VDD in the sub-pixel driving circuit.
For example, a pixel defining layer is further disposed between adjacent sub-pixels, and the pixel defining layer includes a first opening for defining a light emitting region of each color sub-pixel. An orthographic projection of the first opening of the pixel defining layer on the substrate is located within an orthographic projection of the body electrode of the corresponding anode pattern on the substrate.
For example, each color sub-pixel further includes an organic light emitting layer on a side of the anode pattern away from the substrate. The anode pattern of each color sub-pixel is in contact with the organic light emitting layer at a first opening of the pixel defining layer, and the first opening of the pixel defining layer defines the shape of a light emitting region of the sub-pixel. For example, the anode pattern of the organic light emitting element may be disposed below the pixel defining layer, the pixel defining layer including an opening for defining a sub-pixel, the opening exposing a portion of the anode pattern, and when the organic light emitting layer is formed in the opening in the pixel defining layer, the organic light emitting layer is in contact with the anode pattern, so that the portion can drive the organic light emitting layer to emit light.
For example, the orthographic projection of the first opening of the pixel defining layer on the substrate is located within the orthographic projection of the corresponding organic light emitting layer on the substrate, i.e. the organic light emitting layer covers the first opening of the pixel defining layer. For example, the area of the organic light emitting layer is larger than the area of the corresponding first opening of the pixel defining layer, that is, the organic light emitting layer, in addition to the portion located inside the first opening of the pixel defining layer, includes at least a portion covering the solid structure of the pixel defining layer, and the organic light emitting layer is usually covered on the solid structure of the pixel defining layer at each boundary of the first opening of the pixel defining layer. It should be noted that, the above description of the organic light emitting layer pattern is based on, for example, the organic light emitting layer of each sub-pixel formed by the FMM process, and besides the FMM manufacturing process, some organic light emitting layers are film layers formed integrally in the whole display area by the open mask process, and the orthographic projection of the shape of the organic light emitting layer on the substrate is continuous, so there are necessarily a portion located in the first opening of the pixel defining layer and a portion located on the solid structure of the pixel defining layer.
Fig. 12b is a schematic diagram of the arrangement structure of the pixels shown in fig. 12 a. As shown in fig. 12a, the shape of the anode pattern of the organic light emitting element of each color sub-pixel is a hexagon. The plurality of sub-pixels may be divided into a plurality of pixel cell groups 10 arranged in an array in the X direction and the Y direction. Each pixel cell group 10 includes two columns of sub-pixels arranged in the Y direction, each column of sub-pixels including a first color sub-pixel 110, a second color sub-pixel 120, and a third color sub-pixel 130. In the X direction, two columns of sub-pixels in each pixel unit group 10 are shifted from each other by a pitch smaller than one sub-pixel, for example, two columns of sub-pixels in each pixel unit group 10 are shifted from each other by a pitch of about half a sub-pixel. For example, the sides of two adjacent sub-pixels facing each other are substantially parallel. For example, the first color sub-pixels, the second color sub-pixels and the third color sub-pixels in adjacent columns are arranged in the same order. For example, in, for example, the X (column) direction, the first color sub-pixel is located between the second color sub-pixel and the third color sub-pixel in the adjacent column, the second color sub-pixel is located between the first color sub-pixel and the third color sub-pixel in the adjacent column, and the third color sub-pixel is located between the first color sub-pixel and the second color sub-pixel in the adjacent column.
For example, in one pixel unit group 10, one first color sub-pixel in the first column and one second color sub-pixel and one third color sub-pixel adjacent to the one first color sub-pixel in the second column form one pixel unit, and one pixel point display can be realized. In one pixel unit group 10, in two adjacent pixel units, the first and second columns of sub-pixels in the first pixel unit are reversed with the first and second columns in the second pixel unit, for example, the first color sub-pixel in the first pixel unit is located in the first column, the second color sub-pixel and the third color sub-pixel are located in the second column, the first color sub-pixel in the second pixel unit is located in the second column, and the second color sub-pixel and the third color sub-pixel are located in the first column. For example, the first color sub-pixel is a blue sub-pixel, the second color sub-pixel is a red sub-pixel, and the third color sub-pixel is a green sub-pixel, and each pixel unit includes one blue sub-pixel in one column and one red sub-pixel and one green sub-pixel adjacent to the blue sub-pixel in an adjacent column.
For example, the area of the light emitting region of one blue sub-pixel is larger than the area of the light emitting region of one red sub-pixel or one green sub-pixel. For example, the anode pattern area of one blue sub-pixel is larger than that of one red sub-pixel or one green sub-pixel. For example, the shape of the body electrodes of the anodes of the first color sub-pixel and the third color sub-pixel is substantially a regular hexagon, and the shape of the body electrode of the anode of the second color sub-pixel is a non-regular hexagon and includes two axes of symmetry whose dimension in the X direction is larger than that in the Y direction.
For example, as shown in fig. 12a, the first body electrode 1131 of the anode pattern 113 of the first color sub-pixel 110 covers the driving transistor of the first color sub-pixel 110, the second body electrode 1231 of the anode pattern 123 of the second color sub-pixel 120 does not substantially overlap or partially overlap with the driving transistor of the second color sub-pixel 120, and the third body electrode 1331 of the anode pattern 133 of the third color sub-pixel 130 does not overlap with the driving transistor of the third color sub-pixel 130.
For example, as shown in fig. 12a, the first body electrode 1131 of the first color sub-pixel 110 (e.g., blue sub-pixel) overlaps with the scan line and the emission control signal line; the second body electrode 1231 of the second color sub-pixel 120 (e.g., red sub-pixel) overlaps the scan line and the reset control signal line; the third body electrode 1331 of the third color sub-pixel 130 (e.g., a green sub-pixel) overlaps with the light emission control signal line, the reset control signal line of the next row of pixel driving circuits, and the reset power signal line of the next row of pixel driving circuits. For example, the third body electrode 1331 of the third color sub-pixel 130 (e.g., a green sub-pixel) overlaps with the pixel driving circuit area of the next row of the first color sub-pixel (e.g., a blue sub-pixel) adjacent thereto.
For example, the first body electrode 1131 of the first color sub-pixel 110 overlaps with a portion of the driving transistor of the adjacent third color sub-pixel 130, and the first body electrode 1131 of the first color sub-pixel 110 overlaps with the data line and the shielding line of the pixel driving circuit of the adjacent second color sub-pixel 120. The second body electrode 1231 of the second color sub-pixel 120 does not overlap with the data line in its pixel driving circuit, and overlaps with both the first power supply signal line in its pixel driving circuit and the first power supply signal line and the data line in the pixel driving circuit of the adjacent third color sub-pixel 130. The third body electrode 1331 of the third color sub-pixel 130 overlaps both the data line and the first power supply signal line in its pixel driving circuit and overlaps the first power supply signal line in the pixel driving circuit of the adjacent second color sub-pixel 120.
For example, as shown in fig. 12a, a first connection electrode 1132 connected to a first body electrode 1131 of the first color sub-pixel 110 is disposed at a side close to the next row reset control signal line; a second connection electrode 1232 connected to the second main electrode 1231 of the second color sub-pixel 120 and arranged on one side close to the next row of reset control signal lines; a third connection electrode 1332 connected to the third body electrode 1331 of the third color sub-pixel 130 is disposed at a side thereof adjacent to the second emission control transistor.
As shown in fig. 12b, for the above-mentioned pixel layout structure, when the first electrode 2 is disposed, there are various layout manners for the first electrode 2, and for example, the first electrode 2 may be disposed between the anode patterns corresponding to the adjacent sub-pixels; but is not limited thereto.
The embodiment of the utility model provides a still provide a display device, including the display substrate that above-mentioned embodiment provided.
In the display substrate provided by the above embodiment, the second electrode 3 is disposed in the non-display area, the first electrode 2 with the mesh structure is disposed in the pixel interval area in the display area, and the first electrode 2 and the second electrode 3 are disposed to be electrically connected, so that when the first electrode 2 and the second electrode 3 are used together as VSS in the display substrate, the resistance of VSS can be greatly reduced, the voltage drop of VSS can be reduced, the voltage difference between VSS and the power signal line VDD in the display substrate can be reduced, and the power consumption of the display substrate can be better reduced. It is noted that according to the IR-Drop simulation results, the VSS Drop can be reduced by about 0.5V. Moreover, since the current on VSS can be dispersed over the first electrode 2 and the second electrode 3, the local heat generation phenomenon caused by the large current on VSS is well improved. Meanwhile, because the embodiment of the present invention provides a display substrate, in which the first electrode 2 and the second electrode 3 are used as VSS in common, the width of the second electrode 3 located in the non-display region can be reduced appropriately, and the width of the positive power signal line VDD included in the display substrate can be increased appropriately, so that the local heat generation phenomenon caused by the large current on VDD can be effectively improved. In addition, since the first electrode 2 is disposed in the pixel spacing area, and an orthographic projection of the first electrode 2 on the base of the display substrate does not overlap with an orthographic projection of the pixel opening area on the base, the first electrode 2 does not affect the pixel opening ratio of the display substrate.
Therefore, the embodiment of the present invention provides a display device including the above display substrate, which has the above beneficial effects, and is not repeated herein.
The display device may be: any product or component with a display function, such as a television, a display, a digital photo frame, a mobile phone, a tablet computer and the like.
In the method for manufacturing the display substrate provided by the above embodiment, the display substrate includes a display area and a non-display area located at the periphery of the display area, and the display area includes a plurality of pixel opening areas and a pixel spacing area located at the periphery of the pixel opening areas; the manufacturing method comprises the following steps:
manufacturing a first electrode 2 with a net structure, wherein at least part of the first electrode 2 is positioned in the pixel spacing area, and the orthographic projection of the first electrode on the substrate of the display substrate is not overlapped with the orthographic projection of the pixel opening area on the substrate;
and manufacturing a second electrode 3 electrically connected with the first electrode 2, wherein the second electrode 3 is positioned in the non-display area.
In the display substrate manufactured by the manufacturing method, the second electrode 3 is arranged in the non-display area, the first electrode 2 with the net structure is arranged in the pixel interval area in the display area, and the first electrode 2 and the second electrode 3 are arranged to be electrically connected, so that when the first electrode 2 and the second electrode 3 are jointly used as VSS in the display substrate, the resistance of the VSS can be greatly reduced, the voltage drop of the VSS is reduced, the voltage difference between the VSS and the power signal line VDD in the display substrate is reduced, and the power consumption of the display substrate is better reduced. It is noted that according to the IR-Drop simulation results, the VSS Drop can be reduced by about 0.5V. Moreover, since the current on VSS can be dispersed over the first electrode 2 and the second electrode 3, the local heat generation phenomenon caused by the large current on VSS is well improved. Meanwhile, in the display substrate manufactured by the manufacturing method, when the first electrode 2 and the second electrode 3 are used as VSS in common, the width of the second electrode 3 in the non-display area can be reduced appropriately, and the width of the positive power supply signal line VDD included in the display substrate can be increased appropriately, so that the local heat generation phenomenon caused by the large current on VDD can be effectively improved. In addition, since the first electrode 2 is disposed in the pixel spacing area, and an orthographic projection of the first electrode 2 on the base of the display substrate does not overlap with an orthographic projection of the pixel opening area on the base, the first electrode 2 does not affect the pixel opening ratio of the display substrate.
In some embodiments, the step of fabricating the first electrode 2 specifically comprises:
and simultaneously forming the first electrode 2 and an anode pattern 4 in the display substrate by the same composition process, wherein the first electrode 2 is insulated from the anode pattern, the anode pattern is in one-to-one correspondence with the plurality of pixel opening areas, and the orthographic projection of the pixel opening areas on the substrate is positioned inside the orthographic projection of the corresponding anode pattern on the substrate.
Specifically, a conductive material film may be formed by using a conductive material, a photoresist may be formed on the conductive material film, and then a series of processes such as exposure, development, and etching may be performed to simultaneously form the first electrode 2 and the anode pattern 4 in the display substrate.
The first electrode 2 and the anode pattern 4 can be formed simultaneously in the same composition process, so that the manufacturing process of the display substrate is simplified well, and the manufacturing cost is saved.
As shown in fig. 7, in some embodiments, the step of manufacturing the first electrode 2 and the second electrode 3 specifically includes:
making a first conductive pattern 31 of the second electrode 3 in the non-display area; the first conductive pattern 31 includes: a ring portion 310 surrounding the display area and having an opening, the opening of the ring portion 310 having a first end and a second end; a first wire inlet portion 311 electrically connected to the first end portion; and a second wire inlet portion 312 electrically connected to the second end portion;
forming a flat layer 81 on a side of the first conductive pattern 31 opposite to the base of the display substrate, and patterning the flat layer 81 to expose at least a portion of the annular portion 310;
on the side of the flat layer 81 opposite to the substrate, a second conductive pattern 32 of the second electrode 3, the first electrode 2 and an anode pattern 4 in the display substrate are simultaneously formed through a one-time patterning process; wherein the second conductive pattern 32 is electrically connected to the annular portion 310 exposed by the planarization layer 81 and directly electrically connected to the first electrode 2, and the first electrode 2 is insulated from the anode pattern 4.
Specifically, the first conductive pattern 31 may be made of a source-drain metal layer, that is, the same material as the first electrode and the second electrode of each transistor in the pixel driving circuit; the second conductive pattern 32 may be made of the same material in the same layer as the first electrode 2, and further, the second conductive pattern 32 may be made of the same material in the same layer as the first electrode 2 and the anode pattern 4.
Referring further to fig. 1b, 6 and 7, the specific shape of the first conductive pattern 31 is various, and for example, the first conductive pattern 31 includes the annular portion 310 (having a width of H2 as shown in fig. 6), the first line incoming portion 311 and the second line incoming portion 312, the annular portion 310 surrounds the display area, and the opening of the annular portion 310 faces the bonding position of the driver chip in the display substrate. In some embodiments, the display area is approximately a rectangular area, and the opening of the ring portion 310 and the bonding position of the driver chip in the display substrate are located on the same side of the display area, for example, a short side of the rectangle. The first wire inlet portion 311 and the second wire inlet portion 312 may be electrically connected with the flexible circuit board for receiving a signal provided by the flexible circuit board.
It is noted that the annular portion 310, the first wire inlet portion 311 and the second wire inlet portion 312 may be formed as an integral structure, but are not limited thereto.
With continued reference to fig. 1b, 6, and 7, the second conductive pattern 32 may have a variety of specific shapes, and for example, the second conductive pattern 32 may have a circular shape (e.g., having a width of H1, as shown in fig. 6); alternatively, the second conductive pattern 32 may include two sub-patterns oppositely disposed, wherein one sub-pattern is located at the left side of the display area and the other sub-pattern is located at the right side of the display area; alternatively, the second conductive pattern 32 may be U-shaped, that is, the second conductive pattern 32 may include portions located on the left, right, and lower sides of the display area.
It should be noted that, as for the width H1 and the width H2 in fig. 6, the widths of the ring portion 310 and the second conductive pattern 32 on the display panel are only exemplarily shown, and in other embodiments, the widths of the ring portion 310 and the second conductive pattern 32 at different positions of the display panel may be the same or different, and the widths refer to the widths in the extending direction perpendicular to the ring portion 310 and the second conductive pattern 32. For example, the portion of the ring portion 310 on the left side and the portion on the right side of the display panel may have the same width, and the portion of the ring portion 310 on the upper side and the lower side of the display panel may have the same width; the second conductive pattern 32 may be similarly provided, and will not be described in detail herein.
Taking the second conductive pattern 32 as an annular shape, it may be configured that there is the first overlap region existing between the orthographic projection of the second conductive pattern 32 on the substrate and the orthographic projection of the annular portion 310 on the substrate, for example, the orthographic projection of the first overlap region on the substrate is in an annular shape with an opening, and the orthographic projection of the first overlap region on the substrate can be surrounded by the orthographic projection of the portion of the annular portion 310 on the substrate, which is not overlapped by the second conductive pattern 32; when the first overlap region is configured as described above, the second conductive pattern 32 further includes a portion that does not overlap with the annular portion 310, and in an orthogonal projection of the portion on the substrate, a portion can be surrounded by an orthogonal projection of the first overlap region on the substrate, and another portion is located at an opening of the orthogonal projection of the first overlap region on the substrate.
In the first overlapping region, the specific electrical connection manner of the second conductive pattern 32 and the annular portion 310 is various, and for example, a first via hole is formed on the first overlapping region, so that the second conductive pattern 32 is electrically connected with the annular portion 310 through the first via hole; the specific structure of the first via hole is various, for example: the orthographic projection of the first via hole on the substrate can be in a ring shape with an opening, the opening of the ring shape is overlapped with the opening of the ring-shaped part 310, the extending direction of other parts of the ring shape is approximately the same as the extending direction of the ring-shaped part 310, the part of the ring-shaped first via hole, which is positioned at the upper left corner of the display panel, is shown in fig. 6, and X1 represents the width of the part in the direction perpendicular to the extending direction of the part; it should be noted that the width of the annular first via hole in the direction perpendicular to the extending direction of the first via hole can be set according to actual needs, and the width can be the same or different at different parts of the annular first via hole.
Or the first via hole may also include a plurality of mutually independent sub-via holes, and the specific distribution manner of the plurality of sub-via holes is various, for example, the plurality of sub-via holes are uniformly distributed in the first overlapping area; or the plurality of sub-via holes are sequentially distributed at intervals along the extending direction of the first overlapping area; or the plurality of sub-via holes are divided into a plurality of groups of sub-via holes, and the plurality of groups of sub-via holes are correspondingly distributed at different positions of the first overlapping area.
It is worth noting that the sizes of the plurality of sub-via holes can be set according to actual needs, and only the orthographic projections of the plurality of sub-via holes on the substrate are required to be located in the first overlapping area.
It should be noted that, as shown in fig. 6 and 7, the annular portion 310 and the second conductive pattern 32 are arranged in different layers, and an insulating layer is arranged between the annular portion 310 and the second conductive pattern 32, and exemplarily, the insulating layer includes a flat layer 81, and the first via X1 is formed on the flat layer 81 and penetrates through the flat layer 81.
The connection manner of the first electrode 2 and the second conductive pattern 32 is various, for example, the first electrode 2 and the annular second conductive pattern 32 are connected in a plurality of directions, as shown in fig. 1b, 6 and 7, and the X4 portion of the first electrode 2 located in the non-display area in fig. 6 and 7 can be connected to the annular second conductive pattern 32 in four directions, i.e., up, down, left and right.
Note that, the direct electrical connection between the first electrode 2 and the second conductive pattern 32 includes: the first electrode 2 and the second conductive pattern 32 are of an integral structure; or the first electrode 2 extends from the display area to the non-display area and continues to extend in the direction far away from the display area to form a ring-shaped second conductive pattern 32; or a ring-shaped second conductive pattern 32 formed by connecting respective end points of the mesh structure of the first electrode 2 away from the inside of the display region.
In the display device provided in the above embodiment, by disposing the second electrode 3 including the first conductive pattern 31 and the second conductive pattern 32, and disposing the second conductive pattern 32 and the first electrode 2 in the same layer and the same material, the following technical effects can be achieved:
the second conductive pattern 32 can be formed in the same patterning process as the first electrode 2, and at the joint of the first electrode 2 and the second conductive pattern 32, the first electrode 2 and the second conductive pattern 32 can be directly electrically connected without adding an additional via design, i.e., without a cross-line-transfer layer.
It should be noted that, as shown in fig. 8, the manufacturing process of the display Substrate may include sequentially forming, on a Substrate (which may include a first polyimide layer, a Barrier layer, and a second polyimide layer, which are sequentially stacked, a Buffer layer Buffer, a Barrier layer, an Active layer, a first insulating layer GI1, a first Gate metal layer Gate1, a second insulating layer GI2, a second Gate metal layer Gate2, a third insulating layer I L D, a source/drain metal layer SD, a planarization layer 81 (i.e., P L N), an Anode layer Anode, a pixel defining layer 80 (i.e., PD L), and a spacer 82 (i.e., PS) layer, which are stacked in a direction away from the Substrate, wherein the first Gate metal layer Gate1, the second Gate metal layer Gate2, the source/drain metal layer, and the Anode layer are all manufactured by at least one of a conductive layer of metal, alloy, or metal oxide, i.e., a step 4 of manufacturing processes.
As shown in FIG. 1b and FIG. 1c, the first electrode 2 is electrically connected to the ring-shaped second conductive pattern 32 from multiple directions, so that the current on the second electrode 3 does not flow into the chip of the display substrate from a fixed position of the display substrate PN L, for example, the corner 33 of the display substrate, but is dispersed into the grid-shaped first electrode 2, and the ring-shaped second conductive pattern 32 and the first conductive pattern 31 are in the VSS signal transmission, thereby improving the local heat generation problem generated at the corner 33 of the display substrate.
In some embodiments, the method of making further comprises:
manufacturing a pixel defining layer 80 on a side of the anode pattern 4 opposite to the base of the display substrate, wherein the pixel defining layer 80 includes a third via, a plurality of first openings 86 and a plurality of second vias 84, the first openings 86 correspond to the anode patterns 4 one by one, the first openings 86 can expose at least a portion of the corresponding anode patterns 4, the second vias 84 can expose a portion of the first electrode 2, and the third vias can expose a portion of the second conductive patterns 32 in the second electrode 3;
forming a sacrificial pattern 9 on the surface of the exposed first electrode 2 opposite to the substrate;
forming an organic light emitting material layer 83, wherein the organic light emitting material layer 83 includes a fourth portion and a fifth portion, the fourth portion covers at least the anode pattern 4 and the pixel isolation structure in the pixel defining layer 80, the fifth portion covers the sacrificial pattern 9, and the fourth portion and the fifth portion are independent from each other;
removing the sacrificial pattern 9 and the fifth portion of the organic light emitting material layer 83 to expose a portion of the first electrode 2;
a third electrode 5 is formed on a side of the organic light emitting material layer 83 facing away from the substrate, and the third electrode 5 is coupled to the exposed second conductive pattern 32 and a portion of the first electrode 2.
Specifically, the second via hole 84 penetrates through the pixel defining layer 80 located in the pixel space, or the pixel defining layer 80 and the organic light emitting material layer 83, the third via hole penetrates through the pixel defining layer 80 located in the non-display region, and the specific positions, the number and the size of the second via hole 84 and the third via hole can be set according to actual needs, for example, the design is performed according to the structure of the pixel defining layer, the spatial layout of the first electrode, the contact resistance, the aperture ratio and other factors.
The second via 84 can be formed by L ift-off process (a lift-off process), which includes the following steps:
as shown in fig. 11a to 11e, after the driving circuit layer 85 is formed on the substrate, the anode pattern 4 and the first electrode 2 are formed on the side of the driving circuit layer facing away from the substrate, and then the pixel defining layer 80 and the spacer 82 are continuously formed.
The driving circuit layer 85 is a structure for implementing the driving circuit shown in fig. 3, and may include an active layer, a gate insulating layer, a gate metal layer, an interlayer insulating layer, a source/drain metal layer, and the like.
The pixel defining layer 80 is generally a mesh structure, in which a plurality of first openings 86 and a pixel isolation structure (located in a pixel spacer) surrounding the plurality of first openings 86 are formed, and a plurality of second vias 84 and a plurality of third vias (e.g., via X3 in fig. 6) are formed in the pixel isolation structure. Inside the display area, the first openings 86 correspond to the anode patterns 4 one to one, the pixel isolation structures cover edges of the anode patterns 4, and the first openings 86 can expose at least portions of the corresponding anode patterns 4. The first electrode 2 may be provided in the same layer of the same material as the anode pattern 4. The first electrode 2 is located on a side of the pixel isolation structure close to the substrate, for example, the pixel isolation structure covers the first electrode 2 and the second via 84 in the pixel isolation structure can expose a portion of the first electrode 2. The second conductive pattern 32 may be provided in the same layer as the anode pattern 4. For example, the second conductive pattern 32 is located on the side of the pixel isolation structure close to the substrate, and the third via hole can expose a portion of the second conductive pattern 32 in the second electrode 3.
It is further noted that the spacers 82 can be formed simultaneously with the pixel defining layer 80 in a single patterning process, and particularly, a half tone mask (half tone mask) can be used.
Depositing and forming a sacrificial material layer on the substrate with the spacers 82, forming photoresist on the surface of the sacrificial material layer opposite to the substrate, and forming a sacrificial pattern 9 in the second through hole 84 through processes of exposure, development, etching and the like; in more detail, the process flow for fabricating the sacrificial layer 9 is as follows: forming a sacrificial material layer by adopting an organic material, forming a negative photoresist layer on one side of the sacrificial material layer, which is opposite to the substrate, exposing the negative photoresist layer by utilizing a mask plate to form a negative photoresist reserved region and a negative photoresist removing region, wherein the negative photoresist reserved region corresponds to the region where the sacrificial pattern 9 is located, the negative photoresist removing region corresponds to other regions except the region where the sacrificial pattern 9 is located, removing the negative photoresist layer located in the negative photoresist removing region, and performing wet etching on the sacrificial material layer by taking the reserved negative photoresist layer as a mask to form the sacrificial pattern 9 with an inverted trapezoid cross section.
It should be noted that it is desirable to ensure that the layer (the first electrode 2) immediately below the sacrificial pattern 9 is flat, which is more advantageous for the lift-off process.
In addition, the specific forming position of the sacrificial pattern 9 is related to the contact position between the first electrode 1 and the third electrode 5, that is, the specific forming position of the sacrificial pattern 9 is related to the forming position of the second via 84, when the second via 84 is located in the pixel spacing region, the sacrificial pattern 9 is located in the pixel spacing region, and when the second via 84 is located in the non-display region, the sacrificial pattern 9 is located in the non-display region.
The organic light emitting material layer 83 is formed by evaporation, and the organic light emitting material layer 83 may cover the exposed portion of the anode pattern 4 by the first opening 86, and may also cover the second via hole 84 and the spacer 82. The organic light emitting material layer 83 further includes a fourth portion covering the pixel isolation structure and a portion of the first electrode 2 exposed by the second via hole 84, and a fifth portion covering the sacrificial pattern 9 in the second via hole 84, which are disconnected at an edge of the sacrificial pattern 9 in the second via hole 84 such that the fourth and fifth portions are independent from each other. It is noted that the organic light emitting material layer 83 with the above structure can emit white light, and in this case, as shown in fig. 11c and 5, color resist patterns (e.g., red color resist pattern R, green color resist pattern G, blue color resist pattern B, etc.) can be formed at the corresponding positions of the first openings 86. In addition, when the white organic light emitting material layer 83 is formed, the white organic light emitting material layer 83 may be formed on both the upper and lower layers of the color set pattern. In addition, a color organic light emitting material layer may be formed only in the first opening 86, such as: a red organic light emitting material layer is formed in some of the first openings, a green organic light emitting material layer is formed in other ones of the first openings, and a blue organic light emitting material layer is formed in the remaining ones of the first openings.
And then, immersing the substrate on which the organic light-emitting material layer 83 is formed into stripping liquid, standing for 0.5-2 min, taking out, then, moderately inclining the substrate to facilitate the sacrificial pattern 9 to fall off, and simultaneously carrying away the photoresist on the sacrificial surface and the fifth part of the organic light-emitting material layer 83. The stripping solution may be a fluoroether solvent capable of dissolving the sacrificial layer material without damaging the organic light emitting material layer 83.
Then, the third electrode 5 is continuously evaporated, and a first portion of the third electrode 5 covers the plurality of pixel opening regions (i.e., the first openings 86); a second portion of the third electrode 5 is positioned in the pixel spacer and can be electrically connected to the first electrode 2 through the second via 84, and a third portion of the third electrode 5 can be coupled to the second conductive pattern 32 of the second electrode 3 through a third via.
In the display substrate provided in the above embodiment, based on a lift-off process, the first electrode 2 is proposed to be used as an auxiliary cathode, and since the first electrode 2 and the anode pattern 4 are fabricated in the same layer, the first electrode 2 is a metal film layer closest to the cathode, and the difficulty in implementing interconnection between the first electrode 2 and the cathode is low in the process.
In the display substrate manufactured by the manufacturing method, the reasonable layout of the first electrode 2 is realized by utilizing the gap space between the anode patterns 4 or reasonably adjusting the positions of the anode patterns 4, and the first electrode is interconnected with the upper layer of cathode, which is equivalent to introducing a layer of auxiliary electrode connected with the cathode in parallel in the display substrate, so that the resistance of the cathode can be effectively reduced, and the problem of cathode IR Drop is solved.
Moreover, VSS current paths are changed from 2 dimensions to 3 dimensions, namely VSS current can be converged onto the second electrode 3 from the cathode to the periphery and then flows into the chip, and also can be converged onto the chip through the first electrode 2, namely upper and lower layers of current paths are formed in the cathode current in the display area.
In addition, it is worth noting that when only the orthographic projection of the third portion of the third electrode 5 on the substrate and the orthographic projection of the first electrode 2 on the substrate are provided with a third overlapping region, and the third portion of the third electrode 5 is electrically connected with the second conductive pattern 32 of the second electrode 3 through a third via hole arranged in the third overlapping region, the third electrode 5 has no overlapping region with the first electrode 2 in the display region, and this way, the existing manufacturing process can be completely compatible, and no additional process flow is required.
Referring to fig. 14a, 14b and 14c, an embodiment of the present invention provides a display substrate, including: the cathode structure comprises a substrate, and an auxiliary cathode layer 6, an anode layer and a cathode layer 51 which are sequentially stacked on the substrate along the direction far away from the substrate; the anode layer comprises a plurality of anode patterns 4 arranged at intervals, and an anode interval area is arranged between every two adjacent anode patterns 4; an area where an orthogonal projection of the auxiliary cathode layer 6 on the substrate and an orthogonal projection of the cathode layer 51 on the substrate overlap is an auxiliary overlapping area, and the auxiliary cathode layer 6 and the cathode layer 51 are electrically connected through a connecting Via3 disposed in the auxiliary overlapping area. The orthographic projection of the connecting Via3 on the substrate is located inside the orthographic projection of the anode spacing region on the substrate.
Specifically, the anode layer and the cathode layer 51 of the display substrate are at least partially stacked, an organic light emitting material layer is disposed between the anode layer and the cathode layer 51, and when the display substrate is in operation, a voltage is applied between the anode layer and the cathode layer 51 to drive the organic light emitting material layer to emit light. The non-display area of the display substrate is further provided with a VSS trace, which is electrically connected to the cathode layer 51 and is used for providing a first voltage signal for the cathode layer 51, for example: a negative voltage signal.
An insulating layer is arranged between the auxiliary cathode layer 6 and the anode layer, and exemplarily, the insulating layer may comprise a flat layer 81; an auxiliary overlapping area is formed by the orthographic projection of the auxiliary cathode layer 6 on the substrate and the orthographic projection of the cathode layer 51 on the substrate, the auxiliary cathode layer 6 is electrically connected with the cathode layer 51 through a connecting Via Via3, the connecting Via Via3 penetrates through the film layer between the auxiliary cathode layer 6 and the cathode layer 51, and the orthographic projection of the connecting Via Via3 on the substrate is located in the auxiliary overlapping area. Further, the orthographic projection of the connection Via3 on the substrate may be located inside the orthographic projection of the anode spacing region on the substrate, so that the orthographic projection of the connection Via3 on the substrate does not overlap with the orthographic projection of the anode pattern 4 on the substrate, thereby avoiding the problem that the cathode layer 51 is short-circuited with the anode pattern 4 when electrically connected with the auxiliary cathode layer 6 through the connection Via 3.
According to above-mentioned display substrate's concrete structure can know, the embodiment of the utility model provides an among the display substrate, through setting auxiliary cathode layer 6 with cathode layer 51 is parallelly connected, fine reduction cathode layer 51's resistance, simultaneously, because cathode layer 51 with VSS electricity among the display substrate is connected to make the resistance greatly reduced of this VSS, make the voltage drop of VSS reduce, thereby reduce the pressure differential between VSS and the power signal line VDD among the display substrate, better reduction display substrate when being applied to the display screen, the consumption of display screen. It is worth noting that according to the IR-Drop simulation result, the VSS voltage Drop can be reduced by 30% -50% of the original voltage Drop.
It should be noted that although VDD and the auxiliary cathode layer 6 are overlapped in fig. 14a, VDD may be made of a first source-drain metal layer, and the auxiliary cathode layer 6 may be made of a second source-drain metal layer, so that VDD and the auxiliary cathode layer 6 are arranged in different layers, and short circuit between VDD and the auxiliary cathode layer 6 is avoided.
As shown in fig. 14b and 14c, in some embodiments, the auxiliary cathode layer 6 is formed in a mesh structure, and an orthogonal projection of the auxiliary cathode layer 6 on the substrate is located inside an orthogonal projection of the anode spacing region on the substrate.
Specifically, the specific structure of the auxiliary cathode layer 6 is various, and the auxiliary cathode layer 6 is formed as a plurality of transverse routing structures, a plurality of longitudinal routing structures, or a mesh structure, for example. When the auxiliary cathode layer 6 is formed into a mesh structure, the flexibility of the specific layout position and the extending direction of the mesh main body included in the mesh structure is high, so that the auxiliary cathode layer 6 of the structure is more favorable for avoiding short circuit between the auxiliary cathode and other conductive patterns arranged on the same layer of the auxiliary cathode, and when the auxiliary cathode layer 6 is formed into the mesh structure, the layout space of the auxiliary cathode layer 6 is larger, thereby being more favorable for reducing the layout difficulty of the auxiliary cathode.
The orthographic projection of the auxiliary cathode layer 6 on the substrate is arranged in the orthographic projection of the anode interval area on the substrate, so that the orthographic projection of the auxiliary cathode layer 6 on the substrate is not overlapped with the orthographic projection of the anode pattern 4 on the substrate, the anode pattern 4 is not affected by a step difference formed by the auxiliary cathode layer 6, the flatness of the anode pattern 4 is ensured, and the color separation phenomenon easily generated when the display substrate is displayed is improved.
It is noted that, when actually laying out the auxiliary cathode layer 6, besides the above-mentioned laying out manner, it is also allowable that there is a small overlapping area between the orthographic projection of the auxiliary cathode layer 6 on the substrate and the orthographic projection of the anode pattern 4 on the substrate. Exemplarily, the area of the overlap region is less than 10% of the area of the anode pattern 4; or an overlapping area formed between one anode pattern 4 and the auxiliary cathode layer 6 can be located at opposite sides of the anode pattern 4 and may be formed in a symmetrical structure.
With continued reference to fig. 14b, in some embodiments, the auxiliary overlapping area includes a stripe region extending along a first direction, and an orthographic projection of the connecting Via3 on the substrate is a stripe pattern extending along the first direction.
Specifically, the larger the area of the auxiliary cathode layer 6 to which the connection Via3 can be exposed, the larger the contact area of the cathode layer 51 with the auxiliary cathode layer 6, the smaller the contact resistance, and the smaller the resistance of the cathode layer 51.
The specific structure of the connection Via3 is various, and for example, the orthographic projection of the connection Via3 on the substrate is arranged as a stripe pattern extending along the first direction; the connection Via3 of this structure can expose more of the auxiliary cathode layer 6, so that there is a larger contact area between the cathode layer 51 and the auxiliary cathode layer 6, thereby minimizing the resistance of the cathode layer 51.
The first direction may be the same as the extending direction of the data lines in the display substrate, but is not limited thereto.
As shown in fig. 15 and 16, in some embodiments, the auxiliary cathode layer 6 is formed in a mesh structure, and the orthographic projection of the first part of the auxiliary cathode layer 6 on the substrate is located inside the orthographic projection of the anode spacing region on the substrate, and the orthographic projection of the second part of the auxiliary cathode layer 6 on the substrate is located inside the orthographic projection of the anode pattern 4 on the substrate.
Specifically, in some cases, the auxiliary cathode layer 6 includes a first portion located in the anode spacing region, and the auxiliary cathode layer 6 further includes a second portion, and an orthogonal projection of the second portion of the auxiliary cathode layer 6 on the substrate is located inside an orthogonal projection of the anode pattern 4 on the substrate, so that the auxiliary cathode layer 6 has a larger layout space, and can realize a larger area, thereby better reducing the resistance of the cathode layer 51.
Further, the anode pattern 4 includes a main body portion 41 and a connecting portion 42 which are integrally formed, the main body portion 41 has at least one symmetry axis, an orthogonal projection of a target portion of the second portion of the auxiliary cathode layer 6 on the substrate is axisymmetric along the at least one symmetry axis, and the orthogonal projection of the target portion on the substrate is located inside the orthogonal projection of the main body portion 41 on the substrate.
Specifically, the anode pattern 4 may include a main body portion 41 and a connecting portion 42 which are integrally formed, where the main body portion 41 corresponds to a pixel opening area in the display substrate one to one, and an orthogonal projection of the pixel opening area on the substrate is located inside an orthogonal projection of the corresponding main body portion 41 on the substrate; the connection portion 42 is electrically connected to a pixel driving circuit in the display substrate for supplying a driving signal to the anode pattern 4, so as to transmit the received driving signal to the main body portion 41.
When the orthographic projection of the second part of the auxiliary cathode layer 6 on the substrate is positioned inside the orthographic projection of the anode pattern 4 on the substrate, the specific position of the second part is various, and for example, the orthographic projection of the target part in the second part of the auxiliary cathode layer 6 on the substrate is axially symmetric along at least one symmetric axis of the corresponding main body part, and the orthographic projection of the target part on the substrate is positioned inside the orthographic projection of the main body part on the substrate. The arrangement is such that the ratio of the areas of said target portions on either side of at least one axis of symmetry is substantially 1. The above ratio is not absolutely 1 due to the process condition, and thus the above condition may be satisfied.
Illustratively, as shown in fig. 15, taking the main body portion 41 in one sub-pixel as an example, the main body portion 41 may have a first symmetry axis extending along a first direction (e.g., Y direction), and the target portion overlapping with the orthographic projection of the main body portion 41 on the substrate may be disposed substantially axisymmetrically along the first symmetry axis. And/or the body portion 41 may have a second axis of symmetry extending in a second direction (e.g., the X-direction), along which the target portion overlapping the orthographic projection of the body portion 41 on the substrate may be disposed substantially axisymmetrically. This makes it possible to make at least the central region (e.g., the opening region in the RGB direction in fig. 15) of the main body portion 41 have a protrusion, and to symmetrically arrange the regions of the main body portion 41 on both sides of the first axis of symmetry and/or symmetrically arrange the regions of the main body portion 41 on both sides of the second axis of symmetry, thereby making it possible to reduce the asymmetry of the main body portion 41. Therefore, the light emitting asymmetry of the effective light emitting area can be improved, even eliminated, and the color cast of the display panel can be improved, even eliminated.
As shown in fig. 14a, 17 and 18, in some embodiments, the display substrate further comprises a second electrode 3 located in a non-display area of the display substrate, the second electrode 3 being electrically connected to the auxiliary cathode layer 6 and the cathode layer 51, respectively.
Specifically, the display substrate may further include a second electrode 3 located in a non-display area of the display substrate, and the second electrode 3 may extend along a frame of the display substrate. The second electrode 3 may be disposed to surround a display area of the display substrate and may be electrically connected to a flexible circuit board in the display substrate.
The specific structure of the auxiliary cathode layer 6 is various, and for example, the auxiliary cathode layer 6 includes a portion distributed in the display area of the display substrate, and portions distributed in the non-display area in four directions of the display substrate, i.e., up, down, left, and right; or the auxiliary cathode layer 6 comprises a part distributed in the display area of the display substrate and a part distributed in the non-display area in the upper and lower directions of the display substrate; or the auxiliary cathode layer 6 comprises a part distributed in the display area of the display substrate and a part distributed in the non-display area positioned in the left and right directions of the display substrate.
When the auxiliary cathode layer 6 includes portions distributed in the non-display regions in the four directions of the upper, lower, left, and right of the display substrate, the second electrode 3 can be electrically connected to the portions of the auxiliary cathode layer 6 in the non-display regions in the four directions of the upper, lower, left, and right of the display substrate, respectively; similarly, the second electrode 3 may be electrically connected to the cathode layer 51 at positions on the upper, lower, left, and right sides of the display substrate, but the present invention is not limited thereto. Note that, the symbol X2 in fig. 17 represents the boundary of the cathode layer 51 away from the display area. In fig. 18, the non-display region is directed to the display region from left to right.
In the display substrate provided by the above embodiment, when the second electrode 3 is VSS, the resistance of VSS can be greatly reduced, and the voltage drop of VSS can be reduced, so that the voltage difference between VSS and the power signal line VDD in the display substrate is reduced, and the power consumption of the display substrate is better reduced.
Since the current at VSS can be distributed over the auxiliary cathode layer 6 and the cathode layer 51, local heating due to large current at VSS is well improved. Meanwhile, the width of VSS can be properly reduced, and the width of a positive power signal line VDD included in the display substrate can be properly increased, so that the local heating phenomenon caused by large current on VDD can be effectively improved.
It should be noted that the widths of VSS and VDD in the direction perpendicular to their own extension can be set between 200 μm and 300 μm, and the widths of VSS and VDD corresponding to the portions of the display substrate at the corners and straight edges can be adjusted.
With reference to fig. 14a, in some embodiments, the second electrode 3 includes a first conductive pattern 31 and a second conductive pattern 32, which are stacked, and the first conductive pattern 31 is located between the base of the display substrate and the second conductive pattern 32;
the first conductive pattern 31 includes:
a ring portion 310 surrounding the display area and having an opening, the opening of the ring portion 310 having a first end and a second end;
a first wire inlet portion 311 electrically connected to the first end portion; and the number of the first and second groups,
a second wire intake portion 312 electrically connected to the second end portion;
the second conductive pattern 32 is annular, and there is a first overlapping area between the orthographic projection of the second conductive pattern 32 on the base of the display substrate and the orthographic projection of the annular part 310 on the base, and in the first overlapping area, the second conductive pattern 32 is electrically connected with the annular part;
as shown in fig. 17 and 18, the display substrate further includes: a first conductive connection 10 of the same material as the second conductive pattern 32, the second conductive pattern 32 being coupled to the auxiliary cathode layer 6 via the first conductive connection 10.
An orthogonal projection of the second conductive pattern 32 on the substrate and an orthogonal projection of the cathode layer 51 on the substrate have a third overlap region where the second conductive pattern 32 is electrically connected to the cathode layer 51.
Specifically, the first conductive pattern 31 may be made of a first source-drain metal layer, that is, the same material as the first electrode and the second electrode of each transistor in the pixel driving circuit; the second conductive pattern 32 may be made of the same material as the anode pattern 4 in the same layer.
It should be noted that, the second conductive pattern 31 and the anode pattern 4 may both adopt a three-layer stacked structure of ITO, Ag, and ITO, and when the second conductive pattern 31 and the anode pattern 4 having such a structure are manufactured, a stacked three-layer film layer of ITO, Ag, and ITO may be deposited first, and then a patterning process may be performed on the three-layer film layer to form the second conductive pattern 31 and the anode pattern 4.
With further reference to fig. 14a, 17 and 18, the specific shape of the first conductive pattern 31 is various, and for example, the first conductive pattern 31 includes the annular portion 310 (having a width of H2 as shown in fig. 17), the first line incoming portion 311 and the second line incoming portion 312, the annular portion 310 surrounds the display area, and the opening of the annular portion 310 faces the bonding position of the driver chip in the display substrate. In some embodiments, the display area is approximately a rectangular area, and the opening of the ring portion 310 and the bonding position of the driver chip in the display substrate are located on the same side of the display area, for example, a short side of the rectangle. The first wire inlet portion 311 and the second wire inlet portion 312 may be electrically connected with the flexible circuit board for receiving a signal provided by the flexible circuit board.
It is noted that the annular portion 310, the first wire inlet portion 311 and the second wire inlet portion 312 may be formed as an integral structure, but are not limited thereto.
With continued reference to fig. 14a, 17, and 18, the second conductive pattern 32 may have a variety of specific shapes, and for example, the second conductive pattern 32 may have a circular shape (e.g., having a width of H1, as shown in fig. 17); alternatively, the second conductive pattern 32 may include two sub-patterns oppositely disposed, wherein one sub-pattern is located at the left side of the display area and the other sub-pattern is located at the right side of the display area; alternatively, the second conductive pattern 32 may be U-shaped, that is, the second conductive pattern 32 may include portions located on the left, right, and lower sides of the display area.
It should be noted that, as for the width H1 and the width H2 in fig. 17, the widths of the ring portion 310 and the second conductive pattern 32 at the left portion of the display panel are only exemplarily shown, and in other embodiments, the widths of the ring portion 310 and the second conductive pattern 32 at different positions of the display panel may be the same or different, and the widths refer to the widths along the extending direction perpendicular to the ring portion and the second conductive pattern. For example, the portion of the ring portion 310 on the left side and the portion on the right side of the display panel may have the same width, and the portion of the ring portion 310 on the upper side and the lower side of the display panel may have the same width; the second conductive pattern 32 may be similarly provided, and will not be described in detail herein.
Taking the second conductive pattern 32 as an example of a ring shape, it may be set that the first overlapping region (X6 in fig. 17) exists between the orthographic projection of the second conductive pattern 32 on the substrate and the orthographic projection of the ring portion 310 on the substrate. Illustratively, an orthographic projection of the first overlapping region on the substrate is in a ring shape with an opening, and the orthographic projection of the first overlapping region on the substrate can be surrounded by an orthographic projection of a part of the ring-shaped part 310, which is not overlapped with the second conductive pattern 32, on the substrate; when the first overlap region is configured as described above, the second conductive pattern 32 further includes a portion that does not overlap with the annular portion 310, and in an orthogonal projection of the portion on the substrate, a portion can be surrounded by an orthogonal projection of the first overlap region on the substrate, and another portion is located at an opening of the orthogonal projection of the first overlap region on the substrate.
In the first overlapping region, the specific electrical connection manner of the second conductive pattern 32 and the annular portion 310 is various, and for example, a first via hole is formed on the first overlapping region, so that the second conductive pattern 32 is electrically connected with the annular portion 310 through the first via hole; the specific structure of the first via hole is various, for example: the orthographic projection of the first via hole on the substrate may be in a ring shape having an opening, the opening of the ring shape overlaps with the opening of the ring-shaped portion 310, the extending direction of the other portion of the ring shape is substantially the same as the extending direction of the ring-shaped portion 310, a portion of the ring-shaped first via hole on the left side of the display panel is shown in fig. 17, and X1 represents the width of the portion in the direction perpendicular to the extending direction of the portion; it should be noted that the width of the annular first via hole in the direction perpendicular to the extending direction of the first via hole can be set according to actual needs, and the width can be the same or different at different parts of the annular first via hole.
Or the first via hole may also include a plurality of mutually independent sub-via holes, and the specific distribution manner of the plurality of sub-via holes is various, for example, the plurality of sub-via holes are uniformly distributed in the first overlapping area; or the plurality of sub-via holes are sequentially distributed at intervals along the extending direction of the first overlapping area; or the plurality of sub-via holes are divided into a plurality of groups of sub-via holes, and the plurality of groups of sub-via holes are correspondingly distributed at different positions of the first overlapping area.
It is worth noting that the sizes of the plurality of sub-via holes can be set according to actual needs, and only the orthographic projections of the plurality of sub-via holes on the substrate are required to be located in the first overlapping area.
Note that, as shown in fig. 18 (illustrating a position of the screen shot), the annular portion 310 and the second conductive pattern 32 are arranged in different layers, and an insulating layer is arranged between the annular portion 310 and the second conductive pattern 32, and exemplarily, the insulating layer includes a flat layer 81, and the first via X1 is formed on the flat layer 81 and penetrates through the flat layer 81.
As shown in fig. 17, since the signal line 11 is generally disposed between the auxiliary cathode layer 6 and the second conductive pattern 32, for example, the signal line 11 includes an initialization signal line, and the signal line 11 and the auxiliary cathode layer 6 may be disposed in the same layer and the same material, the auxiliary cathode layer 6 cannot be directly electrically connected to the second conductive pattern 32 across the signal line 11 in the layer.
In this case, the first conductive connection part 10 may be provided in the display substrate in the same layer as the second conductive pattern 32, and the first conductive connection part 10 may be integrally formed with the second conductive connection part 32, for example. Since the first conductive connection portion 10 is generally formed of the same material as the anode pattern 4 and is formed in a layer different from the signal line 11, the first conductive connection portion 10 can cross the signal line 11 and then be electrically connected to the auxiliary cathode layer 6 through the Via 4.
In more detail, as shown in fig. 17, the second conductive pattern 32 is located in a peripheral area outside the display area, and is farther from the display area than a boundary of the auxiliary cathode layer 6. The first conductive connection portion 10 extends from the second conductive pattern 32 in a direction close to the display area, and overlaps the auxiliary cathode layer 6. The overlapping position is provided with a Via4 through which the first conductive connection part 10 and the auxiliary cathode layer 6 can be electrically connected through Via 4.
In some embodiments, the auxiliary cathode layer 6 includes a portion inside the display area and a plurality of auxiliary cathode connection portions extending from the display area to the peripheral area. The first conductive connection portion 10 includes a plurality extending from the second conductive pattern 32. The plurality of auxiliary cathode connection parts and the plurality of first conductive connection parts 10 are connected in one-to-one correspondence.
In some embodiments, the auxiliary cathode connection part and the first conductive connection part 10 in one-to-one correspondence are located on one straight line extending in the first direction. And the auxiliary cathode connecting part is a part of the auxiliary cathode layer 6 in the display area, which extends out along the routing of the first direction in a one-to-one correspondence manner. The auxiliary cathode connecting parts on the same side of the display area are mutually parallel and have equal distance.
As shown in fig. 17 and 18, the cathode layer 51 in the display substrate is located on a side of the anode layer opposite to the substrate, and when the second conductive pattern 32 is disposed in a different layer from the cathode layer 51, an orthogonal projection of the second conductive pattern 32 on the substrate and an orthogonal projection of the cathode layer 51 on the substrate may be disposed to have a third overlapping area X7, so that the second conductive pattern 32 and the cathode layer 51 may be electrically connected through the via X3 disposed in the third overlapping area.
It should be noted that the extending direction of the via hole X3 may be substantially the same as the extending direction of the third overlapping area,
as shown in fig. 19, in some embodiments, the display substrate further comprises: and the auxiliary cathode layer 6 and the second conductive connecting layer are arranged in the same layer and made of the same material, and the auxiliary cathode layer 6 and the second conductive connecting layer are mutually insulated.
Specifically, the second conductive connection layer may be configured to connect a first functional pattern located between the second conductive connection layer and the substrate, and a second functional pattern located on a side of the second conductive connection layer opposite to the substrate, so as to electrically connect the first functional pattern and the second functional pattern.
Illustratively, the first functional pattern includes a driving signal output terminal in a pixel driving circuit, and the second functional pattern includes an anode pattern 4.
The auxiliary cathode layer 6 and the second conductive connection layer are arranged on the same layer and made of the same material, and the auxiliary cathode layer 6 and the second conductive connection layer are arranged to be insulated from each other, so that the auxiliary cathode layer 6 and the second conductive connection layer can be formed in the same composition process, an additional composition process for manufacturing the auxiliary cathode layer 6 is avoided, and the manufacturing process flow of the display substrate is effectively simplified; moreover, the auxiliary cathode layer 6 and the second conductive connecting layer are arranged to be insulated from each other, so that short circuit between the auxiliary cathode layer 6 and the second conductive connecting layer is avoided, and the yield of the display substrate is ensured.
As shown in fig. 19, in some embodiments, the display substrate further comprises:
and the driving circuit layer is positioned between the substrate and the auxiliary cathode layer 6 and comprises pixel driving circuits which are in one-to-one correspondence with the anode patterns 4.
The second conductive connection layer is located between the driving circuit layer and the anode layer, the second conductive connection layer includes a plurality of second conductive connection patterns 12, and the second conductive connection patterns 12 correspond to the anode patterns 4 one to one. The second conductive connection pattern 12 and the corresponding anode pattern 4 have an overlapping region, and a via hole is disposed in the overlapping region, so that the second conductive connection pattern 12 and the corresponding anode pattern 4 can be electrically connected, and the pixel driving circuit is electrically connected to the corresponding anode pattern 4 through the corresponding second conductive connection pattern 12. A minimum distance between an orthographic projection of the second conductive connection pattern 12 on the substrate and an orthographic projection of the auxiliary cathode layer 6 on the substrate is greater than a threshold value. It should be noted that the threshold may be selected from a range of 2.5 μm to 3 μm, but is not limited thereto.
Specifically, the driving circuit layer refers to a structure for implementing a driving circuit shown in fig. 3, and may include an active layer, a gate insulating layer, a gate metal layer, an interlayer insulating layer, a source drain metal layer, and the like.
Because the distance between the driving circuit layer and the anode layer is far in the direction perpendicular to the substrate, a second conductive connection pattern 12 can be arranged between the pixel driving circuit and the anode pattern 4 which are correspondingly connected, so that a driving signal output end (which can be specifically made by a first source drain metal layer) in the pixel driving circuit can be electrically connected with the corresponding anode pattern 4 through the corresponding second conductive connection pattern 12, and the connection mode not only reduces the difficulty of connecting the pixel driving circuit and the anode pattern 4, but also improves the reliability of connecting the pixel driving circuit and the anode pattern 4.
When the auxiliary cathode layer 6 and the second conductive connection layer are disposed in the same layer as the material, a minimum distance between an orthographic projection of the second conductive connection pattern 12 on the substrate and an orthographic projection of the auxiliary cathode layer 6 on the substrate may be further set to be greater than a threshold value, so as to better avoid a short circuit between the second conductive connection pattern 12 and the auxiliary cathode layer 6.
It should be noted that, the auxiliary cathode layer 6 and the second conductive connection layer may be both made of a second source-drain metal layer included in the display substrate, but are not limited thereto.
In some embodiments, the display substrate further comprises:
and each repeating unit comprises at least three sub-pixels arranged at intervals, each sub-pixel comprises one anode pattern 4, and the areas between the anode patterns 4 in the adjacent sub-pixels form the anode interval areas.
Specifically, the display substrate may include a plurality of repeating units, the repeating units are distributed in an array, each repeating unit may include at least three sub-pixels arranged at intervals, each sub-pixel included in the repeating unit includes an organic light emitting material layer 83, the organic light emitting material layer 83 may emit white light or light with color, and when the organic light emitting material layer emits white light, each sub-pixel needs to be correspondingly provided with a color resistance pattern.
It should be noted that R, G, B in fig. 14b, fig. 15, fig. 17, fig. 19, fig. 20, and fig. 21 may correspond to the color resist pattern, and may also correspond to the organic light emitting material layer 83 with the corresponding color.
The anode patterns 4 correspond to the sub-pixels one by one, each sub-pixel comprises the corresponding anode pattern 4, and the anode interval area is formed by the area between the anode patterns 4 in the adjacent sub-pixels.
The specific structure of the auxiliary cathode layer 6 is various, as shown in fig. 20, in some embodiments, the auxiliary cathode layer 6 is formed into a mesh structure, the mesh structure includes a mesh main body, the mesh main body defines a plurality of third closed regions 23, the third closed regions 23 are in one-to-one correspondence with the repeating units, an orthographic projection of the third closed regions 23 on a base of the display substrate surrounds an orthographic projection of an anode region in the repeating unit on the base, and the anode region includes the anode pattern 4 included in each sub-pixel in the repeating unit.
Specifically, the specific layout of the grid body is various, and for example, the grid body can define a plurality of third enclosed areas 23, and an orthographic projection of the third enclosed areas 23 on a base of the display substrate can be set to surround an orthographic projection of the anode areas in the repeating units on the base in a one-to-one correspondence manner.
Note that, the third closed region 23 is: the grid main body in the grid structure comprises a plurality of line segments, the line segments are connected with the surrounded area end to end, and the area has no fracture.
In other embodiments, as shown in fig. 21, the auxiliary cathode layer 6 is formed as a mesh structure comprising a mesh body defining a plurality of fourth enclosed areas 24;
all sub-pixels included in the plurality of repeating units can be divided into a plurality of groups of sub-pixel groups, and each group of sub-pixel groups comprises at least one sub-pixel;
the orthographic projection of the fourth closed region 24 on the base of the display substrate surrounds the orthographic projection of the anode region in the sub-pixel group on the base in a one-to-one correspondence manner, wherein the anode region comprises the anode pattern 4 included in each sub-pixel in the sub-pixel group.
For example, the grid body may be configured to define a plurality of fourth closed regions 24, and an orthographic projection of the fourth closed regions 24 on the base of the display substrate may surround an orthographic projection of the anode regions in the sub-pixel groups on the base in a one-to-one correspondence.
It should be noted that each group of sub-pixels may include at least one sub-pixel, and each sub-pixel can only belong to one sub-pixel group.
In more detail, at least one sub-pixel including the same color in the sub-pixel group may be set; and/or at least two sub-pixels with different colors are included in the sub-pixel group.
The specific structure of the repeating units is various, and as shown in fig. 21, in some embodiments, each repeating unit includes one red sub-pixel, one blue sub-pixel, and two green sub-pixels; the orthographic projection of at least part of the grid body on the base of the display substrate is positioned between the orthographic projections of the anode patterns 4 on the base in the two green sub-pixels.
Specifically, in one of the repeating units, the minimum distance between the anode patterns 4 corresponding to the adjacent green sub-pixels is generally about 15 μm, and therefore, the orthographic projection of at least part of the grid main body on the substrate may be located between the orthographic projections of the anode patterns 4 in the two green sub-pixels on the substrate, and the width of the grid main body in the direction perpendicular to the extending direction of the grid main body is about 5 μm, so that not only a good shunting effect of the auxiliary cathode layer 6 can be ensured, but also a short circuit between the auxiliary cathode layer 6 and the anode patterns 4 can be avoided.
As shown in fig. 15, in some embodiments, the plurality of repeating units are distributed in an array, each repeating unit comprises a plurality of sub-pixels, and the plurality of sub-pixels comprises one red sub-pixel, one blue sub-pixel and two green sub-pixels; in each repeating unit, the two green sub-pixels are arranged along a first direction, the red sub-pixel is located at a first side of the two green sub-pixels, the blue sub-pixel is located at a second side of the two green sub-pixels, the first side and the second side are opposite to each other along a second direction, and the second direction is perpendicular to the first direction.
Specifically, each of the plurality of repeating units may include: one red sub-pixel, one green sub-pixel pair, and one blue sub-pixel arranged in the X direction. Wherein the green sub-pixel pair may include two green sub-pixels arranged in the Y direction.
Adjacent repeating units in adjacent repeating unit groups have an offset in the X direction. Therefore, the same color sub-pixels in adjacent repeating unit groups are not aligned in the X direction. In some examples, the amount of shift in the X direction of the same-color sub-pixels in adjacent repeating unit groups may be half the size of the repeating unit in the X direction. For example, the size of the repeating unit in the X direction may be the pitch of the repeating unit in the X direction.
Since the pair of green sub-pixels may include two green sub-pixels arranged in the Y direction, when the light emitting layer is prepared using the FMM evaporation process, the light emitting layers of the two green sub-pixels in each pair of green sub-pixels may be connected, and the light emitting layer of the two green sub-pixels in each pair of green sub-pixels may be formed through one evaporation hole of the FMM.
Further, although the shape of the main body portion of each sub-pixel in the drawings includes a strict corner formed by two line segments, in some embodiments, the shape of the effective light emitting area of each sub-pixel may be all in a rounded corner pattern. That is, on the basis of the various pattern shapes described above, the corners of the effective light-emitting areas of the respective sub-pixels are rounded. For example, when the light-emitting layer is deposited by a mask, the light-emitting layer may naturally have a rounded shape in a portion located at a corner.
In some examples, as shown in fig. 15, the body portions of the red and blue subpixels may each be hexagonal in shape, with three sets of opposing sides of the hexagon all parallel. The body portion of each green sub-pixel may be shaped as a pentagon comprising two non-orthogonally intersecting sides, a set of parallel opposing sides, and a vertical side perpendicular to the set of parallel opposing sides, the two non-orthogonally intersecting sides being connected between the set of parallel opposing sides; wherein the vertical edges in the green sub-pixels in each green sub-pixel pair are adjacently disposed.
In some examples, as shown in fig. 15, a set of longer parallel opposing sides in the body portion of the red sub-pixel and a set of longer parallel opposing sides in the body portion of the blue sub-pixel are parallel to a set of parallel opposing sides of the body portion in the green sub-pixel, respectively.
In some examples, as shown in fig. 15, the area of the red sub-pixel is larger than the area of one green sub-pixel, and the area of the blue sub-pixel is larger than the area of one green sub-pixel. It is noted that the area of the sub-pixel may include an area of an orthogonal projection of the pixel opening corresponding to the sub-pixel on the substrate.
In some examples, as shown in fig. 15, two repeating units adjacent in the Y direction are staggered by a distance in the X direction that is greater than one or a combination of the maximum span from the red sub-pixel, the maximum span from the green sub-pixel, and the maximum span from the blue sub-pixel.
In some examples, as shown in fig. 15, in one repeating unit, the farthest distance in the Y direction of two green sub-pixels in a green sub-pixel pair is greater than the farthest distance in the Y direction of any two points of a red sub-pixel.
In some examples, as shown in fig. 15, in one repeating unit, the farthest distance in the Y direction of two green sub-pixels in a green sub-pixel pair is larger than the farthest distance in the Y direction of any two points of a blue sub-pixel.
In some examples, as shown in fig. 15, the neighboring sub-pixels of the red sub-pixel do not include a red sub-pixel, the neighboring sub-pixels of the green sub-pixel pair do not include a green sub-pixel, and the neighboring sub-pixels of the blue sub-pixel do not include a blue sub-pixel.
In some examples, as shown in fig. 15, in the X direction and the Y direction, two red sub-pixels are divided by sub-pixels other than the red sub-pixels, two blue sub-pixels are divided by sub-pixels other than the blue sub-pixels, and two green sub-pixel pairs are divided by sub-pixels other than the green sub-pixels.
In some examples, two adjacent repeating units in the X direction are arranged as one repeating group. Illustratively, the green sub-pixel pair in one repeating unit is between the maximum span in the X-direction of one red sub-pixel and one blue sub-pixel in another repeating unit in the same repeating group.
In some examples, two adjacent repeating units in the Y direction are arranged as one repeating group. Illustratively, in the same repeating group, the red subpixel in one repeating unit is between the maximum span in the X direction of one green subpixel pair and one blue subpixel pair in another repeating unit.
In some examples, two adjacent repeating units in the X direction are arranged as one repeating group. Illustratively, in the same repeating group, the blue sub-pixel in one repeating unit is between the maximum span in the X direction of one green sub-pixel pair and one red sub-pixel in another repeating unit.
In some examples, the minimum distance in the Y direction of two green subpixels in the same green subpixel pair is less than the maximum span in the Y direction of one red subpixel in the same repeating unit.
In some examples, in the same repeating unit, the minimum distance in the Y direction of two green sub-pixels in the same green sub-pixel pair is less than the maximum span in the Y direction of one blue sub-pixel.
In some examples, the subpixels in the repeating units in the odd-numbered column repeating unit group are arranged in the same manner, and the subpixels in the repeating units in the even-numbered column repeating unit group are arranged in the same manner. For example, except at the edge portion of the display area of the substrate, the center connecting line of two green sub-pixels in each repeating unit is located between the centers of two adjacent red and blue sub-pixels in the adjacent repeating unit group. In addition, the edges of the two green sub-pixels are located inside the outer edges of the two adjacent red and blue sub-pixels, where the outer edges refer to the edges of the two sub-pixels opposite to each other in the Y direction. That is, in the Y direction, the range of extension of one green sub-pixel pair in the Y direction is not larger than the range of extension of the above-described two adjacent red and blue sub-pixels in the Y direction. In addition, in the embodiments of the present disclosure, if not particularly stated, the "center" of a sub-pixel refers to the geometric center of the shape of the sub-pixel.
It should be noted that, when designing the sub-pixel arrangement structure, the sub-pixels are generally designed to have a regular shape, such as a hexagon, a pentagon, a trapezoid, or other shapes. In designing, the center of the sub-pixel may be the geometric center of the regular shape described above. However, in actual manufacturing processes, the shape of the formed sub-pixels generally deviates from the regular shape of the design. For example, corners of the regular shape may become rounded, and thus, the shape of the sub-pixel may be a rounded pattern. In addition, the shape of the actually manufactured sub-pixel may have other variations from the designed shape. For example, the shape of a sub-pixel designed as a hexagon may become approximately elliptical in actual manufacturing. Thus, the center of a sub-pixel may not be the exact geometric center of the irregular shape that the sub-pixel is made to form. In an embodiment of the present invention, the center of the sub-pixel may have a certain offset from the geometric center of the shape of the sub-pixel. The center of a sub-pixel is any point in the area surrounded by a specific point on a radiation line segment starting from the geometric center of the sub-pixel to each point of the edge of the sub-pixel, the specific point on the radiation line segment being at the length of the radiation line segment from the geometric center 1/3. The definition of the center of the sub-pixel applies to the center of the sub-pixel shape of the regular shape as well as to the center of the sub-pixel of the irregular shape.
In some embodiments, in each of the three adjacent repeating unit groups, the three adjacent columns include a first row, a second row and a third row in sequence along the column direction (i.e., the Y direction), and a shortest distance in the row direction of centers of two green sub-pixels in the pair of green sub-pixels in the second row is smaller than a smallest distance in the row direction of a center of a red sub-pixel in the first row and a center of a red sub-pixel in the third row.
In some embodiments, the sides of the red subpixels in the X direction are arranged parallel to the sides of the blue subpixels in the X direction.
In some embodiments, the red sub-pixel, the green sub-pixel pair, and the blue sub-pixel are arranged in the same order in each repeating unit.
In some embodiments, the plurality of repeating units are arranged in the X direction to form a repeating unit group, the repeating unit group is arranged in the Y direction, and the repeating units in two adjacent repeating unit groups are arranged in a staggered manner. Illustratively, the repeat units in two adjacent sets of repeat units differ by the size of 1/2 repeat units. It should be noted that the size of one repeating unit may be: the distance between the centers of the same-color sub-pixels in two adjacent repeating units in the X direction. For example, the size of one of the repeating units described above may be: the distance between the centers of the red subpixels in two adjacent repeating units in the X direction.
When the display substrate adopts the above-described pixel arrangement, the auxiliary cathode layer 6 may be provided in a grid structure in which the auxiliary cathode layer 6 intersects in the horizontal and vertical directions when the auxiliary cathode layer 6 is provided, and the following layout method may be adopted when the auxiliary cathode layer 6 is laid out:
for example: the grid-like structure includes horizontal and vertical intersections, and the orthographic projection of the intersections on the base coincides with the orthographic projection of the center point of the main body portion 41 of the anode pattern 4 on the base.
For example: the grid-like structure comprises transverse and longitudinal intersection points, the intersection points are orthographic projected on the substrate, and the area between two green sub-pixels in one green sub-pixel pair is orthographic projected on the substrate.
For example: the grid-like structure comprises transverse and longitudinal intersection points, and the orthographic projection of the intersection points on the substrate is not overlapped with the orthographic projection of the anode pattern 4 on the substrate.
As shown in fig. 15, when the display substrate adopts the above-mentioned pixel arrangement manner, when the second conductive connection pattern 12 is disposed, the second conductive connection pattern 12 corresponds to the anode patterns 4 included in each sub-pixel one by one, the second conductive connection pattern 12 has an overlapping region with the corresponding anode pattern 4, and a via hole is disposed in the overlapping region, so that the second conductive connection pattern 12 and the corresponding anode pattern 4 can be electrically connected. A minimum distance between an orthographic projection of the second conductive connection pattern 12 on the substrate and an orthographic projection of the auxiliary cathode layer 6 on the substrate is greater than a threshold value.
It should be noted that the specific positions of the vias for connecting the second conductive connection pattern 12 and the anode pattern 4 are various. In order to avoid the influence of the via hole on the main body portion 41, in the same sub-pixel, the orthographic projection of the main body portion 41 on the substrate and the orthographic projection of the via hole on the substrate may not overlap.
For example, the orthographic projection of the effective part (i.e. the part forming the light emitting layer) in the main body part 41 on the substrate and the orthographic projection of the via hole on the substrate may not overlap, while the orthographic projection of the peripheral region of the main body part on the substrate and the orthographic projection of the via hole on the substrate may overlap, and the area of the overlapping region may be 30% of the area of the main body part.
For example: the via holes corresponding to all the anode patterns included in the repeating units in the same row may be located on a straight line extending in the X direction, so as to reduce the design difficulty of a Mask (Mask) used in preparing the same.
Illustratively, the first direction includes a Y direction, and the second direction includes an X direction, and when the repeating unit adopts the above-described structure, it is formed as a GGRB pixel arrangement in an SPR pixel arrangement; in the GGRB pixel arrangement, for the display substrate with FHD resolution, the minimum width of the gap formed between adjacent pixel opening areas in the pixel openings formed by the pixel defining layer 80 is between 6 μm and 13 μm, and when the orthographic projection of the auxiliary cathode layer 6 on the substrate is located below the pixel opening area of each sub-pixel, the width of the grid body in the auxiliary cathode layer 6 with a mesh structure may be between 3 μm and 10 μm, and the grid body may be located directly below the middle portion of the anode pattern 4 in each sub-pixel, so as to avoid the color separation phenomenon of the display device when the display substrate is applied to the display device.
In the GGRB pixel arrangement, the positions of the connection vias Via3 for connecting the cathode layer 51 and the auxiliary cathode layer 6 should be kept away from the anode pattern 4, the number of the connection vias Via3 may correspond to the number of the sub-pixels one by one, and the connection vias Via3 are arranged in the region where the corresponding sub-pixels are located; or the connection vias Via3 may be arranged to correspond to some of the sub-pixels one to one, and the connection vias Via3 may be arranged in the area where the corresponding sub-pixels are located; under the GGRB pixel arrangement mode, the auxiliary cathode layer 6 is reasonably arranged, so that VSS voltage drop can be reduced by 30% of original voltage drop.
As shown in fig. 14b, in some embodiments, the plurality of repeating units are distributed in an array, each repeating unit comprises a plurality of sub-pixels, and the plurality of sub-pixels comprises a red sub-pixel, a blue sub-pixel and a green sub-pixel; the green sub-pixel, the red sub-pixel and the blue sub-pixel are sequentially arranged along a second direction.
Specifically, when the repeating unit adopts the above structure, that is, the repeating unit is formed in a strip arrangement manner in a real RGB pixel arrangement manner, in this strip arrangement manner, for a display substrate with FHD resolution, the minimum width of a gap formed between adjacent pixel opening areas in a pixel opening formed by the pixel defining layer 80 is between 6 μm and 13 μm, and when the orthographic projection of the auxiliary cathode layer 6 on the substrate is in the orthographic projection of the gap on the substrate, the width of a mesh body in the auxiliary cathode layer 6 of the mesh structure is related to the minimum width of the gap, and exemplarily, the width of the mesh body may be set to be between 5 μm and 12 μm.
In this strip arrangement, when the orthographic projection of the auxiliary cathode layer 6 on the substrate is located in the orthographic projection of the gap on the substrate, and the auxiliary overlapping region is arranged to include a stripe region extending along the first direction, and the orthographic projection of the connecting Via3 on the substrate is in a stripe pattern extending along the first direction, the VSS voltage drop can be reduced by 40% of the original voltage drop.
The embodiment of the utility model provides a still provide a display device, including the display substrate that above-mentioned embodiment provided.
In the display substrate provided in the above embodiment, the auxiliary cathode layer 6 is connected in parallel with the cathode layer 51, so that the resistance of the cathode layer 51 is well reduced, and meanwhile, the cathode layer 51 is electrically connected to VSS in the display substrate, so that the resistance of VSS is greatly reduced, the voltage drop of VSS is reduced, the voltage difference between VSS in the display substrate and the power signal line VDD is reduced, and the power consumption of the display screen when the display substrate is applied to the display screen is better reduced. Therefore, the embodiment of the present invention provides a display device including the above display substrate, which has the above beneficial effects, and is not repeated herein.
The display device may be: any product or component with a display function, such as a television, a display, a digital photo frame, a mobile phone, a tablet computer and the like.
The manufacturing method for manufacturing the display substrate provided by the embodiment comprises the following steps:
an auxiliary cathode layer 6 is fabricated on the substrate,
manufacturing an anode layer on one side of the auxiliary cathode layer 6, which faces away from the substrate, wherein the anode layer comprises a plurality of anode patterns 4 arranged at intervals, and an anode interval area is formed between every two adjacent anode patterns 4;
manufacturing a cathode layer 51 on the side of the anode layer opposite to the substrate, wherein an auxiliary overlapping area is formed by an orthographic projection of the auxiliary cathode layer 6 on the substrate and an orthographic projection of the cathode layer 51 on the substrate, and the auxiliary cathode layer 6 and the cathode layer 51 are electrically connected through a connecting Via Via3 arranged in the auxiliary overlapping area; the orthographic projection of the connecting Via3 on the substrate is located inside the orthographic projection of the anode spacing region on the substrate.
In the display substrate manufactured by the manufacturing method, the auxiliary cathode layer 6 is arranged in parallel with the cathode layer 51, so that the resistance of the cathode layer 51 is well reduced, and meanwhile, the cathode layer 51 is electrically connected with the VSS in the display substrate, so that the resistance of the VSS is greatly reduced, the voltage drop of the VSS is reduced, the voltage difference between the VSS in the display substrate and the power signal line VDD is reduced, and the power consumption of the display screen when the display substrate is applied to the display screen is well reduced. It is worth noting that according to the IR-Drop simulation result, the VSS voltage Drop can be reduced by 30% -50% of the original voltage Drop.
In some embodiments, the step of fabricating the auxiliary cathode layer 6 specifically comprises:
and simultaneously forming the auxiliary cathode layer 6 and a second conductive connecting layer between the substrate and the anode layer in the display substrate by a one-step composition process, wherein the auxiliary cathode layer 6 and the second conductive connecting layer are insulated from each other.
Specifically, the second conductive connection layer may be configured to connect a first functional pattern located between the second conductive connection layer and the substrate, and a second functional pattern located on a side of the second conductive connection layer opposite to the substrate, so as to electrically connect the first functional pattern and the second functional pattern.
The auxiliary cathode layer 6 and the second conductive connection layer are arranged on the same layer and made of the same material, and the auxiliary cathode layer 6 and the second conductive connection layer are arranged to be insulated from each other, so that the auxiliary cathode layer 6 and the second conductive connection layer can be formed in the same composition process, an additional composition process for manufacturing the auxiliary cathode layer 6 is avoided, and the manufacturing process flow of the display substrate is effectively simplified; moreover, the auxiliary cathode layer 6 and the second conductive connecting layer are arranged to be insulated from each other, so that short circuit between the auxiliary cathode layer 6 and the second conductive connecting layer is avoided, and the yield of the display substrate is ensured.
As shown in fig. 22a to 22e, in some embodiments, the manufacturing method specifically includes:
after the auxiliary cathode layer 6 is manufactured, a flat layer 81 is manufactured on the side, facing away from the substrate, of the auxiliary cathode layer 6, and a flat layer 81 auxiliary opening capable of exposing at least part of the auxiliary cathode layer 6 is arranged on the flat layer 81;
the anode layer is manufactured on the side, opposite to the substrate, of the flat layer 81, and the orthographic projection of each anode pattern 4 included in the anode layer on the substrate is not overlapped with the auxiliary opening of the flat layer 81;
manufacturing a pixel defining layer 80 on the side of the anode layer opposite to the substrate, wherein a defining layer auxiliary opening 15 and a pixel opening 14 are arranged on the pixel defining layer 80; wherein an orthographic projection of the defining layer auxiliary opening 15 on the substrate is surrounded by an orthographic projection of the planar layer 81 auxiliary opening on the substrate, the defining layer auxiliary opening 15 being capable of exposing at least a portion of the auxiliary cathode layer 6; the pixel openings 14 correspond to the anode patterns 4 one by one, and the pixel openings 14 can expose at least part of the corresponding anode patterns 4;
forming a sacrificial pattern 9 on the surface of the exposed auxiliary cathode layer 6 facing away from the substrate;
forming an organic light emitting material layer 83 including a portion covering at least the anode pattern 4 and a portion covering the sacrificial pattern, the portion covering at least the anode pattern 4 and the portion covering the sacrificial pattern being independent of each other;
removing the sacrificial pattern and a portion of the organic light emitting material layer covering the sacrificial pattern to form the connection Via3 capable of exposing a portion of the auxiliary cathode layer 6;
a cathode layer 51 is formed on the side of the organic light emitting material layer facing away from the substrate, and the cathode layer 51 is electrically connected to the auxiliary cathode layer 6 through the connecting Via 3.
Specifically, after the auxiliary cathode layer 6 is manufactured, a flat layer 81 is manufactured on a side of the auxiliary cathode layer 6 opposite to the substrate, and an auxiliary opening of the flat layer 81 capable of exposing at least part of the auxiliary cathode layer 6 is formed on the flat layer 81, an orthogonal projection of the auxiliary opening of the flat layer 81 on the substrate is positioned inside an orthogonal projection of the auxiliary cathode layer 6 on the substrate, and a minimum distance between a boundary of the orthogonal projection of the auxiliary opening of the flat layer 81 on the substrate and a boundary of the orthogonal projection of the auxiliary cathode layer 6 on the substrate is greater than or equal to 1 μm.
Continuing to use conductive materials such as: indium tin oxide, and forming the anode layer on the side of the flat layer 81 opposite to the substrate through a patterning process, wherein the orthographic projection of each anode pattern 4 included in the anode layer on the substrate does not overlap with the auxiliary opening of the flat layer 81, so as to avoid short circuit between the anode pattern 4 and the auxiliary cathode layer 6 exposed by the auxiliary opening of the flat layer 81.
Then, continuously manufacturing a pixel defining layer 80 and a spacer on the side of the anode layer opposite to the substrate, and patterning the pixel defining layer 80 to form a defining layer auxiliary opening 15 and a pixel opening 14, wherein the defining layer auxiliary openings correspond to the flat layer 81 auxiliary openings one to one, and the defining layer auxiliary openings are nested with the corresponding flat layer 81 auxiliary openings, specifically, an orthographic projection of the defining layer auxiliary openings on the substrate can be surrounded by an orthographic projection of the corresponding flat layer 81 auxiliary openings on the substrate, and the defining layer auxiliary openings can continuously expose at least part of the auxiliary cathode layer 6; further, the boundary of the orthographic projection of the flat layer 81 auxiliary opening on the substrate can be set, and the minimum distance between the boundary of the orthographic projection of the corresponding defining layer auxiliary opening on the substrate is greater than or equal to 2 μm.
Depositing and forming a sacrificial material layer on the substrate with the spacers 82, forming photoresist on the surface of the sacrificial material layer opposite to the substrate, and forming a sacrificial pattern 9 in the auxiliary opening of the defining layer through processes of exposure, development, etching and the like, wherein the sacrificial pattern is positioned on the surface of the auxiliary cathode layer 6 exposed by the auxiliary opening of the defining layer; it is noted that the sacrificial pattern 9 may be formed by etching using a wet etching process, so that the cross section of the sacrificial pattern 9 can be formed into an inverted trapezoid; it should be noted that it is desirable to ensure that the lower layer of the sacrificial pattern 9 is flat, which is more advantageous for the stripping process.
Continuing to form the organic light emitting material layer 83 by evaporation, the organic light emitting material layer 83 includes: a sixth portion covering the anode pattern 44, the defining layer auxiliary opening, the spacer 82, and at least a part of the pixel defining layer 8080, and a seventh portion covering the sacrificial pattern, the sixth portion and the seventh portion being disconnected at the edge of the sacrificial pattern 9 in the defining layer auxiliary opening, that is, the sixth portion and the seventh portion are independent from each other; it is to be noted that the organic light emitting material layer 83 with the above structure can emit white light, and in this case, color resist patterns (such as red color resist patterns, green color resist patterns, blue color resist patterns, etc.) can be formed at positions corresponding to the pixel openings. In addition, when the white organic light emitting material layer 83 is formed, the white organic light emitting material layer 83 may be formed on both the upper and lower layers of the color set pattern. In addition, it is also possible to form a colored organic light emitting material layer only in the pixel opening, such as: forming a red organic light emitting material layer in some of the pixel openings, a green organic light emitting material layer in some of the other pixel openings, and a blue organic light emitting material layer in some of the other pixel openings;
and then, immersing the substrate on which the organic light-emitting material layer 83 is formed in a stripping solution, standing for 0.5-2 min, taking out, then, moderately tilting the substrate to facilitate the falling off of the sacrificial pattern 9, and simultaneously carrying away the photoresist on the sacrificial surface and the fifth part of the organic light-emitting material layer 83 to form the connection Via hole Via3 capable of exposing a part of the auxiliary cathode layer 6. It should be noted that the glass liquid may be a fluoroether solvent which does not damage the organic light emitting material layer 83;
as shown in fig. 18 and 22e, the evaporation of the cathode layer 51 is then continued, and a first portion of the cathode layer 51 covers the plurality of pixel openings; another portion of the cathode layer 51 is located at the anode space region, and can be electrically connected with the auxiliary cathode layer 6 through the connection Via3, and a third portion of the cathode layer 51 can be coupled with the second conductive pattern 32 of the second electrode 3 through a third Via.
In the display substrate manufactured by the manufacturing method, the auxiliary cathode layer 6 is reasonably arranged and is interconnected with the upper cathode layer 51, so that the resistance of the cathode layer 51 can be effectively reduced, and the IR Drop problem of the cathode layer 51 is improved. Moreover, the VSS current path is changed from 2 dimension to 3 dimension distribution, i.e. VSS current can not only be converged to the second electrode 3 from the cathode to the periphery, then flow into the chip, but also be converged to the chip through the auxiliary cathode layer 6, i.e. the cathode current in the display area has upper and lower layers of current paths.
It should be noted that, in the present specification, all the embodiments are described in a progressive manner, and the same and similar parts among the embodiments are referred to each other, and each embodiment focuses on the differences from the other embodiments. In particular, as for the method embodiments, since they are substantially similar to the product embodiments, they are described simply, and reference may be made to the partial description of the product embodiments for relevant points.
Unless defined otherwise, technical or scientific terms used herein shall have the ordinary meaning as understood by those of ordinary skill in the art to which the invention belongs. The use of "first," "second," and similar terms in this disclosure is not intended to indicate any order, quantity, or importance, but rather is used to distinguish one element from another. The word "comprising" or "comprises", and the like, means that the element or item listed before the word covers the element or item listed after the word and its equivalents, but does not exclude other elements or items. The terms "connected," "coupled," or "connected," and the like, are not restricted to physical or mechanical connections, but may include electrical connections, whether direct or indirect. "upper", "lower", "left", "right", and the like are used merely to indicate relative positional relationships, and when the absolute position of the object being described is changed, the relative positional relationships may also be changed accordingly.
It will be understood that when an element such as a layer, film, region, or substrate is referred to as being "on" or "under" another element, it can be "directly on" or "under" the other element or intervening elements may be present.
In the foregoing description of embodiments, the particular features, structures, materials, or characteristics may be combined in any suitable manner in any one or more embodiments or examples.
The above description is only for the specific embodiments of the present invention, but the protection scope of the present invention is not limited thereto, and any person skilled in the art can easily think of the changes or substitutions within the technical scope of the present invention, and all should be covered within the protection scope of the present invention. Therefore, the protection scope of the present invention shall be subject to the protection scope of the claims.
Claims (16)
1. A display substrate, comprising: a display area and a non-display area located at a periphery of the display area, the display area including a plurality of pixel opening areas and a pixel spacing area located at a periphery of the pixel opening areas; the display substrate further includes:
a first electrode formed in a mesh structure, at least a portion of the first electrode being positioned in the pixel space region, an orthographic projection of the first electrode on a base of the display substrate not overlapping an orthographic projection of the pixel opening region on the base; and the number of the first and second groups,
and a second electrode electrically connected to the first electrode, the second electrode being located in the non-display region.
2. The display substrate of claim 1, further comprising:
a plurality of anode patterns in one-to-one correspondence with the plurality of pixel opening areas, wherein orthographic projections of the pixel opening areas on the substrate are positioned inside orthographic projections of the corresponding anode patterns on the substrate;
the first electrode and the anode pattern are arranged on the same layer of the same material and are insulated from the anode pattern.
3. The display substrate of claim 1, wherein the second electrode is disposed on a same layer of a same material as the first electrode.
4. The display substrate according to claim 1, wherein the second electrode comprises a first conductive pattern and a second conductive pattern arranged in a stacked manner, the first conductive pattern being located between a base of the display substrate and the second conductive pattern;
the first conductive pattern includes:
a ring portion surrounding the display area and having an opening, the opening of the ring portion having a first end and a second end;
a first wire inlet portion electrically connected to the first end portion; and the number of the first and second groups,
a second wire inlet portion electrically connected to the second end portion;
the second conductive pattern is annular, a first overlapping area exists between the orthographic projection of the second conductive pattern on the base of the display substrate and the orthographic projection of the annular part on the base, and the second conductive pattern is electrically connected with the annular part in the first overlapping area;
the second conductive pattern and the first electrode are arranged on the same layer and made of the same material, and are directly and electrically connected with the first electrode.
5. The display substrate of claim 1,
the first electrode further includes a portion located at the non-display area, the portion being electrically connected to the second electrode.
6. The display substrate of claim 1, further comprising:
a third electrode electrically connected to the first electrode, the third electrode including a first portion, a second portion and a third portion, an orthographic projection of the plurality of pixel opening areas on the substrate being positioned inside an orthographic projection of the first portion on the substrate, the second portion being positioned in the pixel spacing area, the third portion being positioned in the non-display area.
7. The display substrate according to claim 6, wherein there is a second overlapping area between an orthographic projection of the second portion of the third electrode on the base and an orthographic projection of the first electrode on the base of the display substrate, and the second portion of the third electrode is electrically connected to the first electrode through a second via hole disposed in the second overlapping area; and/or the presence of a gas in the gas,
and the orthographic projection of the third part of the third electrode on the substrate and the orthographic projection of the second conductive pattern of the second electrode on the substrate have a third overlapping area, and the third part of the third electrode is electrically connected with the second conductive pattern through a third via hole arranged in the third overlapping area.
8. The display substrate according to claim 6, wherein the second electrode comprises a negative power supply signal line surrounding the display region, and wherein the third electrode comprises a cathode.
9. The display substrate of claim 1, further comprising:
the pixel structure comprises a plurality of repeating units, wherein each repeating unit comprises at least three sub-pixels arranged at intervals, each sub-pixel comprises a pixel opening area, and the area between the adjacent pixel opening areas forms the pixel interval area.
10. The display substrate according to claim 9, wherein the mesh structure includes a mesh body, the mesh body defines a plurality of first closed regions, the first closed regions are in one-to-one correspondence with the repeating units, an orthographic projection of the first closed regions on a base of the display substrate surrounds an orthographic projection of an open region in the repeating unit on the base, the open region includes a pixel open region included in each sub-pixel in the repeating unit.
11. The display substrate of claim 9, wherein the mesh structure comprises a mesh body defining a plurality of second enclosed areas;
all sub-pixels included in the plurality of repeating units can be divided into a plurality of groups of sub-pixel groups, and each group of sub-pixel groups comprises at least one sub-pixel;
and the orthographic projection of the second closed area on the substrate of the display substrate surrounds the orthographic projection of the sub-pixel group on the substrate in a one-to-one correspondence mode.
12. The display substrate of claim 11,
the sub-pixel group comprises at least one sub-pixel with the same color; and/or the presence of a gas in the gas,
the sub-pixel group comprises at least two sub-pixels with different colors.
13. The display substrate according to claim 10 or 11,
each repeating unit comprises a red sub-pixel, a blue sub-pixel and two green sub-pixels;
an orthographic projection of at least a portion of the grid body on a base of the display substrate is located between orthographic projections of the two green subpixels on the base.
14. The display substrate of claim 13, wherein the plurality of repeating units are arranged in an array, and wherein in each repeating unit, the two green sub-pixels are arranged along a first direction, the red sub-pixel is located at a first side of the two green sub-pixels, the blue sub-pixel is located at a second side of the two green sub-pixels, the first side and the second side are opposite along a second direction, and the second direction is perpendicular to the first direction.
15. The display substrate of claim 9, wherein each repeating unit comprises one red sub-pixel, one blue sub-pixel, and one green sub-pixel;
the plurality of repeating units are distributed in an array mode, the plurality of repeating units can be divided into a plurality of columns of repeating units, each column of repeating units comprises a plurality of repeating units arranged along a first direction, each column of repeating units can be divided into two columns of sub-pixels, one column of sub-pixels comprises a plurality of red sub-pixels and a plurality of blue sub-pixels, the red sub-pixels and the blue sub-pixels are alternately arranged along the first direction, and the other column of sub-pixels comprises a plurality of green sub-pixels arranged along the first direction.
16. A display device comprising the display substrate according to any one of claims 1 to 15.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202020375714.1U CN211150599U (en) | 2020-03-23 | 2020-03-23 | Display substrate and display device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202020375714.1U CN211150599U (en) | 2020-03-23 | 2020-03-23 | Display substrate and display device |
Publications (1)
Publication Number | Publication Date |
---|---|
CN211150599U true CN211150599U (en) | 2020-07-31 |
Family
ID=71756359
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202020375714.1U Active CN211150599U (en) | 2020-03-23 | 2020-03-23 | Display substrate and display device |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN211150599U (en) |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN113013202A (en) * | 2021-02-09 | 2021-06-22 | 武汉天马微电子有限公司 | Display panel and display device |
CN113437233A (en) * | 2020-03-23 | 2021-09-24 | 京东方科技集团股份有限公司 | Display substrate, manufacturing method thereof and display device |
CN113871433A (en) * | 2021-09-17 | 2021-12-31 | 深圳市华星光电半导体显示技术有限公司 | Display panel and preparation method thereof |
WO2022078093A1 (en) * | 2020-10-16 | 2022-04-21 | 京东方科技集团股份有限公司 | Display panel and display apparatus |
WO2022083348A1 (en) * | 2020-10-19 | 2022-04-28 | 京东方科技集团股份有限公司 | Display substrate and display apparatus |
CN114694557A (en) * | 2020-12-29 | 2022-07-01 | 乐金显示有限公司 | Display device and compensation method thereof |
WO2022179139A1 (en) * | 2021-02-26 | 2022-09-01 | 京东方科技集团股份有限公司 | Display base plate and preparation method therefor, and display panel |
WO2022227004A1 (en) * | 2021-04-30 | 2022-11-03 | 京东方科技集团股份有限公司 | Display substrate and display device |
WO2022252005A1 (en) * | 2021-05-31 | 2022-12-08 | 京东方科技集团股份有限公司 | Display panel and display apparatus |
WO2022266979A1 (en) * | 2021-06-25 | 2022-12-29 | Boe Technology Group Co., Ltd. | Display panel |
WO2023280099A1 (en) * | 2021-07-06 | 2023-01-12 | 京东方科技集团股份有限公司 | Display substrate and touch control display device |
WO2023025087A1 (en) * | 2021-08-23 | 2023-03-02 | 京东方科技集团股份有限公司 | Display substrate and display apparatus |
WO2023023892A1 (en) * | 2021-08-23 | 2023-03-02 | 京东方科技集团股份有限公司 | Display panel and display device |
WO2023051103A1 (en) * | 2021-09-29 | 2023-04-06 | 京东方科技集团股份有限公司 | Display substrate and preparation method therefor, and display apparatus |
US11989367B2 (en) | 2021-02-09 | 2024-05-21 | Chengdu Boe Optoelectronics Technology Co., Ltd. | Display panel and display apparatus |
-
2020
- 2020-03-23 CN CN202020375714.1U patent/CN211150599U/en active Active
Cited By (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN113437233A (en) * | 2020-03-23 | 2021-09-24 | 京东方科技集团股份有限公司 | Display substrate, manufacturing method thereof and display device |
WO2021190332A1 (en) * | 2020-03-23 | 2021-09-30 | 京东方科技集团股份有限公司 | Display substrate and manufacturing method therefor, and display device |
US12052901B2 (en) | 2020-03-23 | 2024-07-30 | Boe Technology Group Co., Ltd. | Display substrate with pixel opening areas, method for manufacturing the same, and display device |
WO2022078093A1 (en) * | 2020-10-16 | 2022-04-21 | 京东方科技集团股份有限公司 | Display panel and display apparatus |
WO2022083348A1 (en) * | 2020-10-19 | 2022-04-28 | 京东方科技集团股份有限公司 | Display substrate and display apparatus |
CN114694557A (en) * | 2020-12-29 | 2022-07-01 | 乐金显示有限公司 | Display device and compensation method thereof |
CN113013202A (en) * | 2021-02-09 | 2021-06-22 | 武汉天马微电子有限公司 | Display panel and display device |
US11989367B2 (en) | 2021-02-09 | 2024-05-21 | Chengdu Boe Optoelectronics Technology Co., Ltd. | Display panel and display apparatus |
WO2022179139A1 (en) * | 2021-02-26 | 2022-09-01 | 京东方科技集团股份有限公司 | Display base plate and preparation method therefor, and display panel |
WO2022227004A1 (en) * | 2021-04-30 | 2022-11-03 | 京东方科技集团股份有限公司 | Display substrate and display device |
CN115812346A (en) * | 2021-05-31 | 2023-03-17 | 京东方科技集团股份有限公司 | Display panel and display device |
WO2022252005A1 (en) * | 2021-05-31 | 2022-12-08 | 京东方科技集团股份有限公司 | Display panel and display apparatus |
CN115812346B (en) * | 2021-05-31 | 2024-04-02 | 京东方科技集团股份有限公司 | Display panel and display device |
WO2022266979A1 (en) * | 2021-06-25 | 2022-12-29 | Boe Technology Group Co., Ltd. | Display panel |
GB2618459A (en) * | 2021-07-06 | 2023-11-08 | Boe Technology Group Co Ltd | Display substrate and touch control display device |
WO2023280099A1 (en) * | 2021-07-06 | 2023-01-12 | 京东方科技集团股份有限公司 | Display substrate and touch control display device |
WO2023023892A1 (en) * | 2021-08-23 | 2023-03-02 | 京东方科技集团股份有限公司 | Display panel and display device |
WO2023025087A1 (en) * | 2021-08-23 | 2023-03-02 | 京东方科技集团股份有限公司 | Display substrate and display apparatus |
CN113871433A (en) * | 2021-09-17 | 2021-12-31 | 深圳市华星光电半导体显示技术有限公司 | Display panel and preparation method thereof |
WO2023051103A1 (en) * | 2021-09-29 | 2023-04-06 | 京东方科技集团股份有限公司 | Display substrate and preparation method therefor, and display apparatus |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN211150599U (en) | Display substrate and display device | |
EP4131452A1 (en) | Display substrate and manufacturing method therefor, and display device | |
CN113437232B (en) | Display substrate, manufacturing method thereof and display device | |
CN112562518B (en) | Display panel and display device | |
US20220028900A1 (en) | Transparent display substrates, transparent display panels and display devices | |
CN111837238B (en) | Display panel, manufacturing method thereof and display device | |
US20230157102A1 (en) | Display substrate and display device | |
CN112673477B (en) | Electroluminescent display panel and display device | |
US11847970B2 (en) | Display substrate and display device | |
CN109841747B (en) | Organic light-emitting display panel and display device | |
WO2023280099A1 (en) | Display substrate and touch control display device | |
US20230117888A1 (en) | Display substrate and display device | |
CN114914286A (en) | Display substrate and display device | |
JPWO2022067770A5 (en) | ||
US20240074257A1 (en) | Display panel and electronic device | |
JP2023534083A (en) | Display panel, manufacturing method thereof, and display device | |
CN115268708A (en) | Touch panel and touch display device | |
CN115398640A (en) | Display substrate and display device | |
CN113078194A (en) | Display back plate, manufacturing method thereof and display device | |
CN114597247A (en) | Display substrate and display device | |
CN114868176B (en) | Display panel and display device | |
WO2022227004A1 (en) | Display substrate and display device | |
WO2023279374A1 (en) | Display substrate and display device | |
WO2023150902A1 (en) | Display panel and display device | |
KR100581927B1 (en) | Organic electroluminescence display device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
GR01 | Patent grant | ||
GR01 | Patent grant |