CN114023266A - Pixel circuit, display panel and display device - Google Patents
Pixel circuit, display panel and display device Download PDFInfo
- Publication number
- CN114023266A CN114023266A CN202111270996.4A CN202111270996A CN114023266A CN 114023266 A CN114023266 A CN 114023266A CN 202111270996 A CN202111270996 A CN 202111270996A CN 114023266 A CN114023266 A CN 114023266A
- Authority
- CN
- China
- Prior art keywords
- transistor
- module
- sub
- light
- driving
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000002184 metal Substances 0.000 claims description 53
- 239000003990 capacitor Substances 0.000 claims description 33
- 239000000758 substrate Substances 0.000 claims description 22
- 230000002349 favourable effect Effects 0.000 abstract description 3
- 238000010586 diagram Methods 0.000 description 16
- 230000009977 dual effect Effects 0.000 description 8
- 230000004044 response Effects 0.000 description 7
- 230000000694 effects Effects 0.000 description 5
- 239000010408 film Substances 0.000 description 5
- 230000009286 beneficial effect Effects 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- 239000010409 thin film Substances 0.000 description 3
- 239000004642 Polyimide Substances 0.000 description 2
- 229920000139 polyethylene terephthalate Polymers 0.000 description 2
- 239000005020 polyethylene terephthalate Substances 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 230000008859 change Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 239000011112 polyethylene naphthalate Substances 0.000 description 1
- -1 polyethylene terephthalate Polymers 0.000 description 1
- 230000008707 rearrangement Effects 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3225—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix
- G09G3/3233—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix with pixel circuitry controlling the current through the light-emitting element
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0242—Compensation of deficiencies in the appearance of colours
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Electroluminescent Light Sources (AREA)
- Control Of El Displays (AREA)
Abstract
The embodiment of the invention discloses a pixel circuit, a display panel and a display device, wherein the pixel circuit comprises: the device comprises a driving module, a storage module, a data writing module, an initialization module and a light emitting module; the initialization module comprises a double-gate transistor, initializes the light emitting module through the double-gate transistor, and initializes the control end of the driving module through a single-gate transistor in the double-gate transistor; or the control end of the driving module is initialized through the double-grid transistor, and the light-emitting module is simultaneously initialized through a single-grid transistor in the double-grid transistor. The technical scheme provided by the embodiment of the invention can realize that the initialization of the light-emitting module and the driving module is controlled by the same row of scanning lines, and is favorable for saving the layout space.
Description
Technical Field
The embodiment of the invention relates to the technical field of display, in particular to a pixel circuit, a display panel and a display device.
Background
With the development of display technologies, users have increasingly high requirements for the image quality of display panels. The display panel includes a pixel circuit, and the light emitting element is driven by the pixel circuit to emit light. However, the layout space design of the existing pixel circuit is complex, which is not favorable for realizing low power consumption and high resolution display.
Disclosure of Invention
The embodiment of the invention provides a pixel circuit, a display panel and a display device, which are used for optimizing the layout space of the pixel circuit.
In a first aspect, an embodiment of the present invention provides a pixel circuit, including: the device comprises a driving module, a storage module, a data writing module, an initialization module and a light emitting module;
the data writing module is used for writing data voltage into the control end of the driving module in a data writing stage;
the storage module is used for storing the voltage of the control end of the driving module;
the driving module is used for providing a driving signal to the light-emitting module in a light-emitting stage so as to drive the light-emitting module to emit light;
the initialization module is used for initializing the control end of the driving module and the light-emitting module in an initialization stage; the initialization module comprises a double-gate transistor, the light-emitting module is initialized through the double-gate transistor, and the control end of the driving module is initialized through a single-gate transistor in the double-gate transistor; or the control end of the driving module is initialized through the double-grid transistor, and the light-emitting module is initialized through a single-grid transistor in the double-grid transistor.
Optionally, the double-gate transistor comprises a first sub-transistor and a second sub-transistor, the first sub-transistor and the second sub-transistor are connected in series, and a common point of the connection of the first sub-transistor and the second sub-transistor serves as an intermediate node of the double-gate transistor;
the first end of the first sub-transistor is connected with an initialization signal line, the second end of the first sub-transistor is connected with the first end of the second sub-transistor, the second end of the second sub-transistor is connected with the light emitting module, the grid electrode of the first sub-transistor and the grid electrode of the second sub-transistor are connected with the same scanning line, and the middle node of the double-grid transistor is connected with the control end of the driving module.
Optionally, the double-gate transistor comprises a first sub-transistor and a second sub-transistor, the first sub-transistor and the second sub-transistor are connected in series, and a common point of the connection of the first sub-transistor and the second sub-transistor serves as an intermediate node of the double-gate transistor;
the first end of the first sub-transistor is connected with an initialization signal line, the second end of the first sub-transistor is connected with the first end of the second sub-transistor, the second end of the second sub-transistor is connected with the control end of the driving module, the grid electrode of the first sub-transistor and the grid electrode of the second sub-transistor are connected with the same scanning line, and the middle node of the double-grid transistor is connected with the light emitting module.
Optionally, the driving module includes a driving transistor, the data writing module includes a data writing transistor, the storage module includes a storage capacitor, and the light emitting module includes a light emitting diode;
the grid electrode of the double-grid transistor is connected with a first scanning line, the first grid electrode of the double-grid transistor is connected with an initialization signal line, the second pole of the double-grid transistor is connected with the first pole of the light-emitting diode, the middle node of the double-grid transistor is connected with the grid electrode of the driving transistor, and the second pole of the light-emitting diode is connected with a second power supply;
the grid electrode of the data writing transistor is connected with a second scanning line, the first pole of the data writing transistor is connected with a data line, and the second pole of the data writing transistor is connected with the first pole of the driving transistor; a first pole of the storage capacitor is connected with a first power supply, and a second pole of the storage capacitor is connected with the grid electrode of the driving transistor;
the pixel circuit further comprises a compensation module and a light-emitting control module, wherein the compensation module comprises a compensation transistor, the light-emitting control module comprises a first light-emitting control transistor and a second light-emitting control transistor, a grid electrode of the compensation transistor is connected with the second scanning line, a first pole of the compensation transistor is connected with a second pole of the driving transistor, and a second pole of the compensation transistor is connected with a grid electrode of the driving transistor; the grid electrode of the first light-emitting control transistor and the grid electrode of the second light-emitting control transistor are both connected with a light-emitting control signal line, the first pole of the first light-emitting control transistor is electrically connected with the first power supply, the second pole of the first light-emitting control transistor is connected with the first pole of the driving transistor, the first pole of the second light-emitting control transistor is connected with the second pole of the driving transistor, and the second pole of the second light-emitting control transistor is connected with the first pole of the light-emitting diode.
In a second aspect, an embodiment of the present invention further provides a display panel, where the display panel includes a substrate and the pixel circuit provided in any embodiment of the present invention, and the pixel circuit is located on the substrate.
Optionally, the driving module includes a driving transistor, the data writing module includes a data writing transistor, the display panel further includes a plurality of first scan lines, second scan lines, an initialization signal line, and a light emission control signal line extending along a first direction, and a plurality of data lines extending along a second direction; the first direction and the second direction intersect;
the display panel further comprises an active layer forming a transistor, the overlapping position of the second scanning line and the active layer forms a grid electrode of the data writing transistor, and the overlapping position of the first scanning line and the active layer forms a grid electrode of the double-grid transistor;
in a second direction, one of the light emission control signal lines is located between one of the first scan lines and one of the second scan lines, and the initialization signal line is located on a side of the first scan line away from the light emission control signal line.
Optionally, the first scan line, the second scan line, and the light emission control signal line are located in a first metal layer, the initialization signal line is located in a second metal layer, and the data line is located in a third metal layer;
wherein the first scan line comprises a main body part extending along a first direction and a branch part extending along a second direction, the main body part and the active layer are overlapped to form a gate electrode of a first sub-transistor of the double-gate transistor, and the branch part and the active layer are overlapped to form a gate electrode of a second sub-transistor of the double-gate transistor; and the middle node of the double-gate transistor is connected with the grid electrode of the driving transistor through a metal connecting wire.
Optionally, the pattern of the active layer includes a first extension portion extending in a first direction, a second extension portion extending in the second direction, and a third extension portion;
the connecting ends of the first extending part and the second extending part are connected with the third extending part through a metal connecting wire, and the metal connecting wire is located on a third metal layer.
Optionally, the display panel further includes a storage capacitor, a first plate of the storage capacitor is located on a first metal layer, a second plate of the storage capacitor is located on a second metal layer, and a vertical projection of the first plate on the substrate covers a vertical projection of an active layer of the driving transistor on the substrate;
the metal connecting line is connected with the first polar plate of the storage capacitor through the via hole.
In a third aspect, an embodiment of the present invention further provides a display device, where the display device includes the display panel provided in any embodiment of the present invention.
The pixel circuit provided by the embodiment of the invention can optimize the layout space of the pixel circuit and improve the display effect by optimizing the structure of the pixel circuit. The pixel circuit comprises a driving module, a storage module, a data writing module, an initialization module and a light-emitting module, wherein the data writing module is connected between the driving module and a data line, the storage module is connected with a control end of the driving module, the driving module and the light-emitting module are connected between a first power supply and a second power supply, and the initialization module is used for writing initialization voltage into the control end of the driving module and the light-emitting module in an initialization stage and initializing the control end of the driving module and the light-emitting module; the initialization module comprises a double-gate transistor, the double-gate transistor is connected between an initialization signal line and the light emitting module, and a middle node of the double-gate transistor is connected with a control end of the driving module.
Compared with the prior art, the technical scheme provided by the embodiment of the invention has the advantages that the grid electrodes of the double-grid transistors are connected to the same scanning line, the light-emitting module and the driving module can be simultaneously initialized through the double-grid transistors in the initialization stage, just because the two grid electrodes of the double-grid transistors are connected with the same scanning line, the initialization of the light-emitting module and the driving module can be controlled by the same scanning line in the layout, and the initialization of each row of pixels is controlled by the scanning line in the row, so that the last row of pixels is initialized without arranging the scanning line and the initialization signal line below the last row of pixels, and the layout space is saved. In addition, the leakage current of the double-gate transistor is small, so that the phenomenon of unstable potential of the control end of the driving module can be improved, the phenomenon of low gray level color cast of the light-emitting module due to insufficient light emission is avoided, and the display effect is favorably improved.
Drawings
FIG. 1 is a schematic diagram of a pixel circuit in the prior art;
FIG. 2 is a top view of a prior art display panel;
fig. 3 is a schematic structural diagram of a pixel circuit according to an embodiment of the present invention;
fig. 4 is a schematic structural diagram of another pixel circuit according to an embodiment of the present invention;
fig. 5 is a schematic structural diagram of another pixel circuit according to an embodiment of the present invention;
fig. 6 is a schematic structural diagram of another pixel circuit according to an embodiment of the present invention;
fig. 7 is a schematic structural diagram of another pixel circuit according to an embodiment of the present invention;
FIG. 8 is a timing control waveform diagram of a driving circuit according to an embodiment of the present invention;
fig. 9 is a top view of a display panel according to an embodiment of the invention;
fig. 10 is a cross-sectional view of a display panel according to an embodiment of the present invention;
FIG. 11 is a cross-sectional view of another display panel according to an embodiment of the present invention;
fig. 12 is a schematic structural diagram of a display device according to an embodiment of the present invention.
Detailed Description
The present invention will be described in further detail with reference to the accompanying drawings and examples. It is to be understood that the specific embodiments described herein are merely illustrative of the invention and are not limiting of the invention. It should be further noted that, for the convenience of description, only some of the structures related to the present invention are shown in the drawings, not all of the structures.
As described in the background, the conventional display panel is disadvantageous for low power consumption and high resolution display. The inventor researches and finds that the reason for the problems is that: the display panel comprises a pixel circuit, the pixel circuit is generally composed of a thin film transistor and a capacitor, and a signal line, an active layer and a source/drain electrode of the thin film transistor and a polar plate of the capacitor in the pixel circuit are respectively positioned in a plurality of film layers of the display panel, so that the film layer structure of the display panel is more, and the number of the thin film transistors in the existing pixel circuit is more, thereby causing the layout space design to be more complicated. In addition, the signal lines corresponding to the pixels in the same row are not in the same row, so that the corresponding signal lines are designed below the pixels in the last row, and the layout space is occupied. For example, fig. 1 is a schematic structural diagram of a pixel circuit in the prior art, and fig. 2 is a top view of a display panel in the prior art, wherein the top view shown in fig. 2 corresponds to the pixel circuit structure shown in fig. 1. As shown in fig. 1 and 2, the conventional pixel circuit includes a first transistor M1, a second transistor M2, a third transistor M3, a fourth transistor M4, a fifth transistor M5, a sixth transistor M6, a seventh transistor M7, and a light emitting diode OLED, wherein the fourth transistor M4 and the seventh transistor M7 are respectively connected to different signal lines (a first scan line S1 and a third scan line S3) to initialize the gate of the first transistor M1 and the anode potential of the light emitting diode OLED. With reference to fig. 2, the scan lines for providing the initialization voltage Vref to reset the anode of the light emitting diode OLED and resetting the gate of the first transistor M1 are not in the same row, and are controlled by two rows of scan lines, respectively, so that when the last row of pixels is reset, a third scan line S3 and an initialization signal line Vref (it can be understood that the third scan line S3 is used to reset the pixels in the row and is also used as the first scan line S1 of the pixels in the next row) must be designed below the pixels in the last row, thereby occupying more layout space, and being not beneficial to low power consumption and high resolution display. In addition, the seventh transistor M7 for resetting the anode of the light emitting diode OLED is a single gate transistor, and the gate potential of the first transistor M1 is unstable due to the leakage current of the seventh transistor M7, so that the driving current is reduced, and the pixel is not sufficiently lighted to cause the phenomenon of low gray level color shift.
In view of the foregoing problems, embodiments of the present invention provide a pixel circuit, a display panel, and a display device to improve a display effect and optimize a layout space. Fig. 3 is a schematic structural diagram of a pixel circuit according to an embodiment of the present invention, fig. 4 is a schematic structural diagram of another pixel circuit according to an embodiment of the present invention, and referring to fig. 3 and fig. 4, the pixel circuit according to an embodiment of the present invention includes a driving module 110, a storage module 120, a data writing module 130, an initialization module 140, and a light emitting module 150;
the Data writing module 130 is connected between the driving module 110 and the Data line Data, and is configured to write the Data voltage output by the Data line Data into the control terminal G of the driving module 110 in the Data writing phase;
the storage module 120 is connected to the control end of the driving module 110, and is configured to store a voltage at the control end G of the driving module 110;
the driving module 110 and the light emitting module 150 are connected between a first power supply VDD and a second power supply VSS, and the driving module 110 is configured to provide a driving signal to the light emitting module 150 according to the voltage stored in the storage module 120 in a light emitting stage to drive the light emitting module 150 to emit light;
the initialization module 140 is configured to write an initialization voltage to the control terminal G of the driving module 110 and the light emitting module 150 in an initialization phase, and initialize the control terminal G of the driving module 110 and the light emitting module 150; the initialization module 140 includes a dual-gate transistor T1, initializes the light emitting module 150 through the dual-gate transistor T1, and initializes the control terminal G of the driving module 110 through a single-gate transistor of the dual-gate transistor T1; or the control terminal G of the driving module 110 is initialized through the dual-gate transistor T1, and the light emitting module 150 is simultaneously initialized through a single-gate transistor of the dual-gate transistor T1.
Specifically, the initialization module 140 is respectively connected to the control terminal G of the driving module 110 and the first terminal of the light emitting module 150, and configured to transmit the initialization voltage Vref provided by the initialization signal line to the control terminal G of the driving module 110 and the first terminal of the light emitting module 150, and transmit the initialization voltage to the control terminal G of the driving module 110 and the first terminal of the light emitting module 150 through different paths by applying a scan signal (e.g., the first scan signal S1) to the control terminal of the initialization module 140, so as to complete initialization of potentials of the control terminal G of the driving module 110 and the first terminal of the light emitting module 150.
Referring to fig. 3, in the present embodiment, the initialization module 140 includes a dual-gate transistor T1, the gate of the dual-gate transistor T1 inputs a first scan signal S1, one gate of the dual-gate transistor T1 is connected to the initialization signal line, the other gate is connected to the first terminal of the light emitting module 150, and the second terminal of the light emitting module 150 is connected to the second power source VSS. The intermediate node N of the double-gate transistor T1, which may also be referred to as a double-gate node, is connected to the control terminal G of the driving module 110. In the initialization stage, the dual-gate transistor T1 is turned on in response to the first scan signal S1, and the initialization voltage Vref on the initialization signal line is transmitted to the first terminal of the light emitting module 150 through the dual-gate transistor T1 and is transmitted to the control terminal G of the driving module 110 through the middle node N of the dual-gate transistor T1, so that the control terminal G of the driving module 110 is initialized while the light emitting module 150 is initialized. That is to say, in the initialization stage, the light emitting module 150 is initialized through the dual-gate transistor T1, and the control terminal G of the driving module 110 is initialized through a single-gate transistor in the dual-gate transistor T1, so that the initialization operation of the control terminal G of the driving module 110 and the light emitting module 150 is completed by using the same scan line, and thus the initialization of the control terminal G of the driving module 110 and the light emitting module 150 can be controlled by the same scan line, and further the scan line and the initialization signal line can be saved, for example, the scan line and the initialization signal line below the last row of pixels are saved, which is beneficial to saving layout space.
Referring to fig. 4, in another embodiment of the present invention, the gate of the dual-gate transistor T1 is inputted with the first scan signal S1, one gate of the dual-gate transistor T1 is connected to the initialization signal line, and the other gate is connected to the control terminal G of the driving module 110. The intermediate node N of the double-gate transistor T1 is connected to a first terminal of the light emitting module 150, and a second terminal of the light emitting module 150 is connected to a second power source VSS. In the initialization stage, the dual-gate transistor T1 is turned on in response to the first scan signal S1, and the initialization voltage Vref on the initialization signal line is transmitted to the control terminal G of the driving module 110 through the dual-gate transistor T1 and is transmitted to the first terminal of the light emitting module 150 through the middle node N of the dual-gate transistor T1, so that the light emitting module 150 is initialized while the control terminal G of the driving module 110 is initialized. That is, in the initialization stage, the control terminal G of the driving module 110 is initialized through the dual-gate transistor T1, and the light emitting module 150 is simultaneously initialized through a single-gate transistor of the dual-gate transistor T1, so that the initialization operation of the control terminal G of the driving module 110 and the light emitting module 150 is completed through the same scan line, and the scan line and the initialization signal line can be saved as well.
Further, in the Data writing phase, the Data writing module 130 is turned on, and transmits the Data voltage on the Data line Data to the control terminal G of the driving module 110, and stores the Data voltage on the storage module 120. In the light emitting stage, the driving module 110 generates a driving signal (e.g., the driving signal may be a current signal) according to the voltage of the control terminal G thereof to drive the light emitting module 150 to emit light.
The initialization module 140 includes the dual-gate transistor T1, and since the leakage current of the dual-gate transistor T1 is much smaller than the leakage current of the single-gate transistor, after the initialization stage is finished and the dual-gate transistor T1 is turned off, the potential of the control terminal G of the driving module 110 can be kept stable, thereby avoiding the influence of the potential drop of the control terminal G of the driving module 110 on the luminance of the light emitting module 150, and facilitating the improvement of the low gray-scale color cast phenomenon.
The pixel circuit provided by the embodiment of the invention can optimize the layout space of the pixel circuit and improve the display effect by optimizing the structure of the pixel circuit. The pixel circuit comprises a driving module, a storage module, a data writing module, an initialization module and a light-emitting module, wherein the data writing module is connected between the driving module and a data line, the storage module is connected with a control end of the driving module, the driving module and the light-emitting module are connected between a first power supply and a second power supply, and the initialization module is used for writing initialization voltage into the control end of the driving module and the light-emitting module in an initialization stage and initializing the control end of the driving module and the light-emitting module; the initialization module comprises a double-gate transistor, the double-gate transistor is connected between an initialization signal line and the light emitting module, and a middle node of the double-gate transistor is connected with a control end of the driving module. Compared with the prior art, the technical scheme provided by the embodiment of the invention has the advantages that the grid electrodes of the double-grid transistors are connected to the same scanning line, the light-emitting module and the driving module can be simultaneously initialized through the double-grid transistors in the initialization stage, just because the two grid electrodes of the double-grid transistors are connected with the same scanning line, the initialization of the light-emitting module and the driving module can be controlled by the same scanning line in the layout, and the initialization of each row of pixels is controlled by the scanning line in the row, so that the last row of pixels is initialized without arranging the scanning line and the initialization signal line below the last row of pixels, and the layout space is saved. In addition, the leakage current of the double-gate transistor is small, so that the phenomenon of unstable potential of the control end of the driving module can be improved, the phenomenon of low gray level color cast of the light-emitting module due to insufficient light emission is avoided, and the display effect is favorably improved.
Optionally, fig. 5 is a schematic structural diagram of another pixel circuit provided in an embodiment of the present invention, and specifically shows a specific structure of the pixel circuit shown in fig. 3. Referring to fig. 5, the driving module 110 includes a driving transistor T2, the data writing module 130 includes a data writing transistor T3, the storage module 120 includes a storage capacitor Cst, and the light emitting module 150 includes a light emitting diode OLED.
In the present embodiment, the dual gate transistor T1 includes a first sub-transistor T11 and a second sub-transistor T12, the first sub-transistor T11 and the second sub-transistor T12 are connected in series, and a common point at which the first sub-transistor T11 and the second sub-transistor T12 are connected serves as an intermediate node N of the dual gate transistor T1. The first terminal of the first sub-transistor T11 is connected to the initialization signal line, the second terminal of the first sub-transistor T11 is connected to the first terminal of the second sub-transistor T12, the second terminal of the second sub-transistor T12 is connected to the light emitting module 150, the gates of the first and second sub-transistors T11 and T12 are connected to the same scan line, and the intermediate node N of the double gate transistor T1 is connected to the control terminal G of the driving module 110. In the initialization stage, the first and second sub-transistors T11 and T12 are turned on in response to the first scan signal S1 output from the first scan line, and the initialization voltage Vref on the initialization signal line is transmitted to the gate of the driving transistor T2 through the first sub-transistor T11 and to the anode of the light emitting diode OLED through the dual gate transistor formed by the first and second sub-transistors T11 and T12, respectively initializing the gate of the driving transistor T2 and the anode of the light emitting diode OLED. In the Data writing phase, the first sub transistor T11 and the second sub transistor T12 are turned off, and the Data writing transistor T3 is turned on in response to the second scan signal S2 output from the second scan line, transmitting the Data voltage on the Data line Data to the gate of the driving transistor T2 and the storage capacitor Cst. In the light emitting stage, since the leakage currents of the first and second sub-transistors T11 and T12 are small, the gate potential of the driving transistor T2 can be kept stable, and the driving transistor T2 generates a driving current according to the voltage of the gate thereof, driving the light emitting diode OLED to emit light.
Optionally, fig. 6 is a schematic structural diagram of another pixel circuit provided in an embodiment of the present invention, and specifically shows a specific structure of the pixel circuit shown in fig. 4. Unlike the pixel circuit shown in fig. 5, in the connection structure of the dual-gate transistor T1, referring to fig. 6, in the present embodiment, the first terminal of the first sub-transistor T11 is connected to the initialization signal line, the second terminal of the first sub-transistor T11 is connected to the first terminal of the second sub-transistor T12, the second terminal of the second sub-transistor T12 is connected to the control terminal G of the driving module 110, the gates of the first sub-transistor T11 and the second sub-transistor T12 are connected to the same scan line, and the middle node of the dual-gate transistor T1 is connected to the light emitting module 150. The specific working principle can refer to the related description above, and is not repeated herein.
Optionally, fig. 7 is a schematic structural diagram of another pixel circuit according to an embodiment of the present invention, and referring to fig. 7, the pixel circuit according to the embodiment of the present invention further includes a compensation module 160, the compensation module 160 includes a compensation transistor T4, a first pole of the compensation transistor T4 is connected to a second pole of the driving transistor T2, a second pole of the compensation transistor T4 is connected to the gate of the driving transistor T2, and a gate of the compensation transistor T4 is connected to the second scan line. Wherein, the compensation transistor T4 is used to realize the threshold voltage compensation of the driving transistor T2 during the compensation phase.
The pixel circuit further includes a light emission control module 170, the light emission control module 170 includes a first light emission control transistor T5 and a second light emission control transistor T6, a gate of the first light emission control transistor T5 and a gate of the second light emission control transistor T6 are both connected to a light emission control signal line, a first pole of the first light emission control transistor T5 is electrically connected to a first power source VDD, a second pole of the first light emission control transistor T5 is connected to a first pole of the driving transistor T2, a first pole of the second light emission control transistor T6 is connected to a second pole of the driving transistor T2, and a second pole of the second light emission control transistor T6 is connected to a first pole of the light emitting diode OLED.
Fig. 8 is a timing control waveform diagram of a driving circuit according to an embodiment of the present invention, which is suitable for the pixel circuit shown in fig. 7, wherein transistors in the pixel circuit shown in fig. 7 are all P-type transistors. With reference to fig. 7 and 8, the specific operation of the pixel circuit provided by the embodiment of the invention may include an initialization phase t1, a data writing phase t2 and a light emitting phase t 3.
In the initialization stage T1, the first scan signal S1 output from the first scan line is at a low level, the second scan signal S2 output from the second scan line is at a high level, and the emission control signal EM output from the emission control signal line is at a high level, so that the first sub-transistor T11 and the second sub-transistor T12 are turned on in response to the first scan signal S1 output from the first scan line, the initialization voltage Vref on the initialization signal line is transmitted to the gate of the driving transistor T2 through the first sub-transistor T11, and is transmitted to the anode of the light emitting diode OLED through the dual gate transistor formed by the first sub-transistor T11 and the second sub-transistor T12, and the gate of the driving transistor T2 and the anode of the light emitting diode OLED are initialized, respectively.
In the Data writing phase T2, the first scan signal S1 output by the first scan line is at a high level, the second scan signal S2 output by the second scan line is at a low level, and the emission control signal EM output by the emission control signal line is at a high level, so that the Data writing transistor T3 and the compensation transistor T4 are respectively turned on in response to the second scan signal S2, and the Data voltage Vdata on the Data line Data is written to the gate of the driving transistor T2 and the storage capacitor Cst through the Data writing transistor T3, the driving transistor T2, and the compensation transistor T4, and the threshold voltage of the driving transistor T2 is compensated, where the gate potential of the driving transistor T2 is Vdata + Vth of the driving transistor T2.
In the light emitting period T3, the first scan signal S1 output by the first scan line is at a high level, the second scan signal output by the second scan line is at a high level, the light emission control signal EM output by the light emission control signal line is at a low level, the first light emission control transistor T5 and the second light emission control transistor T6 are turned on in response to the light emission control signal EM, a path is formed between the first power source VDD and the second power source VSS, the driving transistor T2 operates in a saturation region or a sub-threshold region, and the driving transistor T2 generates a driving current according to the voltage stored in the storage capacitor Cst to drive the light emitting diode OLED to emit light. Wherein, the driving current can be expressed as:
where μ is the electron mobility of the driving transistor T2, Cox is the channel capacitance per unit area of the driving transistor T2, and W/L is the width-to-length ratio of the driving transistor T2.
With reference to fig. 7, during the light emitting period T3, there are two drain paths of the gate of the driving transistor T2, one drain path is to drain through the initialization module 140, and the other drain path is to drain through the compensation transistor T4 and the initialization module 140, because the initialization module 140 is a dual-gate transistor, the drain current is small, and the compensation transistor T4 is also a dual-gate transistor, the potential of the gate of the driving transistor T2 can be kept stable, so that the driving current generated by the driving transistor T2 does not change in a large range, and the problem of color shift of the luminance of the light emitting diode OLED can be improved.
Optionally, an embodiment of the present invention further provides a display panel, where the display panel includes the pixel circuit provided in any embodiment of the present invention, and further includes a substrate, and the pixel circuit is located on the substrate. Fig. 9 is a top view of a display panel according to an embodiment of the present invention, and referring to fig. 7 and 9, the driving module 110 includes a driving transistor T2, the Data writing module 130 includes a Data writing transistor T3, the display panel further includes a plurality of first scan lines S1, second scan lines S2, an initialization signal line Vref, and a light emission control signal line EM extending along a first direction, and a plurality of Data lines Data extending along a second direction; the first direction and the second direction intersect.
The display panel further includes an active layer 10 constituting a transistor, a gate of the data writing transistor T3 is formed at a position where the second scan line S2 overlaps the active layer 10, and a gate of the double gate transistor T1 is formed at a position where the first scan line S1 overlaps the active layer 10;
in the second direction, one emission control signal line EM is located between one first scan line S1 and one second scan line S2, and the initialization signal line Vref is located on the side of the first scan line S1 away from the emission control signal line EM.
Note that, for convenience of description, in the present embodiment, the first scan line and the first scan signal are both denoted by S1, the second scan line and the second scan signal are both denoted by S2, the emission control signal line and the emission control signal are both denoted by EM, the initialization signal line and the initialization voltage are both denoted by Vref, and the reference numerals of the respective transistors are indicated at the gate positions of the transistors.
Referring to fig. 9, the first direction may be an X direction, the second direction may be a Y direction, the first scan line S1, the second scan line S2, and the light emission control signal line EM are arranged to extend in the X direction, and the Data line Data and the power supply line VDD are arranged to extend in the Y direction. The overlapping position of the first scan line S1 and the active layer 10 forms the gate of the dual gate transistor T1 in the initialization block 140, the initialization signal line Vref is disposed adjacent to the first scan line S1, and the initialization signal line Vref is perforated to be connected to the dual gate transistor T1. Similarly, the second scan line S2 is used to control the turn-on of the Data writing transistor T3, so the second scan line S2 is disposed close to the Data line Data and the driving transistor T2, and the light emitting control signal line EM is disposed between the first scan line S1 and the second scan line S2 and close to the anode of the light emitting diode OLED. The purpose of setting up like this is favorable to saving the territory space, and the convenience is laid wire.
In the present embodiment, the first scan line S1 includes a body portion extending in the first direction and a branch portion extending in the second direction, the body portion overlapping the active layer 10 to form the gate electrode of the first sub-transistor T11 of the dual-gate transistor T1, and the branch portion overlapping the active layer 10 to form the gate electrode of the second sub-transistor T12 of the dual-gate transistor T1; the intermediate node N of the double gate transistor T1 is connected to the gate of the driving transistor T2 through a metal connection line 31. The pattern of the active layer 10 includes a first extension portion 1, a second extension portion 2, and a third extension portion 3, the first extension portion 1 extending in a first direction, the second extension portion 2 extending in a second direction; the connection ends of the first extension portion 1 and the second extension portion 2 are connected to the third extension portion 3 through a metal connection line 31, and the metal connection line 31 is located in a third metal layer.
The overlapping position of the main portion of the first scan line S1 and the second extension portion 2 of the active layer 10 forms a gate of the first sub-transistor T11, and two ends of the gate of the first sub-transistor T11 are a source region and a drain region of the first sub-transistor T11 along the extension direction of the active layer 10. The gate of the second sub-transistor T12 is formed at a position where the branch portion of the first scan line S1 overlaps the first extension portion 1 of the active layer 10, and two ends of the gate of the second sub-transistor T12 are the source region and the drain region of the second sub-transistor T12, respectively, along the extension direction of the active layer 10. The active layer 10 corresponding to the first sub-transistor T11 and the active layer connected to the second sub-transistor T12 are located at the middle node N of the dual-gate transistor T1, i.e., the connection end of the first extension portion 1 and the second extension portion 2 is the middle node N of the dual-gate transistor T1. The intermediate node N is connected to the gate of the driving transistor T2 through the metal connection line 31, thereby enabling simultaneous initialization of the gate of the driving transistor T2 and the anode of the light emitting diode OLED under the control of the first scan line S1. That is to say, the gate of the driving transistor T2 and the initialization of the anode of the light emitting diode OLED are controlled by the same row of scan lines, and the gate of the driving transistor T2 corresponding to the last row of pixels and the initialization of the anode of the light emitting diode OLED are also controlled by the last row of scan lines, so that it is not necessary to additionally pull out a row of scan lines and an initialization signal line below the last row of pixels to initialize the last row of pixels, thereby effectively reducing the occupied space of the layout.
In this embodiment, the connection terminals of the first extension portion 1 and the second extension portion 2 are further connected to the third extension portion 3 through the metal connection line 31, the compensation transistor T4 is formed at the overlapping position of the third extension portion 3 and the second scan line S2, and one gate of the compensation transistor T4 is connected to the middle node N of the dual-gate transistor T1.
Fig. 10 is a cross-sectional view of a display panel according to an embodiment of the invention, in particular, a cross-sectional view of the display panel shown in fig. 9 taken along a cross-sectional line AA', wherein a Z direction is a thickness direction of the display panel. Referring to fig. 9 and 10, the first scan line S1, the second scan line S2, and the emission control signal line EM are located at a first metal layer, the initialization signal line Vref is located at a second metal layer, and the Data line Data is located at a third metal layer. The display panel further comprises a storage capacitor Cst, wherein a first plate 11 of the storage capacitor Cst is located on the first metal layer, a second plate 12 of the storage capacitor Cst is located on the second metal layer, and a vertical projection of the first plate 11 on the substrate 41 covers a vertical projection of the active layer 10 of the driving transistor T2 on the substrate 41; the metal connection line 31 is connected to the first plate 11 of the storage capacitor Cst through the via hole.
In particular, the substrate 41 may provide cushioning, protection, or support for the display panel. The substrate 41 may be a flexible substrate, and the material of the flexible substrate may be Polyimide (PI), polyethylene naphthalate (PEN), polyethylene terephthalate (PET), or the like, or may be a mixture of these materials. The substrate 41 may be a hard substrate formed of a material such as glass.
The first plate 11 of the storage capacitor Cst is common to the gate of the driving transistor T2, wherein the position where the first plate 11 of the storage capacitor Cst overlaps the active layer 10 forms a channel region of the driving transistor T2, and the first plate 11 of the storage capacitor Cst is located on the first metal layer. The first metal layer is isolated from the active layer 10 by a first insulating layer 42. The second plate 12 of the storage capacitor Cst is located on the second metal layer, the storage capacitor Cst is formed at the overlapping position of the first plate 11 and the second plate 12, and the first plate 11 and the second plate 12 are isolated by the second insulating layer 43. The Data lines Data and the metal connection lines 31 are located in a third metal layer, and the third metal layer is isolated from the second metal layer by a third insulating layer 44. The power line VDD is located in the fourth metal layer, and the fourth metal layer is isolated from the third metal layer by a fourth insulating layer 45. The first metal layer, the second metal layer, the third metal layer and the fourth metal layer are sequentially stacked, and the fourth metal layer is located on the side, far away from the substrate 41, of the third metal layer. A planarization layer 46 is further disposed on the side of the fourth metal layer away from the substrate 41 for subsequent film layer preparation.
In the present embodiment, since the vertical projection of the first plate 11 of the storage capacitor Cst on the substrate 41 covers the vertical projection of the active layer 10 of the driving transistor T2 on the substrate 41, the problem of the effective channel area of the driving transistor T2 being reduced due to the too small area of the first plate 11 can be avoided.
With continued reference to fig. 10, the second plate 12 of the storage capacitor Cst is punched to expose the first plate 11 (or the second insulating layer 43), and the metal connection line 31 is connected to the first plate 11 of the storage capacitor Cst through a via hole, so that other layers can be connected to the gate electrode of the driving transistor T2 through the metal connection line 31.
Optionally, fig. 11 is a cross-sectional view of another display panel provided in an embodiment of the present invention, specifically, a cross-sectional view of the display panel shown in fig. 9 taken along a cutting line BB'. In the cross-sectional view shown in fig. 11, it is specifically shown that the intermediate node N of the dual gate transistor T1 is connected to the metal connection line 31 through a via, and is connected to the gate electrode (the first plate 11 of the storage capacitor Cst) of the driving transistor T2 through the metal connection line 31.
With continued reference to fig. 11, the initialization signal line Vref is connected to one end of the dual gate transistor T1 (through the active layer 10) through a via hole, and the initialization signal line Vref is adjacent to the first scan line S1. The emission control signal line EM is disposed between the first scan line S1 and the second scan line S2. In the embodiment, layout optimization is performed on each transistor, each data line, each scanning line and each initialization signal line, so that the occupied area of the layout is reduced, and low-power consumption and high-resolution display are facilitated.
It should be noted that the cross-sectional view of the display panel provided in the embodiment of the present invention is only an exemplary illustration of the structures of the film layers, and does not limit the positions and sizes of the film layers.
Optionally, an embodiment of the present invention further provides a display device, and fig. 12 is a schematic structural diagram of the display device provided in the embodiment of the present invention. Fig. 12 schematically shows a case where the display device is a mobile phone, and in practical applications, the display device may also be an electronic product with a display function, such as a computer, a tablet, a television, an intelligent wearable device, and an in-vehicle device. The display device provided by the embodiment of the present invention includes the display panel provided by any of the above embodiments of the present invention, and therefore, the display device provided by the embodiment of the present invention has the functional structure and the beneficial effects of the display panel provided by any of the above embodiments of the present invention, and details are not described herein again.
It is to be noted that the foregoing is only illustrative of the preferred embodiments of the present invention and the technical principles employed. It will be understood by those skilled in the art that the present invention is not limited to the particular embodiments described herein, but is capable of various obvious changes, rearrangements and substitutions as will now become apparent to those skilled in the art without departing from the scope of the invention. Therefore, although the present invention has been described in greater detail by the above embodiments, the present invention is not limited to the above embodiments, and may include other equivalent embodiments without departing from the spirit of the present invention, and the scope of the present invention is determined by the scope of the appended claims.
Claims (10)
1. A pixel circuit, comprising: the device comprises a driving module, a storage module, a data writing module, an initialization module and a light emitting module;
the data writing module is used for writing data voltage into the control end of the driving module in a data writing stage;
the storage module is used for storing the voltage of the control end of the driving module;
the driving module is used for providing a driving signal to the light-emitting module in a light-emitting stage so as to drive the light-emitting module to emit light;
the initialization module is used for initializing the control end of the driving module and the light-emitting module in an initialization stage; the initialization module comprises a double-gate transistor, the light-emitting module is initialized through the double-gate transistor, and the control end of the driving module is initialized through a single-gate transistor in the double-gate transistor; or the control end of the driving module is initialized through the double-grid transistor, and the light-emitting module is initialized through a single-grid transistor in the double-grid transistor.
2. The pixel circuit according to claim 1, wherein the double gate transistor comprises a first sub-transistor and a second sub-transistor, the first sub-transistor and the second sub-transistor are connected in series, and a common point of the first sub-transistor and the second sub-transistor is connected serves as an intermediate node of the double gate transistor;
the first end of the first sub-transistor is connected with an initialization signal line, the second end of the first sub-transistor is connected with the first end of the second sub-transistor, the second end of the second sub-transistor is connected with the light emitting module, the grid electrode of the first sub-transistor and the grid electrode of the second sub-transistor are connected with the same scanning line, and the middle node of the double-grid transistor is connected with the control end of the driving module.
3. The pixel circuit according to claim 1, wherein the double gate transistor comprises a first sub-transistor and a second sub-transistor, the first sub-transistor and the second sub-transistor are connected in series, and a common point of the first sub-transistor and the second sub-transistor is connected serves as an intermediate node of the double gate transistor;
the first end of the first sub-transistor is connected with an initialization signal line, the second end of the first sub-transistor is connected with the first end of the second sub-transistor, the second end of the second sub-transistor is connected with the control end of the driving module, the grid electrode of the first sub-transistor and the grid electrode of the second sub-transistor are connected with the same scanning line, and the middle node of the double-grid transistor is connected with the light emitting module.
4. The pixel circuit according to claim 1, wherein the driving module comprises a driving transistor, the data writing module comprises a data writing transistor, the storage module comprises a storage capacitor, and the light emitting module comprises a light emitting diode;
the grid electrode of the double-grid transistor is connected with a first scanning line, the first grid electrode of the double-grid transistor is connected with an initialization signal line, the second pole of the double-grid transistor is connected with the first pole of the light-emitting diode, the middle node of the double-grid transistor is connected with the grid electrode of the driving transistor, and the second pole of the light-emitting diode is connected with a second power supply;
the grid electrode of the data writing transistor is connected with a second scanning line, the first pole of the data writing transistor is connected with a data line, and the second pole of the data writing transistor is connected with the first pole of the driving transistor; a first pole of the storage capacitor is connected with a first power supply, and a second pole of the storage capacitor is connected with the grid electrode of the driving transistor;
the pixel circuit further comprises a compensation module and a light-emitting control module, wherein the compensation module comprises a compensation transistor, the light-emitting control module comprises a first light-emitting control transistor and a second light-emitting control transistor, a grid electrode of the compensation transistor is connected with the second scanning line, a first pole of the compensation transistor is connected with a second pole of the driving transistor, and a second pole of the compensation transistor is connected with a grid electrode of the driving transistor; the grid electrode of the first light-emitting control transistor and the grid electrode of the second light-emitting control transistor are both connected with a light-emitting control signal line, the first pole of the first light-emitting control transistor is electrically connected with the first power supply, the second pole of the first light-emitting control transistor is connected with the first pole of the driving transistor, the first pole of the second light-emitting control transistor is connected with the second pole of the driving transistor, and the second pole of the second light-emitting control transistor is connected with the first pole of the light-emitting diode.
5. A display panel comprising a substrate and the pixel circuit according to any one of claims 1 to 4, the pixel circuit being located on the substrate.
6. The display panel according to claim 5, wherein the driving module includes a driving transistor, the data writing module includes a data writing transistor, the display panel further includes a plurality of first scan lines, second scan lines, an initialization signal line, and a light emission control signal line extending in a first direction, and a plurality of data lines extending in a second direction; the first direction and the second direction intersect;
the display panel further comprises an active layer forming a transistor, the overlapping position of the second scanning line and the active layer forms a grid electrode of the data writing transistor, and the overlapping position of the first scanning line and the active layer forms a grid electrode of the double-grid transistor;
in a second direction, one of the light emission control signal lines is located between one of the first scan lines and one of the second scan lines, and the initialization signal line is located on a side of the first scan line away from the light emission control signal line.
7. The display panel according to claim 6, wherein the first scan line, the second scan line, and the light emission control signal line are located in a first metal layer, the initialization signal line is located in a second metal layer, and the data line is located in a third metal layer;
wherein the first scan line comprises a main body part extending along a first direction and a branch part extending along a second direction, the main body part and the active layer are overlapped to form a gate electrode of a first sub-transistor of the double-gate transistor, and the branch part and the active layer are overlapped to form a gate electrode of a second sub-transistor of the double-gate transistor; and the middle node of the double-gate transistor is connected with the grid electrode of the driving transistor through a metal connecting wire.
8. The display panel according to claim 6, wherein the pattern of the active layer comprises a first extension portion, a second extension portion, and a third extension portion, the first extension portion extending in a first direction, the second extension portion extending in the second direction;
the connecting ends of the first extending part and the second extending part are connected with the third extending part through a metal connecting wire, and the metal connecting wire is located on a third metal layer.
9. The display panel according to claim 8, wherein the display panel further comprises a storage capacitor, a first plate of the storage capacitor is located on a first metal layer, a second plate of the storage capacitor is located on a second metal layer, and a vertical projection of the first plate on the substrate covers a vertical projection of an active layer of the driving transistor on the substrate;
the metal connecting line is connected with the first polar plate of the storage capacitor through the via hole.
10. A display device characterized by comprising the display panel according to any one of claims 5 to 9.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202111270996.4A CN114023266B (en) | 2021-10-29 | 2021-10-29 | Pixel circuit, display panel and display device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202111270996.4A CN114023266B (en) | 2021-10-29 | 2021-10-29 | Pixel circuit, display panel and display device |
Publications (2)
Publication Number | Publication Date |
---|---|
CN114023266A true CN114023266A (en) | 2022-02-08 |
CN114023266B CN114023266B (en) | 2022-12-09 |
Family
ID=80058706
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202111270996.4A Active CN114023266B (en) | 2021-10-29 | 2021-10-29 | Pixel circuit, display panel and display device |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN114023266B (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN114495799A (en) * | 2022-03-04 | 2022-05-13 | 昆山国显光电有限公司 | Pixel circuit and display panel |
CN115101022A (en) * | 2022-06-30 | 2022-09-23 | 厦门天马显示科技有限公司 | Pixel driving circuit, display panel and display device |
WO2024036629A1 (en) * | 2022-08-19 | 2024-02-22 | 京东方科技集团股份有限公司 | Display substrate and driving method therefor, and display device |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20180166516A1 (en) * | 2016-12-12 | 2018-06-14 | Samsung Display Co., Ltd. | Pixel and organic light-emitting display device having the same |
CN109003579A (en) * | 2018-07-12 | 2018-12-14 | 武汉华星光电半导体显示技术有限公司 | Dot structure |
CN109817165A (en) * | 2019-03-08 | 2019-05-28 | 京东方科技集团股份有限公司 | Pixel-driving circuit, image element driving method, display panel and display device |
CN111403465A (en) * | 2020-03-30 | 2020-07-10 | 昆山国显光电有限公司 | Array substrate, display panel and display device |
CN111508426A (en) * | 2020-05-29 | 2020-08-07 | 京东方科技集团股份有限公司 | Pixel circuit, driving method thereof and display panel |
CN112289267A (en) * | 2020-10-30 | 2021-01-29 | 昆山国显光电有限公司 | Pixel circuit and display panel |
-
2021
- 2021-10-29 CN CN202111270996.4A patent/CN114023266B/en active Active
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20180166516A1 (en) * | 2016-12-12 | 2018-06-14 | Samsung Display Co., Ltd. | Pixel and organic light-emitting display device having the same |
CN108231001A (en) * | 2016-12-12 | 2018-06-29 | 三星显示有限公司 | Pixel |
CN109003579A (en) * | 2018-07-12 | 2018-12-14 | 武汉华星光电半导体显示技术有限公司 | Dot structure |
CN109817165A (en) * | 2019-03-08 | 2019-05-28 | 京东方科技集团股份有限公司 | Pixel-driving circuit, image element driving method, display panel and display device |
CN111403465A (en) * | 2020-03-30 | 2020-07-10 | 昆山国显光电有限公司 | Array substrate, display panel and display device |
CN111508426A (en) * | 2020-05-29 | 2020-08-07 | 京东方科技集团股份有限公司 | Pixel circuit, driving method thereof and display panel |
CN112289267A (en) * | 2020-10-30 | 2021-01-29 | 昆山国显光电有限公司 | Pixel circuit and display panel |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN114495799A (en) * | 2022-03-04 | 2022-05-13 | 昆山国显光电有限公司 | Pixel circuit and display panel |
CN115101022A (en) * | 2022-06-30 | 2022-09-23 | 厦门天马显示科技有限公司 | Pixel driving circuit, display panel and display device |
WO2024036629A1 (en) * | 2022-08-19 | 2024-02-22 | 京东方科技集团股份有限公司 | Display substrate and driving method therefor, and display device |
Also Published As
Publication number | Publication date |
---|---|
CN114023266B (en) | 2022-12-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN110992880B (en) | Display panel and display device | |
US10417960B2 (en) | Organic electroluminescent display panel and display device | |
CN106875893B (en) | Pixel circuit and display device with the pixel circuit | |
CN114023266B (en) | Pixel circuit, display panel and display device | |
CN107481668B (en) | Display panel and display device | |
US20230309341A1 (en) | Display substrate and display device | |
JP2021524926A (en) | Display panel and display device | |
CN113257192B (en) | Pixel circuit and display device | |
CN114495835B (en) | Pixel driving circuit, driving method thereof, display panel and display device | |
EP3588480B1 (en) | Pixel driving circuit and driving method thereof, and layout structure of transistor | |
CN113035133A (en) | Pixel driving circuit, driving method of pixel driving circuit and display panel | |
CN110100275B (en) | Pixel array substrate, driving method thereof, display panel and display device | |
US12033573B2 (en) | Display substrate and display device | |
CN115152030A (en) | Display panel and display device | |
CN112542126B (en) | Display panel and display device | |
CN114586091A (en) | Pixel driving circuit and display panel | |
CN115398523A (en) | Pixel driving circuit, driving method thereof, display substrate and display device | |
CN113611247A (en) | Display substrate and display panel | |
CN114038427B (en) | Display panel | |
WO2022041227A1 (en) | Display panel and display apparatus | |
CN113205773A (en) | Display panel and display device | |
CN113160750B (en) | Display substrate, driving method thereof and display device | |
CN115331620A (en) | Pixel circuit, driving method and display device | |
CN115836597A (en) | Display panel and display device | |
CN114333699B (en) | Pixel driving circuit and display substrate |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant |