AU2008239697A1 - Parallel runtime execution on multiple processors - Google Patents
Parallel runtime execution on multiple processors Download PDFInfo
- Publication number
- AU2008239697A1 AU2008239697A1 AU2008239697A AU2008239697A AU2008239697A1 AU 2008239697 A1 AU2008239697 A1 AU 2008239697A1 AU 2008239697 A AU2008239697 A AU 2008239697A AU 2008239697 A AU2008239697 A AU 2008239697A AU 2008239697 A1 AU2008239697 A1 AU 2008239697A1
- Authority
- AU
- Australia
- Prior art keywords
- executables
- executable
- processing units
- processing unit
- source
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/44—Arrangements for executing specific programs
- G06F9/445—Program loading or initiating
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F8/00—Arrangements for software engineering
- G06F8/40—Transformation of program code
- G06F8/41—Compilation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F8/00—Arrangements for software engineering
- G06F8/40—Transformation of program code
- G06F8/41—Compilation
- G06F8/44—Encoding
- G06F8/447—Target code generation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/44—Arrangements for executing specific programs
- G06F9/445—Program loading or initiating
- G06F9/44536—Selecting among different versions
- G06F9/44542—Retargetable
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/48—Program initiating; Program switching, e.g. by interrupt
- G06F9/4806—Task transfer initiation or dispatching
- G06F9/4843—Task transfer initiation or dispatching by program, e.g. task dispatcher, supervisor, operating system
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/50—Allocation of resources, e.g. of the central processing unit [CPU]
- G06F9/5005—Allocation of resources, e.g. of the central processing unit [CPU] to service a request
- G06F9/5027—Allocation of resources, e.g. of the central processing unit [CPU] to service a request the resource being a machine, e.g. CPUs, Servers, Terminals
- G06F9/5044—Allocation of resources, e.g. of the central processing unit [CPU] to service a request the resource being a machine, e.g. CPUs, Servers, Terminals considering hardware capabilities
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/54—Interprogram communication
- G06F9/541—Interprogram communication via adapters, e.g. between incompatible applications
Landscapes
- Engineering & Computer Science (AREA)
- Software Systems (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Stored Programmes (AREA)
- Multi Processors (AREA)
- Devices For Executing Special Programs (AREA)
- Image Processing (AREA)
Description
WO 2008/127623 PCT/US2008/004652 PARALLEL RUNTIME EXECUTION ON MULTIPLE PROCESSORS CROSS-REFERENCE TO RELATED APPLICATIONS [00011 This application is related to, and claims the benefits of, U.S. Provisional Patent Application No. 60/923,030, filed on April 11, 2007 entitled "DATA PARALLEL COMPUTING ON MULTIPLE PROCESSORS," Aaftab Munshi et al. and U.S. Provisional Patent Application No. 60/925,620, filed on April 20, 2007 entitled "PARALLEL RUNTIME EXECUTION ON MULTIPLE PROCESSORS," Aaftab Munshi, which are hereby incorporated herein by reference. FIELD OF INVENTION [00021 The present invention relates generally to data parallel computing. More particularly, this invention relates to data parallel runtime execution across both CPUs (Central Processing Units) and GPUs (Graphical Processing Units). BACKGROUND [00031 As GPUs continue to evolve into high performance parallel compute devices, more and more applications are written to perform data parallel computations in GPUs similar to general purpose compute devices. Today, these applications are designed to run on specific GPUs using vendor specific interfaces. Thus, they are not able to leverage CPUs even when both GPUs and CPUs are available in a data processing system nor can they be leveraged across GPUs from different vendors where such an application is running. [00041 However, as more and more CPUs embrace multiple cores to perform data parallel model of computations, more and more processing tasks can be supported by either CPUs and/or GPUs whichever are available. Traditionally, GPUs and CPUs are configured through separate programming environments not compatible with each other. Most GPUs require dedicated programs which are vendor specific. As a result, it is very difficult for an application to leverage both
-I-
WO 2008/127623 PCT/US2008/004652 CPUs and GPUs for processing resources, such as GPUs with data parallel computing capabilities together with multi-core CPUs. [0005] Therefore, there is a need in modem data processing systems to overcome the above problems to allow an application to perform a task in any available processing resources, such as CPUs and one or more GPUs, capable of performing the task. SUMMARY OF THE DESCRIPTION [0006] An embodiment of the present invention includes methods and apparatuses that load one or more executables for a data processing task of an application running in a host processing unit in response to an API request from the application. One of the loaded executables is selected to be executed in another processing unit, such as a CPU or a GPU, attached to the host processing unit, in response to another API request from the application. [0007] In an alternative embodiment, an application program running in a host processing unit generates an API request to load one or more executables for a data processing task. A second API is then generated by the application program to select one of the loaded executables for execution in another processing unit, such as a CPU or a GPU, attached to the host processing unit. [0008] In an alternative embodiment, a source for a target processing unit is compiled during run time based on an executable loaded to a processing unit. The processing unit and the target processing unit may be central processing units (CPUs) or graphics processing units (GPUs). A difference between the processing unit and the target processing unit is detected to retrieve the source from the loaded executable. [0009] In an alternative embodiment, a queue of tasks associated with a plurality of processing units, such as CPUs or GPUs, is updated with a new task including a plurality of executables in response to an API request from an application. A condition is determined to schedule performing the new task from the queue in the plurality of processing units. One of the plurality of executables -2- WO 2008/127623 PCT/US2008/004652 associated with the new task is selected for execution based on the determined condition. [0010] In an alternative embodiment, a source to perform a data processing function is loaded from an application in response to an API request from the application to execute an executable in one or more of a plurality of target data processing units, such as CPUs or GPUs. A plurality of types of the target data processing units is automatically determined. The executable is compiled based on the determined types to be executed in one or more of the target processing units concurrently. [0011] In an alternative embodiment, a source and one or more corresponding executables compiled for a plurality of processing units are stored in an API library to implement an API function. In response to requests to the API library from an application running in a host processor, the source and the one or more corresponding executables of the API function are retrieved from the API library. An additional executable is compiled online from the retrieved source for an additional processing unit not included in the plurality of processing unit. The additional executable and the one or more retrieved executables are executed in the additional processing unit together with the one or more processing units concurrently according to the API function [0012] In an alternative embodiment, an API call is received on a host processor to execute an application having a plurality of threads for execution. The host processor is coupled a CPU and a GPU. The plurality of threads are scheduled for execution on the CPU and the GPU in parallel asynchronously. A thread scheduled to be executed on the GPU may be executed in the CPU if the GPU is busy with graphics processing threads. [0013] In an alternative embodiment, an API call is received on a host processor to execute an application having a plurality of threads for execution. The host processor is coupled to a CPU and a GPU. The plurality of threads are initialized for execution on the CPU and the GPU in parallel asynchronously. A thread initialized for execution in the GPU may be initialized for execution in the CPU if the GPU is busy with graphics processing threads. -3- WO 2008/127623 PCT/US2008/004652 [0014] Other features of the present invention will be apparent from the accompanying drawings and from the detailed description that follows. BRIEF DESCRIPTION OF THE DRAWINGS [0015] The present invention is illustrated by way of example and not limitation in the figures of the accompanying drawings, in which like references indicate similar elements and in which: [0016] Figure 1 is a block diagram illustrating one embodiment of a system to configure compute devices including CPUs and/or GPUs to perform data parallel computing for applications; [0017] Figure 2 is a block diagram illustrating an example of a compute devices with multiple compute processors operating in parallel to execute multiple threads concurrently; [0018] Figure 3 is a block diagram illustrating one embodiment of a plurality of physical compute devices configured as a logical compute device via a compute device identifier; [0019] Figure 4 is a flow diagram illustrating an embodiment of a process to configure a plurality of physical compute devices with a compute device identifier by matching a capability requirement received from an application; [0020] Figure 5 is a flow diagram illustrating an embodiment of a process to execute a compute executable in a logical compute device; [0021] Figure 6 is a flow diagram illustrating an embodiment of a runtime process to load an executable including compiling a source for one or more physical compute devices determined to execute the executable; [0022] Figure 7 is a flow diagram illustrating one embodiment of a process to select a compute kernel execution instance from an execution queue to execute in one or more physical compute devices corresponding to a logical compute device associated with the execution instance; [0023] Figure 8A is a flow diagram illustrating one embodiment of a process to build an API (Application Programming Interface) library storing a source and a -4- WO 2008/127623 PCT/US2008/004652 plurality of executables for one or more APIs in the library according to a plurality of physical compute devices; [0024] Figure 8B is a flow diagram illustrating one embodiment of a process for an application to execute one of a plurality of executables together with a corresponding source retrieved from an API library based on API requests; [0025] Figure 9 is a sample source code illustrating an example of a compute kernel source for a compute kernel executable to be executed in a plurality of physical compute devices; [0026] Figure 10 is a sample source code illustrating an example to configure a logical compute device for executing one of a plurality of executables in a plurality of physical compute devices by calling APIs; [0027] Figure 11 illustrates one example of a typical computer system with a plurality of CPUs and GPUs (Graphical Processing Unit) which may be used in conjunction with the embodiments described herein. DETAILED DESCRIPTION [0028] A method and an apparatus for data parallel computing on multiple processors are described herein. In the following description, numerous specific details are set forth to provide thorough explanation of embodiments of the present invention. It will be apparent, however, to one skilled in the art, that embodiments of the present invention may be practiced without these specific details. In other instances, well-known components, structures, and techniques have not been shown in detail in order not to obscure the understanding of this description. [0029] Reference in the specification to "one embodiment" or "an embodiment" means that a particular feature, structure, or characteristic described in connection with the embodiment can be included in at least one embodiment of the invention. The appearances of the phrase "in one embodiment" in various places in the specification do not necessarily all refer to the same embodiment. -5- WO 2008/127623 PCT/US2008/004652 [0030] The processes depicted in the figures that follow, are performed by processing logic that comprises hardware (e.g., circuitry, dedicated logic, etc.), software (such as is run on a general-purpose computer system or a dedicated machine), or a combination of both. Although the processes are described below in terms of some sequential operations, it should be appreciated that some of the operations described may be performed in different order. Moreover, some operations may be performed in parallel rather than sequentially. [00311 A Graphics Processing Unit (GPU) may be a dedicated graphics processor implementing highly efficient graphics operations, such as 2D, 3D graphics operation and/or digital video related functions. A GPU may include special (programmable) hardware to perform graphics operations, e.g. blitter operations, texture mapping, polygon rendering, pixel shading and vertex shading. GPUs are known to fetch data from a frame buffer and blend pixels together to render an image back into the frame buffer for display. GPUs may also control the frame buffer and allow the frame buffer to be used to refresh a display, such as a CRT or LCD display, which is a short persistence display that requires refresh at a rate of at least 20 Hz (e.g. every 1/30 of a second, the display is refreshed with data from a frame buffer. Usually, GPUs may take graphics processing tasks from CPUs coupled with the GPUs to output raster graphics images to display devices through display controllers. References in the specification to "GPU" may be a graphics processor or a programmable graphics processor as described in "Method and Apparatus for Multitheraded Processing of Data In a Programmable Graphics Processor", Lindholdm etl al., US Patent No. 7015913, and "Method for Deinterlacing Interlaced Video by A Graphics Processor", Swan et al., US Patent No. 6970206, which are hereby incorporated by reference [0032] In one embodiment, a plurality of different types of processors, such as CPUs or GPUs may perform data parallel processing tasks for one or more applications concurrently to increase the usage efficiency of available processing resources in a data processing system. Processing resources of a data processing system may be based on a plurality of physical compute devices. A physical -6- WO 2008/127623 PCT/US2008/004652 compute device maybe a CPU or a GPU. In one embodiment, data parallel processing tasks may be delegated to a plurality types of processors, for example, CPUs or GPUs capable of performing the tasks. A data processing task may require certain specific processing capabilities from a processor. Processing capabilities may be, for example, dedicated texturing hardware support, double precision floating point arithmetic, dedicated local memory, stream data cache, or synchronization primitives. Separate types of processors may provide different yet overlapping sets of processing capabilities. For example, both CPU and GPU may be capable of performing double precision floating point computation. In one embodiment, an application is capable of leveraging either a CPU or a GPU, whichever is available, to perform a data parallel processing task. [0033] In another embodiment, selecting and allocating a plurality of different types of processing resources for a data parallel processing task may be performed automatically during run time. An application may send a hint including desired list of capability requirements for a data processing task though an API (Application Programming Interface) to a runtime platform of a data processing system. In accordance, the runtime platform may determine a plurality of currently available CPUs and/or GPUs with capabilities matching the received hint to delegate the data processing task for the application. In one embodiment, the list of capability requirements may depend on the underlying data processing task. A capability requirement list may be applicable across different sets of processors including, for example, GPUs and multi-core CPUs from different vendors and of different versions. Consequently, an application may be insulated from providing programs targeting a particular type of CPU or GPU. [0034] Figure 1 is a block diagram illustrating one embodiment of a system to configure compute devices including CPUs and/or GPUs to perform data parallel computing for applications. System 100 may implement a parallel computing architecture. In one embodiment, system 100 may be a graphics system including one or more host processors coupled with one or more central processors 117 and one or more other processors such as media processors 115 -7- WO 2008/127623 PCT/US2008/004652 through a data bus 113. The plurality of host processors may be networked together in hosting systems 101. The plurality of central processors 117 may include multi-core CPUs from different vendors. A media processor may be a GPU with dedicated texture rendering hardware. Another media processor may be a GPU supporting both dedicated texture rendering hardware and double precision floating point arithmetic. Multiple GPUs may be connected together f or Scalable Link Interface (SLI) or CrossFire configurations. [0035] In one embodiment, the hosting systems 101 may support a software stack including software stack components such as applications 103, a compute platform layer 111, a compute runtime layer 109, a compute compiler 107 and compute application libraries 105. An application 103 may interface with other stack components through API (Application Programming Interface) calls. One ore more threads may be running concurrently for an application 103 in the hosting systems 101. The compute platform layer 111 may maintain a data structure, or a compute device data structure, storing processing capabilities for each attached physical compute device. In one embodiment, an application may retrieve information about available processing resources of the hosting systems 101 through the compute platform layer 111. An application may select and specify capability requirements for performing a processing task through the compute platform layer 111. Accordingly, the compute platform layer 111 may determine a configuration for physical compute devices to allocate and initialize processing resources from the attached CPUs 117 and/or GPUs 115 for the processing task. In one embodiment, the compute platform layer 111 may generate one or more logical compute devices for the application corresponding to one or more actual physical compute devices configured. [0036] The compute runtime layer 109 may manage the execution of a processing task according to the configured processing resources for an application 103, such as, for example, one or more logical compute devices. In one embodiment, executing a processing task may include creating a compute kernel object representing the processing task and allocating memory resources, e.g. for holding executables, input/output data etc. An executable loaded for a -8- WO 2008/127623 PCT/US2008/004652 compute kernel object may be a compute kernel object. A compute executable may be included in a compute kernel object to be executed in a compute processor, such as a CPU or a GPU. The compute runtime layer 109 may interact with the allocated physical devices to carry out the actual execution of the processing task. In one embodiment, the compute runtime layer 109 may coordinate executing multiple processing tasks from different applications according to run time states of each processor, such as CPU or GPU configured for the processing tasks. The compute runtime layer 109 may select, based on the run time states, one or more processors from the physical devices configured to perform the processing tasks. Performing a processing task may include executing multiple threads of one or more executables in a plurality of physical processing devices concurrently. In one embodiment, the compute runtime layer 109 may track the status.of each executed processing task by monitoring run time execution statuses of each processor. [0037] The runtime layer may load one or more executables corresponding to a processing task from an application 103. In one embodiment, the compute runtime layer 109 automatically loads additional executables required to perform a processing task from a compute application library 105. The compute runtime layer 109 may load both an executable and its corresponding source program for a compute kernel object from an application 103 or the compute application library 105.. A source program for a compute kernel object may be a compute kernel program. A plurality of executables based on a single source program may be loaded according to a logical compute device configured to include multiple types and/or different versions of physical compute devices. In one embodiment, the compute runtime layer 109 may activate a compute compiler 107 to online compile a loaded source program into an executable optimized for a target processor, e.g. a CPU or a GPU, configured to execute the executable. [0038] An online compiled executable may be stored for future invocation in addition to existing executables according to a corresponding source program. In addition, the compute executables may be compiled offline and loaded to the compute runtime 109 via API calls. The compute application library 105 and/or -9- WO 2008/127623 PCT/US2008/004652 applications 103 may load an associated executable in response to library API requests from an application. Newly compiled executables may be dynamically updated for the compute application libraries 105 or for applications 103. In one embodiment, the compute runtime 109 may replace an existing compute executable in an application by a new executable online compiled through the compute compiler 107 for a newly upgraded version of compute device. The compute runtime 109 may insert a new executable online compiled to update a compute application library 105. In one embodiment, the compute runtime 109 may invoke the compute compiler 107 when loading an executable for a processing task. In another embodiment, the compute compiler 107 may be invoked offline to build executables for the compute application library 105. The compute compiler 107 may compile and link a compute kernel program to generate a compute kernel executable. In one embodiment, the compute application library 105 may include a plurality of functions to support, for example, development toolkits and/or image processing. Each library function may correspond to a compute source program and one or more executables stored in the compute application library 105 for a plurality of physical compute devices. [0039] Figure 2 is a block diagram illustrating an example of a compute device with multiple compute processors operating in parallel to execute multiple threads concurrently. Each compute processor may execute a plurality of threads in parallel (or concurrently). Threads that can be executed in parallel may be referred to as a thread block. A compute device could have multiple thread blocks that can be executed in parallel. For example, M threads are shown to execute as a thread block in compute device 205. Threads in multiple thread blocks, e.g. thread 1 of compute processor_1 205 and thread N of compute processorL 203, may execute in parallel across separate compute processors on one compute device or across multiple compute devices. A plurality of thread blocks across multiple compute processors may execute a compute kernel executable in parallel. More than one compute processors may be based on a single chip, such as an ASIC (Application Specific Integrated Circuit) device. In -10- WO 2008/127623 PCT/US2008/004652 one embodiment, multiple threads from an application may be executed concurrently in more than one compute processors across multiple chips. [0040] A compute device may include one or more compute processors such as Processor_1 205 and ProcessorL 203. A local memory may be coupled with a compute processor. Shared memory among threads in a single thread block running in a compute processor may be supported by the local memory coupled with the compute processor. Multiple threads from across different thread blocks, such as thread 1 213 and thread N 209, may share a stream stored in a stream memory 217 coupled to the compute device 201. A stream may be a collection of elements that can be operated on by a compute kernel executable, such as an image stream or a variable stream. A variable stream may be allocated to store global variables operated on during a processing task. An image stream may be a buffer which may be used for an image, texture or frame-buffer. [0041] In one embodiment, a local memory for a compute processor may be implemented as a dedicated local storage, such as local shared memory 219 for Processor_1 and local shared memory 211 for ProcessorL. In another embodiment, a local memory for a compute processor may be implemented as a stream read-write cache for a stream memory for one or more compute processors 2 of a compute device, such as stream data cache 215 for compute processors 205 203 in the compute device 201. In another embodiment, a local memory may implement a dedicated local storage for sharing among threads in a thread block running in a compute processor coupled with the local memory, such as local shared memory 219 coupled with Processor_1 205. A dedicated local storage may not be shared by threads across different thread blocks. If the local memory of a compute processor, such as Processor_1 205m is implemented as a steam read-write cache, e.g. stream data cache 215, a variable declared to be in the local memory may be allocated from the stream memory 217 and cached in the implemented stream read-write cache, e.g. stream data cache 215, that implements the local memory. Threads within a thread block may share local variables allocated in the stream memory 217 when, for example, neither stream read-write cache nor dedicated local storage are available for the corresponding -11- WO 2008/127623 PCT/US2008/004652 compute device. In one embodiment, each thread is associated with a private memory to store thread private variables that are used by functions called in the thread. For example, private memory 1 211 may only be accessed by thread 1 213. [0042] Figure 3 is a block diagram illustrating one embodiment of a plurality of physical compute devices configured as a logical compute device via a compute device identifier. In one embodiment, an application 303 and a platform layer 305 may be running in a host CPU 301. The application 303 may be one of the applications 103 of Figure 1. Hosting systems 101 may include the host CPU 301. Each of the physical compute devices PhysicalComputeDevice-1 305 .. PhysicalComputeDevice-N 311 may be one of the CPUs 117 or GPUs 115 of Figure 1. In one embodiment, the compute platform layer 111 may generate a compute device identifier 307 in response to API requests from the application 303 for configuring data parallel processing resources according to a list of capability requirements included in the API requests. The compute device identifier 307 may refer to a selection of actual physical compute devices PhysicalComputeDevice-1 305 .. PhysicalComputeDevice-N 311 according to the configuration by the compute platform layer 111. In one embodiment, a logical compute device 309 may represent the group of selected actual physical compute devices separate from the host CPU 301. [0043] Figure 4 is a flow diagram illustrating an embodiment of a process to configure a plurality of physical compute devices with a compute device identifier by matching a capability requirement received from an application. Process 400 may be performed in accordance with the system 100 of Figure 1 in a data processing system hosted by the hosting systems 101. The data processing system may include a host processor hosting a platform layer, such as compute platform layer 111 of Figure 1, and a plurality of physical compute devices attached to the host processor, such as CPUs 117 and GPUs 115 of Figure 1. [0044] At block 401, in one embodiment, process 400 may build a data structure (or a compute device data structure) representing a plurality of physical compute devices associated with one or more corresponding capabilities. Each -12- WO 2008/127623 PCT/US2008/004652 physical compute device may be attached to the processing system performing the process 400. Capabilities or compute capabilities of a physical compute device, such as CPU or GPU, may include whether the physical compute device support a processing feature, a memory accessing mechanism or a named extension. A processing feature may be related to dedicated texturing hardware support, double precision floating point arithmetic or synchronization support (e.g. mutex). A memory accessing mechanism for a physical processing device may be related to a type of variable stream cache, a type of image stream cache or a dedicated local memory support. A system application of the data processing system may update the data structure in response to attaching a new physical compute device to a data processing system. In one embodiment, the capabilities of a physical compute device may be predetermined. In another embodiment, a system application of the data processing system may discover a newly attached physical processing device during run time. The system application may retrieve the capabilities of the newly discovered physical compute device to update the data structure representing the attached physical compute devices and their corresponding capabilities. [0045] According to one embodiment, process 400 may receive a compute capability requirement from an application at block 403. The application may send the compute capability requirement to a system application by calling APIs. The system application may correspond to a platform layer of a software stack in a hosting system for the application. In one embodiment, a compute capability requirement may identify a list of required capabilities for requesting processing resources to perform a task for the application. In one embodiment, the application may require the requested processing resources to perform the task in a plurality of threads concurrently. In response, process 400 may select a set of physical compute devices from attached physical compute devices at block 405. The selection may be determined based on a matching between the compute capability requirement against the compute capabilities stored in the capability data structure. In one embodiment, process 400 may perform the matching according to a hint provided by the capability requirement. -13- WO 2008/127623 PCT/US2008/004652 [0046] Process 400 may determine a matching score according to the number of compute capabilities matched between a physical compute device and the compute capability requirement. In one embodiment, process 400 may select a plurality of physical compute devices with highest matching scores. In another embodiment, process 400 may select a physical compute device if each capability in the capability requirement is matched. Process 400 may determine a plurality of sets of matching physical compute devices at block 405. In one embodiment, each set of matching physical compute devices are selected according to load balancing capabilities. At block 407, in one embodiment, process 400 may generate a compute device identifier for each set of physical compute devices selected at block 405. Process 400 may return one or more of the generated compute device identifiers back to the application through the calling APIs. An application may choose which processing resources to employ for performing a task according to the compute device identifiers. In one embodiment, process 400 may generate at most one compute device identifier at block 407 for each capability requirement received. [0047] At block 409, in one embodiment, process 400 may allocate resources to initialize a logical compute device for a set of physical compute devices selected at block 405 according to a corresponding compute device identifier. Process 400 may perform initializing a logical compute device in response to API requests from an application which has received one or more compute device identifiers according to the selection at block 405. Process 400 may create a context object on the logical compute device for an application. In one embodiment, a context object is associated with one application thread in a hosting system running the application. Multiple threads performing processing tasks in one logical compute device or across different logical compute devices concurrently may be based on separate context objects. [0048] In one embodiment, process 400 may be based on a plurality of APIs including cuCreateContext, cuRetainContext and cuReleaseContext. The API cuCreateContext creates a compute context. A compute context may correspond to a compute context object. The API cuRetainContext increments the number of -14- WO 2008/127623 PCT/US2008/004652 instances using a particular compute context identified by a context as an input argument to cuRetainContext. The API cuCreateContext does an implicit retain. This is very helpful for 3rd party libraries, which typically get a context passed to them by the application. However, it is possible that the application may delete the context without informing the library. Allowing multiple instances to attach to a context and release from a context solves the problem of a compute context being used by a library no longer being valid. If an input argument to cuRetainContext does not correspond to a valid compute context object, cuRetainContext returns CUINVALIDCONTEXT. The API cuReleaseContext releases an instance from a valid compute context. If an input argument to cuReleaseContext does not correspond to a valid compute context object, cuReleaseContext returns CUINVALIDCONTEXT. [0049] Figure 5 is a flow diagram illustrating an embodiment of a process to execute a compute executable in a logical compute device. In one embodiment, process 500 may be performed by a runtime layer in a data processing system such as the compute runtime layer 109 of Figure 1. At block 501, process 500 may allocate one or more streams that for a compute executable to be run on a logical compute device. A processing task may be performed by a compute executable operating on streams. In one embodiment, a processing task may include input streams and output streams. Process 500 may map an allocated stream memory to/form a logical address of an application. In one embodiment, process 500 may perform operations at block 501 based API requests from an application. [0050] At block 503, according to one embodiment, process 500 may create a compute kernel object for the logical compute device. A compute kernel object may be an object created for the associated streams and executables of the corresponding processing task to perform a function. Process 500 may set up function arguments for a compute kernel object at block 505. Function arguments may include streams allocated for function inputs or outputs, such as the streams allocated at block 501. Process 500 may load compute kernel executable and/or a compute kernel source into the compute kernel object at -15- WO 2008/127623 PCT/US2008/004652 block 507. A compute kernel executable may be an executable to be executed according to a logical compute device to perform the corresponding processing task associated with a kernel object. In one embodiment, a compute kernel executable may include description data associated with, for example, the type of target physical compute devices, versions, and/or compilation options. A compute kernel source may be the source code where the compute kernel executable is compiled from. Process 500 may load a plurality of compute kernel executables corresponding to a compute kernel source at block 507. Process 500 may load a compute kernel executable from an application or through a compute library such as compute application library 105 of Figure 1. A compute kernel executable may be loaded with the corresponding compute kernel source. In one embodiment, process 500 may perform operations at blocks 503, 505 and 507 according to API requests from an application. [0051] At block 511, process 500 may update an execution queue to execute the compute kernel object with a logical compute device. Process 500 may execute the computer kernel in response to API calls with appropriate arguments to a compute runtime, e.g. compute runtime 109 of Figure 1, from an application or a compute application library, such as applications 103 or compute application library 105 of Figure 1. In one embodiment, process 500 may generate a compute kernel execution instance to execute a compute kernel. API calls to a compute runtime, such as compute runtime 109 of Figure 1, to execute a compute kernel may be asynchronous in nature. An execution instance may be identified by a compute event object that may be returned by a compute runtime, such as compute runtime 109 of Figure 1. A compute kernel execution instance may be added to an execution queue to execute a compute kernel instance. In one embodiment, API calls to a compute runtime to execute a compute kernel may include the number of threads that execute simultaneously in parallel on a compute processor and the number of compute processors to use. A compute kernel execution instance may include a priority value indicating a desired priority to execute the corresponding compute kernel object. A compute kernel execution instance may also include an event object identifying a previous -16- WO 2008/127623 PCT/US2008/004652 execution instance and/or expected number of threads and number of thread blocks to perform the execution. The number of thread blocks and number of threads may be specified in the API calls. In one embodiment, an event object may indicate an execution order relationship between the execution instance that includes the event object and another execution instance identified by the event object. An execution instance including an event object may be required to be executed after another execution instance identified by the event object finishes execution. An event object may be referred to as a queue-after event-object. In one embodiment, an execution queue may include a plurality of compute kernel execution instances for executing corresponding compute kernel objects. One ore more compute kernel execution instances for a compute kernel object may be scheduled for execution in an execution queue. In one embodiment, process 500 may update the execution queue in response to API requests from an application. The execution queue may be hosted by the hosting data systems where the application is running. [0052] At block 513, process 500 may select a compute kernel execution instance from the execution queue for execution. In one embodiment, process 500 may select more than one compute kernel execution instances to be executed concurrently according to the corresponding logical compute devices. Process 500 may determine whether a compute kernel execution instance is selected from the execution queue based on its associated priority and dependency relationships with other execution instances in the execution queue. A compute kernel execution instance may be executed by executing its corresponding compute kernel object according to an executable loaded to the compute kernel object. [0053] At block 517, in one embodiment, process 500 may select one of the plurality of executables loaded to the compute kernel object corresponding to the selected compute kernel instance for execution in a physical compute device associated with the logical compute device for the compute kernel object. Process 500 may select more than one executables to be executed in more than one physical compute devices in parallel for one compute kernel execution -17- WO 2008/127623 PCT/US2008/004652 instance. The selection may be based on current execution statuses of the physical compute devices corresponding to the logical compute device associated with the selected compute kernel execution instance. An execution status of a physical compute device may include the number of threads running, the local memory usage level and the processor usage level (e.g. peak number of operations per unit time) etc. In one embodiment, the selection may be based on predetermined usage levels. In another embodiment, the selection may be based on the number of threads and number of thread blocks associated with the compute kernel execution instance. Process 500 may retrieve an execution status from a physical compute device. In one embodiment, process 500 may perform operations to select a compute kernel execution instance from the execution queue to execute at blocks 513 517 asynchronously to applications running in hosting systems. [0054] At block 519, process 500 may check the execution status of a compute kernel execution instance scheduled for execution in the execution queue. Each execution instance may be identified by a unique compute event object. An event object may be returned to an application or a compute application library, such as application 103 or compute application library 105 of Figure 5, which calls APIs to execute the execution instance, when the corresponding compute kernel execution instance was queued according to a compute runtime, such as the runtime 109 of Figure 1. In one embodiment, process 500 may perform the execution status checking in response to API requests from an application. Process 500 may determine the completion of executing a compute kernel execution instance by querying a status of the compute event object identifying the compute kernel execution instance. Process 500 may wait until the execution of a compute kernel execution instance is complete to return to API calls from an application. Process 500 may control processing execution instances reading and/or writing from various streams based on compute event objects. [0055] At block 521, according to one embodiment, process 500 may retrieve results of executing a compute kernel execution instance. Subsequently, process 500 may clean up processing resources allocated for executing the compute -18- WO 2008/127623 PCT/US2008/004652 kernel execution instance. In one embodiment, process 500 may copy a stream memory holding results of executing a compute kernel executable into a local memory. Process 500 may delete variable streams or image streams allocated at block 501. Process 500 may delete a kernel event object for detecting when a compute kernel execution is completed. If each compute kernel execution instance associated with a specific compute kernel object has been completely executed, process 500 may delete the specific compute kernel object. In one embodiment, process 500 may perform operations at block 521 based on API requests initiated by an application. [0056] Figure 6 is a flow diagram illustrating an embodiment of a runtime process to load an executable including compiling a source for one or more physical compute devices determined to execute the executable. Process 600 may be performed as part of process 500 at block 507 of Figure 5. In one embodiment, process 600 may select, for each physical compute device associated with a logical compute device, one or more existing compute kernel executables compatible with the physical compute device at block 601. A compute kernel executable may be executed in a compatible physical compute device. The existing compute kernel executables may be available from an application or through a compute library such as compute application library 105 of Figure 1. Each of the selected compute kernel executable may be executed by at least one physical compute device. In one embodiment, the selection may be based on the description data associated with the existing compute kernel executables. [0057] If there are existing compute kernel objects selected, process 600 may determine if any of the selected compute kernel executables is optimized for a physical compute device at block 603. The determination may be based on, for example, the version of the physical compute device. In one embodiment, process 600 may determine that an existing compute kernel executable is optimized for a physical compute device if the version of target physical compute device in the description data matches the version of the physical compute device. -19- WO 2008/127623 PCT/US2008/004652 [0058] At block 605, in one embodiment, process 600 may build a new compute kernel executable optimized for a physical compute device from the corresponding computer kernel source using an online compiler, such as compute compiler 107 of Figure 1. Process 600 may perform the online build if none of the selected compute kernel executables are found to be optimized for the physical compute device at block 603. In one embodiment, process 600 may perform the online build if none of existing compute kernel executables are found to be compatible with the physical compute device at block 601. The compute kernel source may be available from an application or through a compute library, such as compute application library 105 of Figure 1. [0059] If the build at block 605 is successful, in one embodiment, process 600 may load the newly built compute kernel executable into the corresponding compute kernel object at block 607. Otherwise, process 600 may load the selected compute kernel executables to the kernel object at block 609. In one embodiment, process 600 may load a compute kernel executable to a compute kernel object if the compute kernel executable has not yet been loaded. In another embodiment, process 600 may generate an error message if none of existing compute kernel executables for a compute kernel object is compatible with a physical compute device and the corresponding compute kernel source is not available. [0060] Figure 7 is a flow diagram illustrating one embodiment of a process to select a compute kernel execution instance from an execution queue to execute in one or more physical compute devices corresponding to a logical compute device associated with the execution instance. Process 700 may be performed as part of process 500 at block 513 of Figure 5. In one embodiment, process 700 may identify dependency conditions among compute kernel execution instances currently scheduled in an execution queue at block 701. A dependency condition of compute kernel execution instance may prevent execution of a compute kernel execution instance if the condition is outstanding. In one embodiment, a dependency condition may be based on relationships between input streams fed by output streams. In one embodiment, process 700 may detect a dependency -20- WO 2008/127623 PCT/US2008/004652 condition between execution instances according to input streams and output streams of the corresponding functions for the execution instances. In another embodiment, an execution instance with lower priority level may have a dependency relationship with another execution with high priority level. [00611 At block 703, in one embodiment, process 700 may select a compute kernel execution instances for execution from a plurality of scheduled compute kernel execution instances without any outstanding dependency condition. The selection may be based on a priority level assigned to an execution instance. In one embodiment, the selected compute kernel execution instance may be associated the highest priority level among the plurality of compute kernel execution instances without outstanding dependency conditions. At block 705, process 700 may retrieve current execution statuses for the physical compute devices corresponding to the selected compute kernel execution instance. In one embodiment, execution status of a physical compute device may be retrieved from predetermined memory locations. In another embodiment, process 700 may send a status request to a physical compute device to receive an execution status report. Process 700 may designate one or more of the physical compute devices to execute the selected compute kernel execution instance based on the retrieved execution statuses at block 707. In one embodiment, a physical compute device may be designated for execution according to a load balancing consideration with other physical compute devices. The selected physical compute device may be associated with an execution status satisfying a predetermined criteria, such as below a predetermined processor usage level and/or memory usage level. In one embodiment, the predetermined criteria may depend on the number of threads and the number of thread blocks associated with the selected compute kernel execution instance. Process 700 may load separate compute kernel executables for the same execution instance or multiple instances to one or more designated physical compute devices to execute in parallel in a plurality of threads. [0062] Figure 8A is a flow diagram illustrating one embodiment of a process to build an API (Application Programming Interface) library storing a source and a plurality of executables for one or more APIs in the library according to a -21- WO 2008/127623 PCT/US2008/004652 plurality of physical compute devices. Process 800A may be performed offline to load a source code for an API function into a data processing system at block 801. The source code may be a compute kernel source to be executed in one or more physical compute devices. In one embodiment, process 800A may designate a plurality target physical compute devices for the API function at block 803. A target physical compute device may be designated according to types, such as CPU or GPU, versions or vendors. Process 800A may compile the source code into an executable, such as a compute kernel executable, for each designated target physical compute device at block 805. In one embodiment, process 800A may perform the compilation offline based on an online compiler, such as compute compiler 107 of Figure 1. At block 807, process 800A may store the source code of the API function into an API library with corresponding executables compiled for the designated target physical compute devices. In one embodiment, each executable may be stored with description data including, for example, the type, version and vendor of the target physical compute device and/or compilation options. The description data may be retrieved by a process during run time, such as process 500 of Figure 5. [0063] Figure 8B is a flow diagram illustrating one embodiment of a process for an application to execute one of a plurality of executables together with a corresponding source retrieved from an API library based on an API request. In one embodiment, process 800B runs an application program, such as application 103 of Figure 1, in a data processing system, such as in hosting systems 101 of Figure 1, including an API library, such as compute application library 105 of Figure 1. At block 811, process 800B may retrieve a source, such as compute kernel source, and one or more corresponding executables, such as compute kernel executables, from the API library based on API requests, such as process 500 at block 507 of Figure 5. Each executable may be associated with one ore more target physical compute devices. In one embodiment, a compute kernel executable may be backward compatible with a plurality of versions of physical compute devices. At block 813, process 800B may execute one of the retrieved executables based on an API request in a plurality of physical compute devices to -22- WO 2008/127623 PCT/US2008/004652 perform the associated API function, such as process 500 at block 517 of Figure 5. Process 800B may run the application at block 809 asynchronously to performing an API function at block 813. [0064] Figure 9 is a sample source code illustrating an example of a compute kernel source for a compute kernel executable to be executed in a plurality of physical compute devices. Example 900 may be an API function with arguments including variables 901 and streams 903. Example 900 may be based on a programming language for a parallel computing environment such as system 101 of Figure 1. In one embodiment, the parallel programming language may be specified according to ANSI (American National Standards Institute) C standard with additional extensions and restrictions designed to implement one or more of the embodiments described herein. The extensions may include a function qualifier, such as qualifier 905, to specify a compute kernel function to be executed in a compute device. A compute kernel function may not be called by other compute kernel functions. In one embodiment, a compute kernel function may be called by a host function in the parallel program language. A host function may be a regular ANSI C function. A host function may be executed in a host processor separate from the compute device executing a compute kernel function. In one embodiment, the extensions may include a local qualifier to describe variables that need to be allocated in a local memory associated with a compute device to be shared by all threads of a thread block. The local qualifier may be declared inside a compute kernel function. Restrictions of the parallel programming language may be enforced during compiler time or run time to generate error conditions, such as outputting error messages or exiting an execution, when the restrictions are violated. [0065] Figure 10 is a sample source code illustrating an example to configure a logical compute device for executing one of a plurality of executables in a plurality of physical compute devices by calling APIs. Example 1000 may be executed by an application running in a host system attached with a plurality of physical compute devices, such as hosting systems 101 of Figure 1. Example 1000 may specify a host function of a parallel programming language. -23- WO 2008/127623 PCT/US2008/004652 Processing operations in sample 1000 may be performed as API calls by a process such as process 500 of Figure 5. Processing operations to allocate streams 1001 and load stream image 1003 may be performed by process 500 at block 501 of Figure 5. The processing operation to create a compute kernel object 1005 may be performed by process 500 at block 503 of Figure 5. Processing operation 1007 may load a compute kernel source, such as example 900 of Figure 9, to the compute kernel object created. Processing operation 1009 may explicitly build a compute kernel executable from the loaded compute kernel source. In one embodiment, processing operation 1009 may load the built compute kernel executable to the created compute kernel object. Subsequently, processing operation 1011 may explicitly select the built compute kernel executable for executing the created compute kernel object. [0066] In one embodiment, processing operation 1013 may attach variables and streams as function arguments for the created compute kernel object. Processing operation 1013 may be performed by process 500 at block 505 of Figure 5. Processing operation 1015 may execute the created compute kernel object. In one embodiment, processing operation 1015 may be performed by process 500 at block 511 of Figure 5. Processing operation 1015 may cause an execution queue to be updated with a compute kernel execution instance corresponding to the created compute kernel object. Processing operation 1017 may synchronously wait for a completion of executing the create compute kernel object. In one embodiment, processing operation 1019 may retrieve a result from executing the compute kernel object. Subsequently, processing operations 1021 may clean up allocated resources for executing the compute kernel object, such as an event object, the created compute kernel object and the allocated memories. In one embodiment, processing operation 1017 may be based on whether a kernel event object is set. Processing operation 1017 may be performed by process 500 at block 519 of Figure 5. [0067] Figure 11 shows one example of a computer system which may be used with one embodiment the present invention. For example, the system 1100 may be implemented as a part of the systems shown in Figure 1. Note that while -24- WO 2008/127623 PCT/US2008/004652 Figure 11 illustrates various components of a computer system, it is not intended to represent any particular architecture or manner of interconnecting the components as such details are not germane to the present invention. It will also be appreciated that network computers and other data processing systems (for example, handheld computers, personal digital assistants (PDAs), cellular telephones, entertainment systems, consumer electronic devices, etc.) which have fewer components or perhaps more components may also be used with to implement one or more embodiments of the present invention. [0068] As shown in Figure 11, the computer system 1101, which is a form of a data processing system, includes a bus 1103 which is coupled to a microprocessor(s) 1105, such as CPUs and/or GPUs, a ROM (Read Only Memory) 1107, volatile RAM 1109 and a non-volatile memory 1111. The microprocessor 1103 may retrieve the instructions from the memories 1107, 1109, 1111 and execute the instructions to perform operations described above. The bus 1103 interconnects these various components together and also interconnects these components 1105, 1107, 1109, and 1111 to a display controller and display device 1113 and to peripheral devices such as input/output (I/O) devices which may be mice, keyboards, modems, network interfaces, printers and other devices which are well known in the art. Typically, the input/output devices 915 are coupled to the system through input/output controllers 1117. The volatile RAM (Random Access Memory) 1109 is typically implemented as dynamic RAM (DRAM) which requires power continually in order to refresh or maintain the data in the memory. The display controller coupled with a display device 1108 may optionally include one or more GPUs to process display data. Optionally, GPU memory 1111 may be provided to support GPUs included in the display device 1108. [00691 The mass storage 1111 is typically a magnetic hard drive or a magnetic optical drive or an optical drive or a DVD RAM or a flash memory or other types of memory systems which maintain data (e.g. large amounts of data) even after power is removed from the system. Typically, the mass storage 1111 will also be a random access memory although this is not required. While Figure 11 -25- WO 2008/127623 PCT/US2008/004652 shows that the mass storage 1111 is a local device coupled directly to the rest of the components in the data processing system, it will be appreciated that the present invention may utilize a non-volatile memory which is remote from the system, such as a network storage device which is coupled to the data processing system through a network interface such as a modem or Ethernet interface or wireless networking interface. The bus 1103 may include one or more buses connected to each other through various bridges, controllers and/or adapters as is well known in the art. [0070] Portions of what was described above may be implemented with logic circuitry such as a dedicated logic circuit or with a microcontroller or other form of processing core that executes program code instructions. Thus processes taught by the discussion above may be performed with program code such as machine-executable instructions that cause a machine that executes these instructions to perform certain functions. In this context, a "machine" may be a machine that converts intermediate form (or "abstract") instructions into processor specific instructions (e.g., an abstract execution environment such as a "virtual machine" (e.g., a Java Virtual Machine), an interpreter, a Common Language Runtime, a high-level language virtual machine, etc.), and/or, electronic circuitry disposed on a semiconductor chip (e.g., "logic circuitry" implemented with transistors) designed to execute instructions such as a general purpose processor and/or a special-purpose processor. Processes taught by the discussion above may also be performed by (in the alternative to a machine or in combination with a machine) electronic circuitry designed to perform the processes (or a portion thereof) without the execution of program code. [0071] An article of manufacture may be used to store program code. An article of manufacture that stores program code may be embodied as, but is not limited to, one or more memories (e.g., one or more flash memories, random access memories (static, dynamic or other)), optical disks, CD-ROMs, DVD ROMs, EPROMs, EEPROMs, magnetic or optical cards or other type of machine-readable media suitable for storing electronic instructions. Program code may also be downloaded from a remote computer (e.g., a server) to a -26- WO 2008/127623 PCT/US2008/004652 requesting computer (e.g., a client) by way of data signals embodied in a propagation medium (e.g., via a communication link (e.g., a network connection)). [0072] The preceding detailed descriptions are presented in terms of algorithms and symbolic representations of operations on data bits within a computer memory. These algorithmic descriptions and representations are the tools used by those skilled in the data processing arts to most effectively convey the substance of their work to others skilled in the art. An algorithm is here, and generally, conceived to be a self-consistent sequence of operations leading to a desired result. The operations are those requiring physical manipulations of physical quantities. Usually, though not necessarily, these quantities take the form of electrical or magnetic signals capable of being stored, transferred, combined, compared, and otherwise manipulated. It has proven convenient at times, principally for reasons of common usage, to refer to these signals as bits, values, elements, symbols, characters, terms, numbers, or the like. [0073] It should be kept in mind, however, that all of these and similar terms are to be associated with the appropriate physical quantities and are merely convenient labels applied to these quantities. Unless specifically stated otherwise as apparent from the above discussion, it is appreciated that throughout the description, discussions utilizing terms such as "processing" or "computing" or "calculating" or "determining" or "displaying" or the like, refer to the action and processes of a computer system, or similar electronic computing device, that manipulates and transforms data represented as physical (electronic) quantities within the computer system's registers and memories into other data similarly represented as physical quantities within the computer system memories or registers or other such information storage, transmission or display devices. [0074] The present invention also relates to an apparatus for performing the operations described herein. This apparatus may be specially constructed for the required purpose, or it may comprise a general-purpose computer selectively activated or reconfigured by a computer program stored in the computer. Such a computer program may be stored in a computer readable storage medium, such -27- WO 2008/127623 PCT/US2008/004652 as, but is not limited to, any type of disk including floppy disks, optical disks, CD-ROMs, and magnetic-optical disks, read-only memories (ROMs), RAMs, EPROMs, EEPROMs, magnetic or optical cards, or any type of media suitable for storing electronic instructions, and each coupled to a computer system bus. [0075] The processes and displays presented herein are not inherently related to any particular computer or other apparatus. Various general-purpose systems may be used with programs in accordance with the teachings herein, or it may prove convenient to construct a more specialized apparatus to perform the operations described. The required structure for a variety of these systems will be evident from the description below. In addition, the present invention is not described with reference to any particular programming language. It will be appreciated that a variety of programming languages may be used to implement the teachings of the invention as described herein. [0076] The foregoing discussion merely describes some exemplary embodiments of the present invention. One skilled in the art will readily recognize from such discussion, the accompanying drawings and the claims that various modifications can be made without departing from the spirit and scope of the invention. -28-
Claims (120)
1. A computer implemented method comprising: loading, in response to an first API request from an application running in a first processing unit, one or more executables for a data processing task of the application; and selecting, in response to a second API request from the application, one of the one or more executables for a second processing unit.
2. The computer implemented method of claim 1, wherein the first processing unit and the second processing unit are central processing units (CPUs) or graphics processing units (GPUs).
3. The computer implemented method of claim 1, wherein the selected one of the one or more executables is associated with the second API request.
4. The computer implemented method of claim 1, wherein the one or more executables include description data for at least one of the one or more executables, the description data including versions and types of supported processing units.
5. The computer implemented method of claim 1, wherein the one or more executables include a source compiled to generate the one or more executables.
6. The computer implemented method of claim 5, wherein the source is loaded from the application via the first API.
7. The computer implemented method of claim 5, wherein the source is loaded from a library associated with the one or more executables. -29- WO 2008/127623 PCT/US2008/004652
8. The computer implemented method of claim 4, wherein the loading comprises: comparing the description data and information of the second processing unit; and compiling the one of the one or more executables from the source online for the second processing unit.
9. The computer implemented method of claim 8, wherein the one of the one or more executables is associated with the first API request.
10. The computer implemented method of claim 8, wherein the compiling is based on the comparing indicating the at least one of the one or more executables is not optimized for the second processing unit.
11. The computer implemented method of claim 8, wherein the compiling is based on the comparing indicating the second processing unit is not supported by the at least one of the one or more executables.
12. The computer implemented method of claim 8, wherein the compiling comprises: generating updated description data for the one of the one or more executables including a version of the second processing unit; and storing the one of the one or more executables including the updated description data.
13. The computer implemented method of claim 12, wherein the one of the one or more executables is stored to replace the at least one of the one or more executables. -30- WO 2008/127623 PCT/US2008/004652
14. The computer implemented method of claim 1, wherein the one or more executables include description data for the one of the one or more executables, and wherein the selecting is based on the description data.
15. The computer implemented method of claim 14, wherein the selected one of the one or more executables is associated with a latest version among the one or more executables for the second processing unit based on the description data.
16. The computer implemented method of claim 14, wherein the selected one of the one or more executables is associated with a latest version among the one or more executables for the second processing unit based on the description data.
17. A computer implemented method comprising: generating a first API request from an application running in a first processing unit to load one or more executables for a data processing task of the application; and generating a second API request from the application to select an executable from the one or more executables for execution in a second processing unit.
18. The computer implemented method of claim 17, wherein the first processing unit and the second processing unit are central processing units (CPUs) or graphics processing units (GPUs).
19. The computer implemented method of claim 17, wherein the first API request is associated with a source from which the one or more executables are compiled from.
20. The computer implemented method of claim 19, wherein the selected executable is compiled offline from the source. -31- WO 2008/127623 PCT/US2008/004652
21. The computer implemented method of claim 17, wherein the selected executable is compiled online in response to the first API request.
22. The computer implemented method of claim 17, wherein the one or more executables include description data for the selected executable, the description data including a version and a type compatible with the second processing unit.
23. A computer implemented method comprising: loading an executable compiled from a source for a processing unit to perform a data processing task in a target processing unit; detecting a difference between the processing unit and the target processing unit; and compiling, in response to the detecting the difference, the source for the target processing unit based on the difference.
24. The computer implemented method of claim 23, wherein the executable is compiled from the source offline.
25. The computer implemented method of claim 23, wherein the difference is based on description data associated with the executable including versions and types of supported processing units.
26. The computer implemented method of claim 23, wherein the executable includes the source.
27. The computer implemented method of claim 23, wherein the target processing unit is a central processing unit (CPU) or a graphics processing unit (GPU).
28. A computer implemented method comprising: -32- WO 2008/127623 PCT/US2008/004652 updating a queue of tasks associated with a plurality of processing units with a task including a plurality of executables in response to an API request from an application; determining a condition to perform the task in the plurality of processing units; and selecting one of the plurality of executables for execution in the plurality of processing units based on the condition.
29. The computer implemented method of claim 28, wherein the selected one of the plurality of executables is executed via a plurality of threads in the plurality of processing units concurrently.
30. The computer implemented method of claim 28, wherein the plurality of processing units are central processing units (CPUs) or graphics processing units (GPUs).
31. The computer implemented method of claim 28, wherein the condition includes complete execution of another task in the queue having an output memory stream, the output memory stream being an input memory stream to the task.
32. The computer implemented method of claim 28, wherein the condition is based on an event indicator associated with the task, the event indicator to indicate a completion of another task of the queue, the event indicator being associated with the API request.
33. The computer implemented method of claim 28, wherein the condition includes execution statuses of the plurality of processing units satisfying predetermined criteria. -33- WO 2008/127623 PCT/US2008/004652
34. The computer implemented method of claim 33, wherein the predetermined criteria includes an expected number of threads associated with the task according to the API request.
35. The computer implemented method of claim 33, wherein the one of the plurality of executables is selected according to description data included in the plurality of executables.
36. The computer implemented method of claim 35, wherein the selecting comprises determining the one of the plurality of executables is compatible with the plurality of processing units according to the description data.
37. A computer implemented method comprising: loading a source to perform a data processing function in response to an API request from an application including the source; determining automatically a plurality of types of target data processing units to perform the data processing function; compiling an executable from the source for at least one of the determined types of target data processing units; and performing the data processing function by executing the executable in at least one of the target data processing units of the determined type.
38. The computer implemented method of claim 37, wherein a plurality of executables corresponding to a plurality of target processing units are compiled from the source, and wherein the plurality of target processing units correspond to a logical compute device.
39. The computer implemented method of claim 38, wherein the target processing units are CPUs or GPUs. -34- WO 2008/127623 PCT/US2008/004652
40. The computer implemented method of claim 38, wherein the target processing units are load balanced according to the logic compute device.
41. The computer implemented method of claim 38, wherein the target processing units are associated with the logic compute device.
42. The computer implemented method of claim 41, wherein the at least one of the target data processing units is load balanced within the target data processing units according to the logic compute device.
43. A computer implemented method comprising: compiling an executable for a type of processing units from a source to perform a data processing function; and storing the source and the compiled executable in an API library, the source and the compiled executable to be retrieved from the API library for executing an executable based on the source and the compiled executable by one or more processing units of the type to perform the data processing function in response to a request to the API library from an application running in a host processing unit separate from the one or more processing units.
44. The computer implemented method of claim 43, wherein the one or more processing units are CPUs or GPUs.
45. The computer implemented method of claim 43, further comprising storing description data associated with the compiled executable, the description data including the type of the processing units.
46. The computer implemented method of claim 43, wherein the executable is compiled online in the host processing unit. -35- WO 2008/127623 PCT/US2008/004652
47. A computer implemented method comprising: executing an application in a host processing unit to perform a data processing function; and retrieving, according to an API request via an API library, a source and an executable compiled for a type of processing units from the API library for executing the compiled executable by one or more processing units of the type separate from the host processing unit to perform the data processing function.
48. The computer implemented method of claim 47, wherein the retrieving comprises retrieving description data associated with the executable, the description data including the type of the processing units.
49. The computer implemented method of claim 47, wherein the retrieving comprises retrieving description data associated with the compiled executable, the description data including the type of the processing units.
50. The computer implemented method of claim 47, further comprising: scheduling the compiled executable for execution according to a queue associated with the one or more processing units of the type; detecting execution statues of the one or more processing units; selecting the one or more processing units according to the detected execution statuses; and loading the compiled executable to the one or more processing units having a plurality of threads to execute the compiled executable concurrently.
51. The compute implemented method of claim 50, wherein the one or more processing units are CPUs or GPUs. -36- WO 2008/127623 PCT/US2008/004652
52. A machine readable medium containing executable instructions which cause a data processing system to perform a method comprising: loading, in response to an first API request from an application running in a first processing unit, one or more executables for a data processing task of the application; and selecting, in response to a second API request from the application, one of the one or more executables for a second processing unit.
53. The machine readable medium of claim 52, wherein the first processing unit and the second processing unit are central processing units (CPUs) or graphics processing units (GPUs).
54. The machine readable medium of claim 52, wherein the selected one of the one or more executables is associated with the second API request.
55. machine readable medium of claim 52, wherein the one or more executables include description data for at least one of the one or more executables, the description data including versions and types of supported processing units.
56. The machine readable medium of claim 52, wherein the one or more executables include a source compiled to generate the one or more executables.
57. The machine readable medium of claim 56, wherein the source is loaded from the application via the first API.
58. The machine readable medium of claim 56, wherein the source is loaded from a library associated with the one or more executables.
59. The machine readable medium of claim 55, wherein the loading comprises: -37- WO 2008/127623 PCT/US2008/004652 comparing the description data and information of the second processing unit; and compiling the one of the one or more executables from the source online for the second processing unit.
60. The machine readable medium of claim 59, wherein the one of the one or more executables is associated with the first API request.
61. The machine readable medium of claim 59, wherein the compiling is based on the comparing indicating the at least one of the one or more executables is not optimized for the second processing unit.
62. The machine readable medium of claim 59, wherein the compiling is based on the comparing indicating the second processing unit is not supported by the at least one of the one or more executables.
63. The machine readable medium of claim 59, wherein the compiling comprises generating updated description data for the one of the one or more executables including a version of the second processing unit; and storing the one of the one or more executables including the updated description data.
64. The machine readable medium of claim 63, wherein the one of the one or more executables is stored to replace the at least one of the one or more executables.
65. The machine readable medium of claim 62, wherein the one or more executables include description data for the one of the one or more executables, and wherein the selecting is based on the description data. -38- WO 2008/127623 PCT/US2008/004652
66. The machine readable medium of claim 65, wherein the selected one of the one or more executables is associated with a latest version among the one or more executables for the second processing unit based on the description data.
67. The machine readable medium of claim 65, wherein the selected one of the one or more executables is associated with a latest version among the one or more executables for the second processing unit based on the description data.
68. A machine readable medium containing executable instructions which cause a data processing system to perform a method comprising: generating a first API request from an application running in a first processing unit to load one or more executables for a data processing task of the application; and generating a second API request from the application to select an executable from the one or more executables for execution in a second processing unit.
69. The machine readable medium of claim 68, wherein the first processing unit and the second processing unit are central processing units (CPUs) or graphics processing units (GPUs).
70. The machine readable medium of claim 68, wherein the first API request is associated with a source from which the one or more executables are compiled from.
71. The machine readable medium of claim 70, wherein the selected executable is compiled offline from the source.
72. The machine readable medium of claim 68, wherein the selected executable is compiled online in response to the first API request. -39- WO 2008/127623 PCT/US2008/004652
73. The machine readable medium of claim 68, wherein the one or more executables include description data for the selected executable, the description data including a version and a type compatible with the second processing unit.
74. A machine readable medium containing executable instructions which cause a data processing system to perform a method comprising: loading an executable compiled from a source for a processing unit to perform a data processing task in a target processing unit; detecting a difference between the processing unit and the target processing unit; and compiling, in response to the detecting the difference, the source for the target processing unit based on the difference.
75. The machine readable medium of claim 74, wherein the executable is compiled from the source offline.
76. The machine readable medium of claim 74, wherein the difference is based on description data associated with the executable including versions and types of supported processing units.
77. The machine readable medium of claim 74, wherein the executable includes the source.
78. The machine readable medium of claim 74, wherein the target processing unit is a central processing unit (CPU) or a graphics processing unit (GPU).
79. A machine readable medium containing executable instructions which cause a data processing system to perform a method comprising: updating a queue of tasks associated with a plurality of processing units with a task including a plurality of executables in response to an API request from an application; -40- WO 2008/127623 PCT/US2008/004652 determining a condition to perform the task in the plurality of processing units; and selecting one of the plurality of executables for execution in the plurality of processing units based on the condition.
80. The machine readable medium of claim 79, wherein the selected one of the plurality of executables is executed via a plurality of threads in the plurality of processing units concurrently.
81. The machine readable medium of claim 79, wherein the plurality of processing units are central processing units (CPUs) or graphics processing units (GPUs).
82. The machine readable medium of claim 79, wherein the condition includes complete execution of another task in the queue having an output memory stream, the output memory stream being an input memory stream to the task.
83. The machine readable medium of claim 79, wherein the condition is based on an event indicator associated with the task, the event indicator to indicate a completion of another task of the queue, the event indicator being associated with the API request.
84. The machine readable medium of claim 79, wherein the condition includes execution statuses of the plurality of processing units satisfying predetermined criteria.
85. The machine readable medium of claim 84, wherein the predetermined criteria includes an expected number of threads associated with the task according to the API request. -41- WO 2008/127623 PCT/US2008/004652
86. The machine readable medium of claim 84, wherein the one of the plurality of executables is selected according to description data included in the plurality of executables.
87. The machine readable medium of claim 86, wherein the selecting comprises determining the one of the plurality of executables is compatible with the plurality of processing units according to the description data.
88. A machine readable medium containing executable instructions which cause a data processing system to perform a method comprising: loading a source to perform a data processing function in response to an API request from an application including the source; determining automatically a plurality of types of target data processing units to perform the data processing function; compiling an executable from the source for at least one of the determined types of target data processing units; and performing the data processing function by executing the executable in at least one of the target data processing units of the determined type..
89. The machine readable medium of claim 88, wherein a plurality of executables corresponding to a plurality of target processing units are compiled from the source, and wherein the plurality of target processing units correspond to a logical compute device.
90. The machine readable medium of claim 89, wherein the target processing units are CPUs or GPUs.
91. The machine readable medium of claim 89, wherein the target processing units are load balanced according to the logic compute device. -42- WO 2008/127623 PCT/US2008/004652
92. The machine readable medium of claim 89, wherein the target processing units are associated with the logic compute device.
93. The machine readable medium of claim 92, wherein the at least one of the target data processing units is load balanced within the target data processing units according to the logic compute device.
94. A machine readable medium containing executable instructions which cause a data processing system to perform a method comprising: compiling an executable for a type of processing units from a source to perform a data processing function; and storing the source and the compiled executable in an API library, the source and the compiled executable to be retrieved from the API library for executing an executable based on the source and the compiled executable by one or more processing units of the type to perform the data processing function in response to a request to the API library from an application running in a host processing unit separate from the one or more processing units.
95. The machine readable medium of claim 94, wherein the one or more processing units are CPUs or GPUs.
96. The machine readable medium of claim 94, further comprising storing description data associated with the compiled executable, the description data including the type of the processing units.
97. The machine readable medium of claim 94, wherein the executable is compiled online in the host processing unit.
98. A machine readable medium containing executable instructions which cause a data processing system to perform a method comprising: -43- WO 2008/127623 PCT/US2008/004652 executing an application in a host processing unit to perform a data processing function; and retrieving, according to an API request via an API library, a source and an executable compiled for a type of processing units from the API library for executing the compiled executable by one or more processing units of the type separate from the host processing unit to perform the data processing function.
99. The machine readable medium of claim 98, wherein the retrieving comprises retrieving description data associated with the executable, the description data including the type of the processing units.
100. The machine readable medium of claim 98, wherein the retrieving comprises retrieving description data associated with the compiled executable, the description data including the type of the processing units.
101. The machine readable medium of claim 98, further comprising: scheduling the compiled executable for execution according to a queue associated with the one or more processing units of the type; detecting execution statues of the one or more processing units; selecting the one or more processing units according to the detected execution statuses; and loading the compiled executable to the one or more processing units having a plurality of threads to execute the compiled executable concurrently.
102. The compute implemented method of claim 101, wherein the one or more processing units are CPUs or GPUs.
103. A machine readable medium containing executable instructions which cause a data processing system to perform a method comprising: -44- WO 2008/127623 PCT/US2008/004652 receiving a call, through an API, to execute an application, having a plurality of threads, on a host processor; scheduling the plurality of threads for execution on a central processing unit (CPU) and on a graphics processing unit (GPU) in parallel, the host processor coupled with the central processing unit and the graphics processing unit, wherein the threads scheduled for execution on the GPU can be scheduled for execution on the central processor if the GPU is busy with graphics processing threads.
104. The medium as in claim 103 wherein the plurality of threads are executed asynchronously and in parallel and wherein the central processing unit is a single core or multiple core general purpose microprocessor and wherein the method is performed by an operating system (OS) component.
105. The medium as in claim 104 wherein the OS component determines whether there are dependencies between the plurality of threads and schedules dependent threads according to the dependencies.
106. The medium as in claim 103 wherein the API is associated with a source, and wherein the scheduling comprises compiling separate executables online from the source to execute the plurality of threads in the CPU and GPU.
107. A machine readable medium containing executable instructions which cause a data processing system to perform a method comprising: calling by an application through an API on a host processor to execute the application, the application having a plurality of threads; initializing, by the application, the plurality of threads for execution on a central processing unit (CPU) and on a graphics processing unit (GPU) in parallel, the CPU and the GPU coupled with the host processor, wherein the threads initialized for execution on the -45- WO 2008/127623 PCT/US2008/004652 GPU can be initialized for execution on the CPU if the GPU is busy with graphics processing threads.
108. A medium as in claim 107 wherein the initializing comprises calls, through an API, to allocate memory streams and to allocate compute kernels.
109. An apparatus comprising: means for loading, in response to an first API request from an application running in a first processing unit, one or more executables for a data processing task of the application; and means for selecting, in response to a second API request from the application, one of the one or more executables for a second processing unit.
110. An apparatus comprising: means for generating a first API request from an application running in a first processing unit to load one or more executables for a data processing task of the application; and means for generating a second API request from the application to select an executable from the one or more executables for execution in a second processing unit.
111. An apparatus comprising: means for loading an executable compiled from a source for a processing unit to perform a data processing task in a target processing unit; means for detecting a difference between the processing unit and the target processing unit; and means for compiling, in response to the detecting the difference, the source for the target processing unit based on the difference.
112. An apparatus comprising: -46- WO 2008/127623 PCT/US2008/004652 means for updating a queue of tasks associated with a plurality of processing units with a task including a plurality of executables in response to an API request from an application; means for determining a condition to perform the task in the plurality of processing units; and means for selecting one of the plurality of executables for execution in the plurality of processing units based on the condition.
113. An apparatus comprising: means for loading a source to perform a data processing function in response to an API request from an application including the source; means for determining automatically a plurality of types of target data processing units to perform the data processing function; means for compiling an executable from the source for at least one of the determined types of target data processing units; and means for performing the data processing function by executing the executable in at least one of the target data processing units of the determined type.
114. An apparatus comprising: means for compiling an executable for a type of processing units from a source to perform a data processing function; and means for storing the source and the compiled executable in an API library, the source and the compiled executable to be retrieved from the API library for executing an executable based on the source and the compiled executable by one or more processing units of the type to perform the data processing function in response to a request to the API library from an application running in a host processing unit separate from the one or more processing units. -47- WO 2008/127623 PCT/US2008/004652
115. An apparatus comprising: means for executing an application in a host processing unit to perform a data processing function; and means for retrieving, according to an API request via an API library, a source and an executable compiled for a type of processing units from the API library for executing the compiled executable by one or more processing units of the type separate from the host processing unit to perform the data processing function.
116. A parallel computing architecture comprising: a host processor; a graphics processing unit (GPU) coupled to the host processor; a central processing unit (CPU) coupled to the host processor; and a memory coupled to at least one of the host processor, the CPU, and the GPU, the memory storing a system program executing at least in part on the host processor, the system program loading an executable compiled from a program source for a processor, the system program detecting a difference between the processor and one of the CPU and the GPU, the system program compiling the program source into a new executable for the one of the CPU and the GPU, and the system program scheduling the new executable to be executed in the one of the CPU and the GPU.
117. The parallel computing architecture of claim 116, wherein the executable is compiled from the program source offline.
118. The parallel computing architecture of claim 116, wherein the difference is based on description data associated with the executable including versions and types of supported processors. -48- WO 2008/127623 PCT/US2008/004652
119. The parallel computing architecture of claim 116, wherein the executable includes the program source.
120. The parallel computing architecture of claim 109, wherein the executable includes the program source. -49-
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
AU2011253819A AU2011253819B2 (en) | 2007-04-11 | 2011-12-02 | Parallel runtime execution on multiple processors |
Applications Claiming Priority (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US92303007P | 2007-04-11 | 2007-04-11 | |
US60/923,030 | 2007-04-11 | ||
US92562007P | 2007-04-20 | 2007-04-20 | |
US60/925,620 | 2007-04-20 | ||
US11/800,319 | 2007-05-03 | ||
US11/800,319 US8286196B2 (en) | 2007-05-03 | 2007-05-03 | Parallel runtime execution on multiple processors |
PCT/US2008/004652 WO2008127623A2 (en) | 2007-04-11 | 2008-04-09 | Parallel runtime execution on multiple processors |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AU2011253819A Division AU2011253819B2 (en) | 2007-04-11 | 2011-12-02 | Parallel runtime execution on multiple processors |
Publications (2)
Publication Number | Publication Date |
---|---|
AU2008239697A1 true AU2008239697A1 (en) | 2008-10-23 |
AU2008239697B2 AU2008239697B2 (en) | 2011-10-13 |
Family
ID=39940513
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AU2008239697A Active AU2008239697B2 (en) | 2007-04-11 | 2008-04-09 | Parallel runtime execution on multiple processors |
Country Status (5)
Country | Link |
---|---|
US (6) | US8286196B2 (en) |
EP (2) | EP2146283B1 (en) |
CN (1) | CN101802789B (en) |
AU (1) | AU2008239697B2 (en) |
WO (1) | WO2008127623A2 (en) |
Families Citing this family (176)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2008127622A2 (en) | 2007-04-11 | 2008-10-23 | Apple Inc. | Data parallel computing on multiple processors |
US8286196B2 (en) | 2007-05-03 | 2012-10-09 | Apple Inc. | Parallel runtime execution on multiple processors |
US8276164B2 (en) | 2007-05-03 | 2012-09-25 | Apple Inc. | Data parallel computing on multiple processors |
US8341611B2 (en) | 2007-04-11 | 2012-12-25 | Apple Inc. | Application interface on multiple processors |
US11836506B2 (en) | 2007-04-11 | 2023-12-05 | Apple Inc. | Parallel runtime execution on multiple processors |
US8448193B2 (en) * | 2007-04-27 | 2013-05-21 | Ricoh Company, Ltd. | Image forming device, information processing method, and information processing program |
US20080276252A1 (en) * | 2007-05-04 | 2008-11-06 | Microsoft Corporation | Kernel event visualization |
US8233527B2 (en) | 2007-05-11 | 2012-07-31 | Advanced Micro Devices, Inc. | Software video transcoder with GPU acceleration |
US8861591B2 (en) * | 2007-05-11 | 2014-10-14 | Advanced Micro Devices, Inc. | Software video encoder with GPU acceleration |
US8140608B1 (en) | 2007-05-31 | 2012-03-20 | Nvidia Corporation | Pipelined integer division using floating-point reciprocal |
US9536275B1 (en) | 2007-07-31 | 2017-01-03 | Nvidia Corporation | Using a geometry shader for variable input and output algorithms |
US8473948B1 (en) | 2007-08-08 | 2013-06-25 | Nvidia Corporation | Method for synchronizing independent cooperative thread arrays running on a graphics processing unit |
US7877573B1 (en) | 2007-08-08 | 2011-01-25 | Nvidia Corporation | Work-efficient parallel prefix sum algorithm for graphics processing units |
US8370845B1 (en) | 2007-08-08 | 2013-02-05 | Nvidia Corporation | Method for synchronizing independent cooperative thread arrays running on a graphics processing unit |
US7725518B1 (en) | 2007-08-08 | 2010-05-25 | Nvidia Corporation | Work-efficient parallel prefix sum algorithm for graphics processing units |
US7689541B1 (en) | 2007-08-09 | 2010-03-30 | Nvidia Corporation | Reordering data using a series of offsets |
US8094157B1 (en) | 2007-08-09 | 2012-01-10 | Nvidia Corporation | Performing an occurence count of radices |
US8996846B2 (en) | 2007-09-27 | 2015-03-31 | Nvidia Corporation | System, method and computer program product for performing a scan operation |
US8284188B1 (en) | 2007-10-29 | 2012-10-09 | Nvidia Corporation | Ray tracing system, method, and computer program product for simultaneously traversing a hierarchy of rays and a hierarchy of objects |
US8264484B1 (en) | 2007-10-29 | 2012-09-11 | Nvidia Corporation | System, method, and computer program product for organizing a plurality of rays utilizing a bounding volume |
US8065288B1 (en) | 2007-11-09 | 2011-11-22 | Nvidia Corporation | System, method, and computer program product for testing a query against multiple sets of objects utilizing a single instruction multiple data (SIMD) processing architecture |
US8281294B1 (en) * | 2007-11-12 | 2012-10-02 | Nvidia Corporation | System and method for representing and managing a multi-architecture co-processor application program |
US8347310B1 (en) | 2007-11-12 | 2013-01-01 | Nvidia Corporation | System and method for representing and managing a multi-architecure co-processor application program |
US8276132B1 (en) * | 2007-11-12 | 2012-09-25 | Nvidia Corporation | System and method for representing and managing a multi-architecture co-processor application program |
US8661226B2 (en) | 2007-11-15 | 2014-02-25 | Nvidia Corporation | System, method, and computer program product for performing a scan operation on a sequence of single-bit values using a parallel processor architecture |
US8243083B1 (en) | 2007-12-04 | 2012-08-14 | Nvidia Corporation | System, method, and computer program product for converting a scan algorithm to a segmented scan algorithm in an operator-independent manner |
US8773422B1 (en) | 2007-12-04 | 2014-07-08 | Nvidia Corporation | System, method, and computer program product for grouping linearly ordered primitives |
US8417735B1 (en) | 2007-12-12 | 2013-04-09 | Nvidia Corporation | Instruction-efficient algorithm for parallel scan using initialized memory regions to replace conditional statements |
US8413151B1 (en) | 2007-12-19 | 2013-04-02 | Nvidia Corporation | Selective thread spawning within a multi-threaded processing system |
US8224635B1 (en) | 2008-01-21 | 2012-07-17 | Nvidia Corporation | Computer-readable medium, method and computing system for N-body computations using parallel computation systems |
US8938485B1 (en) | 2008-02-12 | 2015-01-20 | Nvidia Corporation | Integer division using floating-point reciprocal |
US7945757B1 (en) | 2008-02-13 | 2011-05-17 | Nvidia Corporation | Conserving and shaping address space with arrays |
US8095746B1 (en) | 2008-02-13 | 2012-01-10 | Nvidia Corporation | Conserving and shaping address space with arrays |
US8539516B1 (en) | 2008-02-14 | 2013-09-17 | Nvidia Corporation | System and method for enabling interoperability between application programming interfaces |
US8402229B1 (en) * | 2008-02-14 | 2013-03-19 | Nvidia Corporation | System and method for enabling interoperability between application programming interfaces |
US8392669B1 (en) | 2008-03-24 | 2013-03-05 | Nvidia Corporation | Systems and methods for coalescing memory accesses of parallel threads |
US8086806B2 (en) | 2008-03-24 | 2011-12-27 | Nvidia Corporation | Systems and methods for coalescing memory accesses of parallel threads |
US8312254B2 (en) | 2008-03-24 | 2012-11-13 | Nvidia Corporation | Indirect function call instructions in a synchronous parallel thread processor |
US8200947B1 (en) | 2008-03-24 | 2012-06-12 | Nvidia Corporation | Systems and methods for voting among parallel threads |
US8055856B2 (en) | 2008-03-24 | 2011-11-08 | Nvidia Corporation | Lock mechanism to enable atomic updates to shared memory |
US9678775B1 (en) | 2008-04-09 | 2017-06-13 | Nvidia Corporation | Allocating memory for local variables of a multi-threaded program for execution in a single-threaded environment |
US8776030B2 (en) | 2008-04-09 | 2014-07-08 | Nvidia Corporation | Partitioning CUDA code for execution by a general purpose processor |
US8225325B2 (en) | 2008-06-06 | 2012-07-17 | Apple Inc. | Multi-dimensional thread grouping for multiple processors |
US8286198B2 (en) | 2008-06-06 | 2012-10-09 | Apple Inc. | Application programming interfaces for data parallel computing on multiple processors |
US8151095B1 (en) | 2008-07-18 | 2012-04-03 | Nvidia Corporation | System and method for context migration across CPU threads |
US9542192B1 (en) | 2008-08-15 | 2017-01-10 | Nvidia Corporation | Tokenized streams for concurrent execution between asymmetric multiprocessors |
US9477570B2 (en) * | 2008-08-26 | 2016-10-25 | Red Hat, Inc. | Monitoring software provisioning |
US8615770B1 (en) | 2008-08-29 | 2013-12-24 | Nvidia Corporation | System and method for dynamically spawning thread blocks within multi-threaded processing systems |
US8959497B1 (en) | 2008-08-29 | 2015-02-17 | Nvidia Corporation | System and method for dynamically spawning thread blocks within multi-threaded processing systems |
US8310494B2 (en) * | 2008-09-30 | 2012-11-13 | Apple Inc. | Method for reducing graphics rendering failures |
US8279229B1 (en) * | 2008-10-27 | 2012-10-02 | Nvidia Corporation | System, method, and computer program product for providing access to graphics processor CPU cores, to both a graphics processor and a CPU |
US20100125740A1 (en) * | 2008-11-19 | 2010-05-20 | Accenture Global Services Gmbh | System for securing multithreaded server applications |
US8321492B1 (en) | 2008-12-11 | 2012-11-27 | Nvidia Corporation | System, method, and computer program product for converting a reduction algorithm to a segmented reduction algorithm |
US8570333B2 (en) | 2008-12-11 | 2013-10-29 | Nvidia Corporation | Method and system for enabling managed code-based application program to access graphics processing unit |
US20100191911A1 (en) * | 2008-12-23 | 2010-07-29 | Marco Heddes | System-On-A-Chip Having an Array of Programmable Processing Elements Linked By an On-Chip Network with Distributed On-Chip Shared Memory and External Shared Memory |
US8645634B1 (en) | 2009-01-16 | 2014-02-04 | Nvidia Corporation | Zero-copy data sharing by cooperating asymmetric coprocessors |
US8655937B1 (en) | 2009-04-29 | 2014-02-18 | Nvidia Corporation | High precision integer division using low precision hardware operations and rounding techniques |
US8395631B1 (en) | 2009-04-30 | 2013-03-12 | Nvidia Corporation | Method and system for sharing memory between multiple graphics processing units in a computer system |
US9547535B1 (en) | 2009-04-30 | 2017-01-17 | Nvidia Corporation | Method and system for providing shared memory access to graphics processing unit processes |
US8539456B2 (en) * | 2009-06-30 | 2013-09-17 | Intel Corporation | Automatic conversion of MPI source code programs into MPI thread-based programs |
US8542247B1 (en) | 2009-07-17 | 2013-09-24 | Nvidia Corporation | Cull before vertex attribute fetch and vertex lighting |
US8564616B1 (en) | 2009-07-17 | 2013-10-22 | Nvidia Corporation | Cull before vertex attribute fetch and vertex lighting |
US9354944B2 (en) * | 2009-07-27 | 2016-05-31 | Advanced Micro Devices, Inc. | Mapping processing logic having data-parallel threads across processors |
WO2011023203A1 (en) * | 2009-08-24 | 2011-03-03 | Abb Technology Ag | Improved execution of real time applications with an automation controller |
US8667200B1 (en) | 2009-09-22 | 2014-03-04 | Nvidia Corporation | Fast and highly scalable quota-based weighted arbitration |
US8683089B1 (en) | 2009-09-23 | 2014-03-25 | Nvidia Corporation | Method and apparatus for equalizing a bandwidth impedance mismatch between a client and an interface |
US8595425B2 (en) | 2009-09-25 | 2013-11-26 | Nvidia Corporation | Configurable cache for multiple clients |
US8271763B2 (en) | 2009-09-25 | 2012-09-18 | Nvidia Corporation | Unified addressing and instructions for accessing parallel memory spaces |
US8266383B1 (en) | 2009-09-28 | 2012-09-11 | Nvidia Corporation | Cache miss processing using a defer/replay mechanism |
US8190974B2 (en) | 2009-09-28 | 2012-05-29 | Nvidia Corporation | Error detection and correction for external DRAM |
US8335892B1 (en) | 2009-09-28 | 2012-12-18 | Nvidia Corporation | Cache arbitration between multiple clients |
US8266382B1 (en) | 2009-09-28 | 2012-09-11 | Nvidia Corporation | Cache interface protocol including arbitration and hints |
US8321761B1 (en) | 2009-09-28 | 2012-11-27 | Nvidia Corporation | ECC bits used as additional register file storage |
US8301980B2 (en) | 2009-09-28 | 2012-10-30 | Nvidia Corporation | Error detection and correction for external DRAM |
US8250439B1 (en) | 2009-09-28 | 2012-08-21 | Nvidia Corporation | ECC bits used as additional register file storage |
US8411103B1 (en) | 2009-09-29 | 2013-04-02 | Nvidia Corporation | Processing global atomic operations using the bending unit datapath |
US8522000B2 (en) | 2009-09-29 | 2013-08-27 | Nvidia Corporation | Trap handler architecture for a parallel processing unit |
US8687590B2 (en) * | 2009-10-02 | 2014-04-01 | Blackberry Limited | System and method for handover between relays |
US8384736B1 (en) | 2009-10-14 | 2013-02-26 | Nvidia Corporation | Generating clip state for a batch of vertices |
US8976195B1 (en) | 2009-10-14 | 2015-03-10 | Nvidia Corporation | Generating clip state for a batch of vertices |
KR20110116553A (en) * | 2010-04-19 | 2011-10-26 | 삼성전자주식회사 | Apparatus for executing media processing application and method thereof |
US9141422B2 (en) | 2010-05-18 | 2015-09-22 | Microsoft Technology Licensing, Llc | Plug-in task scheduler |
US20110292057A1 (en) * | 2010-05-26 | 2011-12-01 | Advanced Micro Devices, Inc. | Dynamic Bandwidth Determination and Processing Task Assignment for Video Data Processing |
US20120036301A1 (en) * | 2010-08-03 | 2012-02-09 | Caspole Eric R | Processor support for filling memory regions |
US8739171B2 (en) * | 2010-08-31 | 2014-05-27 | International Business Machines Corporation | High-throughput-computing in a hybrid computing environment |
US8914805B2 (en) * | 2010-08-31 | 2014-12-16 | International Business Machines Corporation | Rescheduling workload in a hybrid computing environment |
US8830245B2 (en) * | 2010-12-14 | 2014-09-09 | Amazon Technologies, Inc. | Load balancing between general purpose processors and graphics processors |
US9645854B2 (en) | 2010-12-15 | 2017-05-09 | Advanced Micro Devices, Inc. | Dynamic work partitioning on heterogeneous processing devices |
US8762972B2 (en) * | 2011-02-08 | 2014-06-24 | Nokia Corporation | Methods and apparatuses for facilitating execution of applications requiring runtime compilation |
JP5626038B2 (en) * | 2011-03-09 | 2014-11-19 | 富士通株式会社 | Design apparatus, design program, and design method |
WO2012141677A1 (en) * | 2011-04-11 | 2012-10-18 | Hewlett-Packard Development Company, L.P. | Performing a task in a system having different types of hardware resources |
US8695013B2 (en) | 2011-04-15 | 2014-04-08 | Siemens Product Lifecycle Management Software Inc. | System and method for thread protected testing |
US8935683B2 (en) | 2011-04-20 | 2015-01-13 | Qualcomm Incorporated | Inline function linking |
US8468507B2 (en) * | 2011-06-10 | 2013-06-18 | Microsoft Corporation | Binding executable code at runtime |
US8533698B2 (en) | 2011-06-13 | 2013-09-10 | Microsoft Corporation | Optimizing execution of kernels |
US8990515B2 (en) * | 2011-06-14 | 2015-03-24 | Microsoft Technology Licensing, Llc | Aliasing buffers |
DE112012002465T5 (en) | 2011-06-16 | 2014-03-20 | Caustic Graphics, Inc. | Graphics processor with non-blocking concurrent architecture |
US9727377B2 (en) * | 2011-07-14 | 2017-08-08 | Siemens Aktiengesellschaft | Reducing the scan cycle time of control applications through multi-core execution of user programs |
US8789026B2 (en) * | 2011-08-02 | 2014-07-22 | International Business Machines Corporation | Technique for compiling and running high-level programs on heterogeneous computers |
CN102354289B (en) * | 2011-09-21 | 2012-10-10 | 苏州大学 | Concurrent transaction scheduling method and related device |
CN102521050A (en) * | 2011-12-02 | 2012-06-27 | 曙光信息产业(北京)有限公司 | Mix scheduling method facing central processing unit (CPU) and graphic processing unit (GPU) |
CN103150463A (en) * | 2011-12-06 | 2013-06-12 | 曙光信息产业股份有限公司 | Method and device for realizing molecular dynamics calculation |
US9830133B1 (en) * | 2011-12-12 | 2017-11-28 | Significs And Elements, Llc | Methods and apparatus for automatic communication optimizations in a compiler based on a polyhedral representation |
US8707314B2 (en) * | 2011-12-16 | 2014-04-22 | Advanced Micro Devices, Inc. | Scheduling compute kernel workgroups to heterogeneous processors based on historical processor execution times and utilizations |
WO2013097098A1 (en) * | 2011-12-27 | 2013-07-04 | 华为技术有限公司 | Data processing method, graphics processing unit (gpu) and first node device |
US9424089B2 (en) * | 2012-01-24 | 2016-08-23 | Samsung Electronics Co., Ltd. | Hardware acceleration of web applications |
WO2013134813A1 (en) * | 2012-03-10 | 2013-09-19 | Evado Holdings Pty Ltd | A method and system of application development for multiple device client platforms |
WO2013177765A1 (en) | 2012-05-30 | 2013-12-05 | Intel Corporation | Runtime dispatching among heterogeneous group of processors |
WO2014046974A2 (en) | 2012-09-20 | 2014-03-27 | Case Paul Sr | Case secure computer architecture |
FR2996037B1 (en) * | 2012-09-24 | 2015-05-29 | Allegorithmic | HYBRID MOTOR FOR CENTRAL PROCESSOR AND GRAPHIC PROCESSOR |
US10270709B2 (en) | 2015-06-26 | 2019-04-23 | Microsoft Technology Licensing, Llc | Allocating acceleration component functionality for supporting services |
KR20140054948A (en) * | 2012-10-30 | 2014-05-09 | 한국전자통신연구원 | Tool composition for supporting opencl application software development for embedded system and method thereof |
US9069766B2 (en) * | 2012-11-02 | 2015-06-30 | Microsoft Technology Licensing, Llc | Content-based isolation for computing device security |
US9747107B2 (en) * | 2012-11-05 | 2017-08-29 | Nvidia Corporation | System and method for compiling or runtime executing a fork-join data parallel program with function calls on a single-instruction-multiple-thread processor |
CN104822429A (en) | 2012-11-28 | 2015-08-05 | 辉达公司 | Handheld gaming console |
US11082490B2 (en) | 2012-11-28 | 2021-08-03 | Nvidia Corporation | Method and apparatus for execution of applications in a cloud system |
US9665921B2 (en) * | 2012-12-29 | 2017-05-30 | Futurewei Technologies, Inc. | Adaptive OpenGL 3D graphics in virtual desktop infrastructure |
CN103164839B (en) | 2013-03-07 | 2019-06-21 | 华为技术有限公司 | A kind of drawing practice, device and terminal |
KR101694302B1 (en) * | 2013-03-11 | 2017-01-23 | 한국전자통신연구원 | Apparatus and method foe managing heterogeneous multicore processor system |
RU2538920C2 (en) * | 2013-05-06 | 2015-01-10 | Общество с ограниченной ответственностью "Аби ИнфоПоиск" | Method for task distribution by computer system server, computer-readable data medium and system for implementing said method |
IL232836A0 (en) * | 2013-06-02 | 2014-08-31 | Rocketick Technologies Ltd | Efficient parallel computation of derendency problems |
US9842532B2 (en) | 2013-09-09 | 2017-12-12 | Nvidia Corporation | Remote display rendering for electronic devices |
CN103678005B (en) * | 2013-12-31 | 2015-04-22 | 税友软件集团股份有限公司 | Load balancing control method and device |
US9632761B2 (en) * | 2014-01-13 | 2017-04-25 | Red Hat, Inc. | Distribute workload of an application to a graphics processing unit |
US9886736B2 (en) | 2014-01-20 | 2018-02-06 | Nvidia Corporation | Selectively killing trapped multi-process service clients sharing the same hardware context |
US10152312B2 (en) * | 2014-01-21 | 2018-12-11 | Nvidia Corporation | Dynamic compiler parallelism techniques |
US9547553B1 (en) | 2014-03-10 | 2017-01-17 | Parallel Machines Ltd. | Data resiliency in a shared memory pool |
EP3126971B1 (en) | 2014-03-30 | 2020-04-29 | Universiteit Gent | Program execution on heterogeneous platform |
US9781027B1 (en) | 2014-04-06 | 2017-10-03 | Parallel Machines Ltd. | Systems and methods to communicate with external destinations via a memory network |
US9690713B1 (en) | 2014-04-22 | 2017-06-27 | Parallel Machines Ltd. | Systems and methods for effectively interacting with a flash memory |
US9477412B1 (en) | 2014-12-09 | 2016-10-25 | Parallel Machines Ltd. | Systems and methods for automatically aggregating write requests |
CN103995746A (en) * | 2014-04-24 | 2014-08-20 | 深圳中微电科技有限公司 | Method of realizing graphic processing in harmonic processor and harmonic processor |
US10162683B2 (en) * | 2014-06-05 | 2018-12-25 | International Business Machines Corporation | Weighted stealing of resources |
DE102014214667A1 (en) | 2014-07-25 | 2016-01-28 | Bayerische Motoren Werke Aktiengesellschaft | Display dynamic security-related three-dimensional content on a display device |
US10521874B2 (en) | 2014-09-26 | 2019-12-31 | Intel Corporation | Method and apparatus for a highly efficient graphics processing unit (GPU) execution model |
CN104391747A (en) * | 2014-11-18 | 2015-03-04 | 北京锐安科技有限公司 | Parallel computation method and parallel computation system |
US9639407B1 (en) | 2014-12-09 | 2017-05-02 | Parallel Machines Ltd. | Systems and methods for efficiently implementing functional commands in a data processing system |
US9690705B1 (en) | 2014-12-09 | 2017-06-27 | Parallel Machines Ltd. | Systems and methods for processing data sets according to an instructed order |
US9639473B1 (en) | 2014-12-09 | 2017-05-02 | Parallel Machines Ltd. | Utilizing a cache mechanism by copying a data set from a cache-disabled memory location to a cache-enabled memory location |
US9753873B1 (en) | 2014-12-09 | 2017-09-05 | Parallel Machines Ltd. | Systems and methods for key-value transactions |
US9781225B1 (en) | 2014-12-09 | 2017-10-03 | Parallel Machines Ltd. | Systems and methods for cache streams |
US9904574B2 (en) * | 2014-12-23 | 2018-02-27 | Successfactors, Inc | Parallel computing without requiring antecedent code deployment |
US10198294B2 (en) * | 2015-04-17 | 2019-02-05 | Microsoft Licensing Technology, LLC | Handling tenant requests in a system that uses hardware acceleration components |
US10296392B2 (en) | 2015-04-17 | 2019-05-21 | Microsoft Technology Licensing, Llc | Implementing a multi-component service using plural hardware acceleration components |
US10511478B2 (en) | 2015-04-17 | 2019-12-17 | Microsoft Technology Licensing, Llc | Changing between different roles at acceleration components |
US9792154B2 (en) | 2015-04-17 | 2017-10-17 | Microsoft Technology Licensing, Llc | Data processing system having a hardware acceleration plane and a software plane |
US20160308649A1 (en) * | 2015-04-17 | 2016-10-20 | Microsoft Technology Licensing, Llc | Providing Services in a System having a Hardware Acceleration Plane and a Software Plane |
WO2016172548A1 (en) * | 2015-04-22 | 2016-10-27 | Ryft Systems, Inc. | Storage management systems and methods |
US9542244B2 (en) | 2015-04-22 | 2017-01-10 | Ryft Systems, Inc. | Systems and methods for performing primitive tasks using specialized processors |
US20160335064A1 (en) * | 2015-05-12 | 2016-11-17 | Advanced Micro Devices, Inc. | Infrastructure to support accelerator computation models for active storage |
JP6345627B2 (en) * | 2015-05-20 | 2018-06-20 | 株式会社ソニー・インタラクティブエンタテインメント | Information processing apparatus and information processing method |
US10216555B2 (en) | 2015-06-26 | 2019-02-26 | Microsoft Technology Licensing, Llc | Partially reconfiguring acceleration components |
US9778961B2 (en) * | 2015-09-14 | 2017-10-03 | Qualcomm Incorporated | Efficient scheduling of multi-versioned tasks |
US10956666B2 (en) | 2015-11-09 | 2021-03-23 | Apple Inc. | Unconventional virtual assistant interactions |
CN107193539B (en) * | 2016-03-14 | 2020-11-24 | 北京京东尚科信息技术有限公司 | Multithreading concurrent processing method and multithreading concurrent processing system |
US20170358132A1 (en) * | 2016-06-12 | 2017-12-14 | Apple Inc. | System And Method For Tessellation In An Improved Graphics Pipeline |
US10459760B2 (en) * | 2016-07-08 | 2019-10-29 | Sap Se | Optimizing job execution in parallel processing with improved job scheduling using job currency hints |
US10540625B2 (en) * | 2016-07-22 | 2020-01-21 | Tata Consultancy Services Limited | Approximate computing for application performance in heterogeneous systems |
US10552212B2 (en) * | 2016-11-28 | 2020-02-04 | Arm Limited | Data processing |
US10109030B1 (en) * | 2016-12-27 | 2018-10-23 | EMC IP Holding Company LLC | Queue-based GPU virtualization and management system |
CN106648705A (en) * | 2017-01-06 | 2017-05-10 | 吴晓栋 | Application program development and running system based on visual element and method thereof |
US10262390B1 (en) | 2017-04-14 | 2019-04-16 | EMC IP Holding Company LLC | Managing access to a resource pool of graphics processing units under fine grain control |
US10275851B1 (en) | 2017-04-25 | 2019-04-30 | EMC IP Holding Company LLC | Checkpointing for GPU-as-a-service in cloud computing environment |
US10325343B1 (en) | 2017-08-04 | 2019-06-18 | EMC IP Holding Company LLC | Topology aware grouping and provisioning of GPU resources in GPU-as-a-Service platform |
US10540194B2 (en) | 2017-12-21 | 2020-01-21 | International Business Machines Corporation | Runtime GPU/CPU selection |
CN110058894B (en) * | 2018-01-18 | 2022-05-24 | 伊姆西Ip控股有限责任公司 | Method, apparatus and computer program product for executing applications in a hybrid cloud |
US10698766B2 (en) | 2018-04-18 | 2020-06-30 | EMC IP Holding Company LLC | Optimization of checkpoint operations for deep learning computing |
CN108681491B (en) * | 2018-05-04 | 2021-03-02 | 武汉极意网络科技有限公司 | File decoupling method and system |
CN110795228B (en) | 2018-08-03 | 2023-08-25 | 伊姆西Ip控股有限责任公司 | Method and article of manufacture for training deep learning model, and computing system |
US10776164B2 (en) | 2018-11-30 | 2020-09-15 | EMC IP Holding Company LLC | Dynamic composition of data pipeline in accelerator-as-a-service computing environment |
CN111143042A (en) * | 2019-11-14 | 2020-05-12 | 武汉纺织大学 | Parallelization method and system for accelerating GPU through dependency analysis |
CN111176654B (en) * | 2019-11-18 | 2021-04-27 | 浙江大学 | Internet of things application online compiling method based on multi-user cache |
CN111292223B (en) * | 2020-01-22 | 2023-07-25 | 北京百度网讯科技有限公司 | Graph calculation processing method and device, electronic equipment and storage medium |
US12014202B2 (en) | 2020-02-13 | 2024-06-18 | Samsung Electronics Co., Ltd. | Method and apparatus with accelerator |
KR102449016B1 (en) * | 2020-12-29 | 2022-09-29 | 주식회사 코난테크놀로지 | Method of reducing resources through asynchronous parallel processing without supporting events and its parallel processing apparatus |
US20240202859A1 (en) * | 2022-12-20 | 2024-06-20 | Tencent America LLC | Apparatus and method for a framework for gpu-driven data loading |
Family Cites Families (104)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE4129614C2 (en) | 1990-09-07 | 2002-03-21 | Hitachi Ltd | System and method for data processing |
US5301324A (en) * | 1992-11-19 | 1994-04-05 | International Business Machines Corp. | Method and apparatus for dynamic work reassignment among asymmetric, coupled processors |
CA2137488C (en) * | 1994-02-18 | 1998-09-29 | Richard I. Baum | Coexecuting method and means for performing parallel processing in conventional types of data processing systems |
US5442789A (en) * | 1994-03-31 | 1995-08-15 | International Business Machines Corporation | System and method for efficiently loading and removing selected functions on digital signal processors without interrupting execution of other functions on the digital signal processors |
US6179489B1 (en) * | 1997-04-04 | 2001-01-30 | Texas Instruments Incorporated | Devices, methods, systems and software products for coordination of computer main microprocessor and second microprocessor coupled thereto |
US5946487A (en) | 1996-06-10 | 1999-08-31 | Lsi Logic Corporation | Object-oriented multi-media architecture |
US6513057B1 (en) | 1996-10-28 | 2003-01-28 | Unisys Corporation | Heterogeneous symmetric multi-processing system |
US6115550A (en) | 1997-06-11 | 2000-09-05 | Digital Equipment Corporation | Loader conditionally replacing a code sequence with a functionally-alike code sequence in an executable program intended for execution in different run-time environments |
EP1051694A1 (en) | 1998-01-26 | 2000-11-15 | UNIF/X Inc. | A transaction execution system interface and enterprise system architecture thereof |
EP1163604A4 (en) * | 1998-11-30 | 2002-01-09 | Siebel Systems Inc | Assignment manager |
US8234650B1 (en) | 1999-08-23 | 2012-07-31 | Oracle America, Inc. | Approach for allocating resources to an apparatus |
JP2001147819A (en) | 1999-11-19 | 2001-05-29 | Fujitsu Ltd | Optimizing device and recording medium |
US6986128B2 (en) * | 2000-01-07 | 2006-01-10 | Sony Computer Entertainment Inc. | Multiple stage program recompiler and method |
US7159041B2 (en) | 2000-03-07 | 2007-01-02 | Microsoft Corporation | Method and system for defining and controlling algorithmic elements in a graphics display system |
US6588008B1 (en) * | 2000-04-11 | 2003-07-01 | International Business Machines Corporation | Assembler tool for processor-coprocessor computer systems |
US6970206B1 (en) * | 2000-04-20 | 2005-11-29 | Ati International Srl | Method for deinterlacing interlaced video by a graphics processor |
US20030154284A1 (en) | 2000-05-31 | 2003-08-14 | James Bernardin | Distributed data propagator |
US6768901B1 (en) * | 2000-06-02 | 2004-07-27 | General Dynamics Decision Systems, Inc. | Dynamic hardware resource manager for software-defined communications system |
JP3928360B2 (en) | 2001-02-07 | 2007-06-13 | ソニー株式会社 | Memory device |
US7234144B2 (en) | 2002-01-04 | 2007-06-19 | Microsoft Corporation | Methods and system for managing computational resources of a coprocessor in a computing system |
US6919896B2 (en) * | 2002-03-11 | 2005-07-19 | Sony Computer Entertainment Inc. | System and method of optimizing graphics processing |
US7219352B2 (en) * | 2002-04-15 | 2007-05-15 | Microsoft Corporation | Methods and apparatuses for facilitating processing of interlaced video images for progressive video displays |
US20040068716A1 (en) * | 2002-10-04 | 2004-04-08 | Quicksilver Technology, Inc. | Retargetable compiler for multiple and different hardware platforms |
CN100557550C (en) | 2002-10-16 | 2009-11-04 | 鲍志超 | Computer general-purpose associated application processor |
US7181382B2 (en) | 2003-05-08 | 2007-02-20 | Microsoft Corporation | System and method for testing, simulating, and controlling computer software and hardware |
US7015913B1 (en) * | 2003-06-27 | 2006-03-21 | Nvidia Corporation | Method and apparatus for multithreaded processing of data in a programmable graphics processor |
US6862027B2 (en) | 2003-06-30 | 2005-03-01 | Microsoft Corp. | System and method for parallel execution of data generation tasks |
US7546553B2 (en) * | 2003-07-28 | 2009-06-09 | Sap Ag | Grid landscape component |
US7272730B1 (en) | 2003-07-31 | 2007-09-18 | Hewlett-Packard Development Company, L.P. | Application-driven method and apparatus for limiting power consumption in a processor-controlled hardware platform |
US7444632B2 (en) | 2003-09-25 | 2008-10-28 | International Business Machines Corporation | Balancing computational load across a plurality of processors |
US7389508B2 (en) * | 2003-09-25 | 2008-06-17 | International Business Machines Corporation | System and method for grouping processors and assigning shared memory space to a group in heterogeneous computer environment |
US7882488B2 (en) * | 2003-10-20 | 2011-02-01 | Robert Zeidman | Software tool for synthesizing a real-time operating system |
US7068284B2 (en) * | 2003-11-10 | 2006-06-27 | Microsoft Corporation | Color management system that supports legacy and advanced color management applications |
US7978197B2 (en) * | 2003-11-14 | 2011-07-12 | Microsoft Corporation | Systems and methods for downloading algorithmic elements to a coprocessor and corresponding techniques |
US20050132239A1 (en) * | 2003-12-16 | 2005-06-16 | Athas William C. | Almost-symmetric multiprocessor that supports high-performance and energy-efficient execution |
US7472391B2 (en) | 2004-02-20 | 2008-12-30 | Microsoft Corporation | Resource loader for applications that utilize relative uniform resource identifiers |
US7847800B2 (en) * | 2004-04-16 | 2010-12-07 | Apple Inc. | System for emulating graphics operations |
US7725643B1 (en) * | 2004-05-04 | 2010-05-25 | Oracle America, Inc. | Methods and systems for detecting and avoiding an address dependency between tasks |
US20060048157A1 (en) * | 2004-05-18 | 2006-03-02 | International Business Machines Corporation | Dynamic grid job distribution from any resource within a grid environment |
US7810099B2 (en) * | 2004-06-17 | 2010-10-05 | International Business Machines Corporation | Optimizing workflow execution against a heterogeneous grid computing topology |
US7426724B2 (en) | 2004-07-02 | 2008-09-16 | Nvidia Corporation | Optimized chaining of vertex and fragment programs |
WO2006034034A2 (en) * | 2004-09-16 | 2006-03-30 | Nvidia Corporation | Load balancing |
US20060069909A1 (en) * | 2004-09-23 | 2006-03-30 | Roth Steven T | Kernel registry write operations |
US7603546B2 (en) * | 2004-09-28 | 2009-10-13 | Intel Corporation | System, method and apparatus for dependency chain processing |
US7598953B2 (en) | 2004-11-05 | 2009-10-06 | Microsoft Corporation | Interpreter for simplified programming of graphics processor units in general purpose programming languages |
US7733347B2 (en) | 2004-11-05 | 2010-06-08 | Microsoft Corporation | Automated construction of shader programs |
US7800620B2 (en) | 2004-11-05 | 2010-09-21 | Microsoft Corporation | Optimizing automated shader program construction |
US20070208956A1 (en) * | 2004-11-19 | 2007-09-06 | Motorola, Inc. | Energy efficient inter-processor management method and system |
US20060132489A1 (en) * | 2004-12-21 | 2006-06-22 | Hewlett-Packard Development Company, L.P. | Remote computing |
JP4367337B2 (en) * | 2004-12-28 | 2009-11-18 | セイコーエプソン株式会社 | Multimedia processing system and multimedia processing method |
JP2006285464A (en) * | 2005-03-31 | 2006-10-19 | Hitachi Ltd | Computer system, storage, and device control method |
US7665143B2 (en) | 2005-05-16 | 2010-02-16 | Microsoft Corporation | Creating secure process objects |
JP2006350686A (en) | 2005-06-16 | 2006-12-28 | Seiko Epson Corp | Instruction set simulator generation device and simulator generation method |
WO2006138706A2 (en) | 2005-06-17 | 2006-12-28 | Computer Associates Think, Inc. | System and method for identifying application resources |
US7353369B1 (en) | 2005-07-13 | 2008-04-01 | Nvidia Corporation | System and method for managing divergent threads in a SIMD architecture |
US7856618B2 (en) * | 2005-08-04 | 2010-12-21 | International Business Machines Corporation | Adaptively generating code for a computer program |
US20070033592A1 (en) | 2005-08-04 | 2007-02-08 | International Business Machines Corporation | Method, apparatus, and computer program product for adaptive process dispatch in a computer system having a plurality of processors |
US7463268B2 (en) | 2005-09-15 | 2008-12-09 | Microsoft Corporation | Providing 3D graphics across partitions of computing device |
TWI348652B (en) | 2005-10-17 | 2011-09-11 | Via Tech Inc | Driver assisted asynchronous command processing |
KR100713505B1 (en) | 2005-10-24 | 2007-04-30 | 삼성전자주식회사 | Method for sharing preference channel in digital broadcasting reception terminal |
US20070169114A1 (en) * | 2005-11-09 | 2007-07-19 | Microsoft Corporation | Application suite installer with automatic detection of content and configurable options |
US7330962B2 (en) | 2005-11-14 | 2008-02-12 | Nvidia Corporation | Dynamic instruction sequence selection during scheduling |
US7861060B1 (en) | 2005-12-15 | 2010-12-28 | Nvidia Corporation | Parallel data processing systems and methods using cooperative thread arrays and thread identifier values to determine processing behavior |
US7788468B1 (en) | 2005-12-15 | 2010-08-31 | Nvidia Corporation | Synchronization of threads in a cooperative thread array |
US7958509B2 (en) * | 2005-12-21 | 2011-06-07 | International Business Machines Corporation | Method and system for scheduling of jobs |
US9038040B2 (en) | 2006-01-25 | 2015-05-19 | International Business Machines Corporation | Method for partitioning programs between a general purpose core and one or more accelerators |
EP1989623A2 (en) * | 2006-02-17 | 2008-11-12 | QUALCOMM Incorporated | System and method for multi-processor application support |
US7441224B2 (en) | 2006-03-09 | 2008-10-21 | Motorola, Inc. | Streaming kernel selection for reconfigurable processor |
US20070294693A1 (en) * | 2006-06-16 | 2007-12-20 | Microsoft Corporation | Scheduling thread execution among a plurality of processors based on evaluation of memory access data |
US8549499B1 (en) | 2006-06-16 | 2013-10-01 | University Of Rochester | Parallel programming using possible parallel regions and its language profiling compiler, run-time system and debugging support |
US8136104B2 (en) * | 2006-06-20 | 2012-03-13 | Google Inc. | Systems and methods for determining compute kernels for an application in a parallel-processing computer system |
US8756264B2 (en) | 2006-06-20 | 2014-06-17 | Google Inc. | Parallel pseudorandom number generation |
US8443348B2 (en) | 2006-06-20 | 2013-05-14 | Google Inc. | Application program interface of a parallel-processing computer system that supports multiple programming languages |
US8108844B2 (en) * | 2006-06-20 | 2012-01-31 | Google Inc. | Systems and methods for dynamically choosing a processing element for a compute kernel |
US7814486B2 (en) * | 2006-06-20 | 2010-10-12 | Google Inc. | Multi-thread runtime system |
US8136102B2 (en) | 2006-06-20 | 2012-03-13 | Google Inc. | Systems and methods for compiling an application for a parallel-processing computer system |
US8146066B2 (en) * | 2006-06-20 | 2012-03-27 | Google Inc. | Systems and methods for caching compute kernels for an application running on a parallel-processing computer system |
US8381202B2 (en) * | 2006-06-20 | 2013-02-19 | Google Inc. | Runtime system for executing an application in a parallel-processing computer system |
WO2007149884A2 (en) | 2006-06-20 | 2007-12-27 | Google, Inc. | A multi-thread high performance computing system |
US8375368B2 (en) | 2006-06-20 | 2013-02-12 | Google Inc. | Systems and methods for profiling an application running on a parallel-processing computer system |
US7766732B2 (en) | 2006-06-23 | 2010-08-03 | Fipak Research And Development Company | Ductless fumehood system |
CN100377042C (en) * | 2006-07-04 | 2008-03-26 | 浙江大学 | Method for saving energy by optimizing running frequency through combination of static compiler and dynamic frequency modulation techniques |
US7750913B1 (en) | 2006-10-24 | 2010-07-06 | Adobe Systems Incorporated | System and method for implementing graphics processing unit shader programs using snippets |
US20080109795A1 (en) * | 2006-11-02 | 2008-05-08 | Nvidia Corporation | C/c++ language extensions for general-purpose graphics processing unit |
US8370818B2 (en) | 2006-12-02 | 2013-02-05 | Time Warner Cable Inc. | Methods and apparatus for analyzing software interface usage |
US7969444B1 (en) * | 2006-12-12 | 2011-06-28 | Nvidia Corporation | Distributed rendering of texture data |
US8719807B2 (en) | 2006-12-28 | 2014-05-06 | Intel Corporation | Handling precompiled binaries in a hardware accelerated software transactional memory system |
US8321849B2 (en) | 2007-01-26 | 2012-11-27 | Nvidia Corporation | Virtual architecture and instruction set for parallel thread computing |
US7925900B2 (en) * | 2007-01-26 | 2011-04-12 | Microsoft Corporation | I/O co-processor coupled hybrid computing device |
US8549500B2 (en) | 2007-02-14 | 2013-10-01 | The Mathworks, Inc. | Saving and loading graphical processing unit (GPU) arrays providing high computational capabilities in a computing environment |
US7975001B1 (en) * | 2007-02-14 | 2011-07-05 | The Mathworks, Inc. | Bi-directional communication in a parallel processing environment |
US8010954B2 (en) | 2007-02-14 | 2011-08-30 | The Mathworks, Inc. | Parallel programming interface to dynamically allocate program portions |
US7685409B2 (en) * | 2007-02-21 | 2010-03-23 | Qualcomm Incorporated | On-demand multi-thread multimedia processor |
JP2008226181A (en) | 2007-03-15 | 2008-09-25 | Fujitsu Ltd | Parallel execution program, recording medium storing it, parallel execution device, and parallel execution method |
WO2008127622A2 (en) | 2007-04-11 | 2008-10-23 | Apple Inc. | Data parallel computing on multiple processors |
US8108633B2 (en) * | 2007-04-11 | 2012-01-31 | Apple Inc. | Shared stream memory on multiple processors |
US8286196B2 (en) | 2007-05-03 | 2012-10-09 | Apple Inc. | Parallel runtime execution on multiple processors |
US8341611B2 (en) * | 2007-04-11 | 2012-12-25 | Apple Inc. | Application interface on multiple processors |
US8276164B2 (en) * | 2007-05-03 | 2012-09-25 | Apple Inc. | Data parallel computing on multiple processors |
US7941791B2 (en) | 2007-04-13 | 2011-05-10 | Perry Wang | Programming environment for heterogeneous processor resource integration |
US8996846B2 (en) | 2007-09-27 | 2015-03-31 | Nvidia Corporation | System, method and computer program product for performing a scan operation |
US20090158299A1 (en) | 2007-10-31 | 2009-06-18 | Carter Ernst B | System for and method of uniform synchronization between multiple kernels running on single computer systems with multiple CPUs installed |
US8286172B2 (en) | 2008-10-02 | 2012-10-09 | Nec Laboratories America, Inc. | Systems and methods for implementing best-effort parallel computing frameworks |
US9268613B2 (en) * | 2010-12-20 | 2016-02-23 | Microsoft Technology Licensing, Llc | Scheduling and management in a personal datacenter |
-
2007
- 2007-05-03 US US11/800,319 patent/US8286196B2/en not_active Expired - Fee Related
-
2008
- 2008-04-09 AU AU2008239697A patent/AU2008239697B2/en active Active
- 2008-04-09 CN CN200880011684.8A patent/CN101802789B/en active Active
- 2008-04-09 WO PCT/US2008/004652 patent/WO2008127623A2/en active Application Filing
- 2008-04-09 EP EP09175265.9A patent/EP2146283B1/en active Active
- 2008-04-09 EP EP08754080.3A patent/EP2140352B1/en active Active
-
2012
- 2012-08-28 US US13/597,119 patent/US9052948B2/en active Active
- 2012-09-13 US US13/615,473 patent/US9304834B2/en active Active
-
2014
- 2014-01-24 US US14/163,726 patent/US9436526B2/en active Active
-
2015
- 2015-05-15 US US14/713,144 patent/US9471401B2/en active Active
-
2016
- 2016-08-11 US US15/234,199 patent/US11544075B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
US9436526B2 (en) | 2016-09-06 |
US9471401B2 (en) | 2016-10-18 |
CN101802789A (en) | 2010-08-11 |
AU2008239697B2 (en) | 2011-10-13 |
US20170031691A1 (en) | 2017-02-02 |
EP2140352A2 (en) | 2010-01-06 |
US9052948B2 (en) | 2015-06-09 |
EP2146283B1 (en) | 2019-11-06 |
US9304834B2 (en) | 2016-04-05 |
WO2008127623A2 (en) | 2008-10-23 |
EP2146283A2 (en) | 2010-01-20 |
US11544075B2 (en) | 2023-01-03 |
WO2008127623A3 (en) | 2010-01-07 |
US20150317192A1 (en) | 2015-11-05 |
US20130055272A1 (en) | 2013-02-28 |
US8286196B2 (en) | 2012-10-09 |
EP2146283A3 (en) | 2016-05-25 |
CN101802789B (en) | 2014-05-07 |
US20140201746A1 (en) | 2014-07-17 |
EP2140352B1 (en) | 2019-09-25 |
US20080276262A1 (en) | 2008-11-06 |
US20130063451A1 (en) | 2013-03-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11106504B2 (en) | Application interface on multiple processors | |
US9471401B2 (en) | Parallel runtime execution on multiple processors | |
AU2008239696B2 (en) | Data parallel computing on multiple processors | |
US8276164B2 (en) | Data parallel computing on multiple processors | |
US8108633B2 (en) | Shared stream memory on multiple processors | |
US20230185583A1 (en) | Parallel runtime execution on multiple processors | |
AU2018226440B2 (en) | Data parallel computing on multiple processors | |
AU2014100505B4 (en) | Parallel runtime execution on multiple processors |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
CB | Opposition filed |
Opponent name: FISHER, G. |
|
CH | Opposition withdrawn |
Opponent name: FISHER, G. |
|
FGA | Letters patent sealed or granted (standard patent) |