[go: up one dir, main page]
More Web Proxy on the site http://driver.im/

Chaudhari et al., 2018 - Google Patents

A scalable FPGA architecture for flexible, large-scale, real-time RF channel emulation

Chaudhari et al., 2018

Document ID
15953565996001450438
Author
Chaudhari A
Braun M
Publication year
Publication venue
2018 13th International Symposium on Reconfigurable Communication-centric Systems-on-Chip (ReCoSoC)

External Links

Snippet

Radio Frequency (RF) wireless channel emulators are widely used to test radio networks. They provide a repeatable way to emulate an over-the-air channel in the laboratory. As the size and bandwidth of a radio network grows, it becomes increasingly challenging to …
Continue reading at ieeexplore.ieee.org (other versions)

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING; COUNTING
    • G06FELECTRICAL DIGITAL DATA PROCESSING
    • G06F17/00Digital computing or data processing equipment or methods, specially adapted for specific functions
    • G06F17/50Computer-aided design
    • G06F17/5009Computer-aided design using simulation
    • G06F17/5022Logic simulation, e.g. for logic circuit operation
    • GPHYSICS
    • G06COMPUTING; CALCULATING; COUNTING
    • G06FELECTRICAL DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • G06F15/76Architectures of general purpose stored programme computers
    • G06F15/78Architectures of general purpose stored programme computers comprising a single central processing unit
    • GPHYSICS
    • G06COMPUTING; CALCULATING; COUNTING
    • G06FELECTRICAL DIGITAL DATA PROCESSING
    • G06F17/00Digital computing or data processing equipment or methods, specially adapted for specific functions
    • G06F17/50Computer-aided design
    • G06F17/5045Circuit design
    • GPHYSICS
    • G06COMPUTING; CALCULATING; COUNTING
    • G06FELECTRICAL DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • G06F15/16Combinations of two or more digital computers each having at least an arithmetic unit, a programme unit and a register, e.g. for a simultaneous processing of several programmes
    • G06F15/163Interprocessor communication
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L41/00Arrangements for maintenance or administration or management of packet switching networks
    • H04L41/14Arrangements for maintenance or administration or management of packet switching networks involving network analysis or design, e.g. simulation, network model or planning
    • H04L41/145Arrangements for maintenance or administration or management of packet switching networks involving network analysis or design, e.g. simulation, network model or planning involving simulating, designing, planning or modelling of a network
    • GPHYSICS
    • G06COMPUTING; CALCULATING; COUNTING
    • G06FELECTRICAL DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for programme control, e.g. control unit
    • G06F9/06Arrangements for programme control, e.g. control unit using stored programme, i.e. using internal store of processing equipment to receive and retain programme
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/02Details
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/54Store-and-forward switching systems
    • H04L12/56Packet switching systems
    • GPHYSICS
    • G06COMPUTING; CALCULATING; COUNTING
    • G06FELECTRICAL DIGITAL DATA PROCESSING
    • G06F1/00Details of data-processing equipment not covered by groups G06F3/00 - G06F13/00, e.g. cooling, packaging or power supply specially adapted for computer application
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L43/00Arrangements for monitoring or testing packet switching networks
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L45/00Routing or path finding of packets in data switching networks
    • GPHYSICS
    • G06COMPUTING; CALCULATING; COUNTING
    • G06FELECTRICAL DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring

Similar Documents

Publication Publication Date Title
Chaudhari et al. A scalable FPGA architecture for flexible, large-scale, real-time RF channel emulation
US8682638B2 (en) Channel emulator system and method
TWI531187B (en) Noc timing power estimating device and method thereof
Correa et al. Ultra-low latency communication channels for FPGA-based HPC cluster
EP4089565A1 (en) Synchronizing dynamic link budgets with fgpa based simulation waveform state machines
EP4089564A1 (en) Modeling waveform physical layer and channel for simulation using custom hardware
Kang et al. A comparative study of Zynq-based OpenFlow switches in a software/hardware co-design
Prasad et al. YaNoC: Yet another network-on-chip simulation acceleration engine using FPGAs
EP4089567A1 (en) High volume data logging from hardware
EP4092563A1 (en) Modeling multiple hardware routers in custom hardware
Mattingly Implementation and analysis of adaptive spectrum sensing
Holsmark et al. On connecting cores to packet switched on-chip networks: A case study with microblaze processor cores
Syrivelis et al. On emulating hardware/software co-designed control algorithms for packet switches
Swaminathan et al. Design and verification of an efficient WISHBONE-based network interface for network on chip
Liu et al. A NoC emulation/verification framework
Hockey et al. The MITRE tactical channel emulation system
Wu et al. Scilab-a simulation environment for the scalable coherent interface
Aref et al. System level modeling of a digital communication channel based on systemC
Rubattu et al. A low-overhead AXI bridge on SpaceWire for multi-device spacecraft systems
Moran-Munoz et al. Building and Evaluating an Ethernet-based Interconnection Network Prototype using Open-Hardware Designs and FPGAs
US20220366097A1 (en) Configuring custom hardware to operate in configurable operational modes using a scripting language
Meyer FPGA Acceleration of a Mobile SDR Receiver for Distributed Beamforming in Wireless Networks
Wildman et al. Towards rapid waveform design and deployment via modular signal processing frameworks
Totoni et al. ACM SRC poster: optimizing all-to-all algorithm for PERCS network using simulation
Sutisna et al. Unified HW/SW framework for efficient system level simulation