Baskaya, 2009 - Google Patents
Physical design automation for large scale field programmable analog arraysBaskaya, 2009
View PDF- Document ID
- 11393509539392006571
- Author
- Baskaya I
- Publication year
External Links
Snippet
Field-programmable analog arrays (FPAA) are integrated circuits with a collection of analog building blocks connected through a wire and switch fabric to achieve reconfigurability similar to the FPGAs of the digital domain. Like FPGAs, FPAAs can help reduce the time and …
- 239000004744 fabric 0 abstract description 9
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5036—Computer-aided design using simulation for analog modelling, e.g. for circuits, spice programme, direct methods, relaxation methods
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5045—Circuit design
- G06F17/5054—Circuit design for user-programmable logic devices, e.g. field programmable gate arrays [FPGA]
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5081—Layout analysis, e.g. layout verification, design rule check
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5022—Logic simulation, e.g. for logic circuit operation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5072—Floorplanning, e.g. partitioning, placement
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5077—Routing
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/78—Power analysis and optimization
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/08—Multi-objective optimization
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/30—Information retrieval; Database structures therefor; File system structures therefor
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/02—Component-based CAD
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06N—COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS
- G06N3/00—Computer systems based on biological models
- G06N3/02—Computer systems based on biological models using neural network models
- G06N3/06—Physical realisation, i.e. hardware implementation of neural networks, neurons or parts of neurons
- G06N3/063—Physical realisation, i.e. hardware implementation of neural networks, neurons or parts of neurons using electronic means
- G06N3/0635—Physical realisation, i.e. hardware implementation of neural networks, neurons or parts of neurons using electronic means using analogue means
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06N—COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS
- G06N3/00—Computer systems based on biological models
- G06N3/12—Computer systems based on biological models using genetic models
- G06N3/126—Genetic algorithms, i.e. information processing using digital simulations of the genetic system
Similar Documents
Publication | Publication Date | Title |
---|---|---|
Barros et al. | Analog circuits and systems optimization based on evolutionary computation techniques | |
Cohn et al. | Analog device-level layout automation | |
Gielen et al. | Computer-aided design of analog and mixed-signal integrated circuits | |
Schlottmann et al. | A digitally enhanced dynamically reconfigurable analog platform for low-power signal processing | |
Lemieux et al. | Design of interconnection networks for programmable logic | |
Gielen et al. | Symbolic analysis for automated design of analog integrated circuits | |
McConaghy et al. | Trustworthy genetic programming-based synthesis of analog circuit topologies using hierarchical domain-specific building blocks | |
Habal et al. | Constraint-based layout-driven sizing of analog circuits | |
Sekanina | Towards evolvable IP cores for FPGAs | |
Hasler et al. | Enabling energy-efficient physical computing through analog abstraction and IP reuse | |
Hasler | Defining analog standard cell libraries for mixed-signal computing enabled through educational directions | |
Kamineni et al. | AuxcellGen: A framework for autonomous generation of analog and memory unit cells | |
Layzell | Reducing hardware evolution's dependency on FPGAs | |
Zebulum et al. | A flexible model of a CMOS field programmable transistor array targeted for hardware evolution | |
Baskaya | Physical design automation for large scale field programmable analog arrays | |
Baskaya et al. | A generic reconfigurable array specification and programming environment (GRASPER) | |
Twigg et al. | Configurable analog signal processing | |
Chiasson | Optimization and modeling of FPGA circuitry in advanced process technology | |
Baskaya et al. | Net-sensitivity-based optimization of large-scale field-programmable analog array (FPAA) placement and routing | |
Parvez et al. | Application-specific mesh-based heterogeneous FPGA architectures | |
Baskaya et al. | Rapid prototyping of large-scale analog circuits with field programmable analog array | |
Malik | Combinational logic optimization techniques in sequential logic synthesis | |
Stoica | Evolvable hardware for autonomous systems | |
Crossley | BAG: A designer-oriented framework for the development of AMS circuit generators | |
Balkir et al. | Evolution based synthesis of analog integrated circuits and systems |