[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
research-article

Distributed-memory parallel routing for field-programmable gate arrays

Published: 01 November 2006 Publication History

Abstract

The problems of placement and routing are without doubt the most time-consuming part of the process of automatically synthesizing and configuring circuits for field-programmable gate arrays (FPGAs). FPGAs offer the ability to quickly reconfigure circuits to support rapid prototyping, emulation, or configurable computing, but the time to perform placement and routing, which can take many hours, has become a serious bottleneck. This problem is addressed here by showing that the negotiation-based routing paradigm, which has been applied successfully in several FPGA routers, can be parallelized to achieve increased performance without any significant decrease in the quality of the results. In this paper, we report several new findings related to the negotiation-based routing paradigm. We examine in-depth the convergence of the negotiation-based routing algorithm. We illustrate that the negotiation-based algorithm can be parallelized. Finally, we demonstrate that a negotiation-based parallel FPGA router performs well in terms of delay and speedup with practical FPGA circuits

Cited By

View all
  • (2021)Coarse-Grained Parallel Routing With Recursive Partitioning for FPGAsIEEE Transactions on Parallel and Distributed Systems10.1109/TPDS.2020.303578732:4(884-899)Online publication date: 1-Apr-2021
  • (2020)Towards serial-equivalent multi-core parallel routing for FPGAsProceedings of the 23rd Conference on Design, Automation and Test in Europe10.5555/3408352.3408612(1139-1144)Online publication date: 9-Mar-2020
  • (2017)CorollaProceedings of the 2017 ACM/SIGDA International Symposium on Field-Programmable Gate Arrays10.1145/3020078.3021732(105-114)Online publication date: 22-Feb-2017
  • Show More Cited By
  1. Distributed-memory parallel routing for field-programmable gate arrays

    Recommendations

    Comments

    Please enable JavaScript to view thecomments powered by Disqus.

    Information & Contributors

    Information

    Published In

    cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 19, Issue 8
    November 2006
    144 pages

    Publisher

    IEEE Press

    Publication History

    Published: 01 November 2006

    Qualifiers

    • Research-article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 15 Jan 2025

    Other Metrics

    Citations

    Cited By

    View all
    • (2021)Coarse-Grained Parallel Routing With Recursive Partitioning for FPGAsIEEE Transactions on Parallel and Distributed Systems10.1109/TPDS.2020.303578732:4(884-899)Online publication date: 1-Apr-2021
    • (2020)Towards serial-equivalent multi-core parallel routing for FPGAsProceedings of the 23rd Conference on Design, Automation and Test in Europe10.5555/3408352.3408612(1139-1144)Online publication date: 9-Mar-2020
    • (2017)CorollaProceedings of the 2017 ACM/SIGDA International Symposium on Field-Programmable Gate Arrays10.1145/3020078.3021732(105-114)Online publication date: 22-Feb-2017
    • (2009)Static and Dynamic Memory Footprint Reduction for FPGA Routing AlgorithmsACM Transactions on Reconfigurable Technology and Systems10.1145/1462586.14625871:4(1-20)Online publication date: 1-Jan-2009
    • (2007)Reconfigurable ComputingundefinedOnline publication date: 2-Nov-2007
    • (2003)Parallel placement for field-programmable gate arraysProceedings of the 2003 ACM/SIGDA eleventh international symposium on Field programmable gate arrays10.1145/611817.611825(43-50)Online publication date: 23-Feb-2003
    • (2002)TDRProceedings of the Reconfigurable Computing Is Going Mainstream, 12th International Conference on Field-Programmable Logic and Applications10.5555/647929.740226(263-270)Online publication date: 2-Sep-2002
    • (2001)LRouteProceedings of the 2001 ACM/SIGDA ninth international symposium on Field programmable gate arrays10.1145/360276.360290(12-20)Online publication date: 1-Feb-2001

    View Options

    View options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media