[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
research-article

SH-5: The 64-Bit SuperH Architecture

Published: 01 July 2000 Publication History

Abstract

Embodying an emerging philosophy of embedded-core design, the latest SuperH microprocessor provides a platform for a wide range of multimedia applications. Its SIMD extensions provide the parallelism required for efficient execution of these applications.

References

[1]
A. Hasegawa, et al., "SH-3: High Code Density, Low Power," IEEE Micro, Vol. 15, No. 6, Nov.-Dec. 1995, pp. 11-19.
[2]
F. Arakawa, et al., "SH-4 RISC Multimedia Processor," IEEE Micro, Vol. 18, No. 2, Mar.-Apr. 1998, pp. 26-34.
[3]
J. Bunda, et al., "16-Bit vs. 32-Bit Instructions for Pipelined Microprocessors," Proc. Int'l Symp. Computer Architecture, IEEE Computer Soc. Press, Los Alamitos, Calif., 1992, pp. 237-246.
[4]
J.L. Hennessy and D.A. Patterson, Computer Architecture: A Quantitative Approach, 2nd ed., Morgan Kaufmann, San Mateo, Calif., 1996.
[5]
B.R. Rau and J.A. Fisher, "Instruction Level Parallel Processing: History, Overview and Perspective," J. Supercomputing, Vol. 7, No. 1, Jan. 1993, pp. 9-50.
[6]
W.M. Hwu, et al., "Compiler Technology for Future Microprocessors," Proc. IEEE, Vol. 83, No. 12, Dec. 1995, pp. 1625-1665.
[7]
J. Slager and J.M. Rolland, "SH-5: Extending SuperH to 64 Bits," Proc. Microprocessor Forum, Cahners MicroDesign Resources, San Jose, Calif., 1999.
[8]
H.G. Cragon, Branch Strategy Taxonomy and Performance, IEEE CS Press, Los Alamitos, Calif., 1991.
[9]
M. Tremblay, et al., "VIS Speeds New Media Processing," IEEE Micro, Vol.16, No. 4, July-Aug. 1996, pp. 10-20.
[10]
A. Peleg and U. Weiser, "MMX Technology Extension to the Intel Architecture," IEEE Micro, Vol. 16, No. 4, July-Aug. 1996, pp. 42-50.
[11]
R. Lee, "Accelerating Multimedia with Enhanced Microprocessors," IEEE Micro, Vol. 15, No. 2, Mar.-Apr. 1995, pp. 59-69.

Cited By

View all
  • (2010)Scheduling of synchronous data flow models on scratchpad memory based embedded processorsProceedings of the International Conference on Computer-Aided Design10.5555/2133429.2133471(205-212)Online publication date: 7-Nov-2010

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image IEEE Micro
IEEE Micro  Volume 20, Issue 4
July 2000
80 pages

Publisher

IEEE Computer Society Press

Washington, DC, United States

Publication History

Published: 01 July 2000

Qualifiers

  • Research-article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 22 Dec 2024

Other Metrics

Citations

Cited By

View all
  • (2010)Scheduling of synchronous data flow models on scratchpad memory based embedded processorsProceedings of the International Conference on Computer-Aided Design10.5555/2133429.2133471(205-212)Online publication date: 7-Nov-2010

View Options

View options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media