[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
article

Modular Design of Fully Pipelined Reduction Circuits on FPGAs

Published: 01 September 2013 Publication History

Abstract

Fast and efficient reduction circuits are critical for a broad range of scientific and embedded system applications. High throughput reduction circuits are typically hand designed for specific vector lengths. These circuits need to be modified when the set lengths are changed. In this paper, we present a new design approach that can handle any set length or combination of different consecutive set lengths without stalling and generates in-order results. The flexibility of the design allows it to be used for any reduction operations, such as floating-point addition and multiplication. By providing a simple and efficient interface to the user and a modular architecture for the designer, the proposed technique has a broad impact across a wide range of custom hardware designs.

Cited By

View all
  • (2023)Efficient FPGA-Based Sparse Matrix–Vector Multiplication With Data Reuse-Aware CompressionIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2023.328171542:12(4606-4617)Online publication date: 1-Dec-2023
  • (2020)An FPGA-Based Accelerated Optimization Algorithm for Real-Time ApplicationsJournal of Signal Processing Systems10.1007/s11265-020-01522-592:10(1155-1176)Online publication date: 19-Feb-2020

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image IEEE Transactions on Parallel and Distributed Systems
IEEE Transactions on Parallel and Distributed Systems  Volume 24, Issue 9
September 2013
212 pages

Publisher

IEEE Press

Publication History

Published: 01 September 2013

Author Tags

  1. Adders
  2. Clocks
  3. Computer architecture
  4. Fully pipelined reduction circuits
  5. Out of order
  6. Shift registers
  7. Throughput
  8. accumulator
  9. digital_circuits
  10. field-programmable gate arrays
  11. modular design

Qualifiers

  • Article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 30 Dec 2024

Other Metrics

Citations

Cited By

View all
  • (2023)Efficient FPGA-Based Sparse Matrix–Vector Multiplication With Data Reuse-Aware CompressionIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2023.328171542:12(4606-4617)Online publication date: 1-Dec-2023
  • (2020)An FPGA-Based Accelerated Optimization Algorithm for Real-Time ApplicationsJournal of Signal Processing Systems10.1007/s11265-020-01522-592:10(1155-1176)Online publication date: 19-Feb-2020

View Options

View options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media