[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
research-article

Statistical Viability Analysis for Detecting False Paths Under Delay Variation

Published: 01 January 2013 Publication History

Abstract

How long does an integrated circuit take to produce its result? To answer the question, we must tackle the difficult and complex false path detection problem first. The viability analysis is one of the most sophisticated approaches to the false path detection problem. On the other side, as the technology scales down, the gate delay variation has made a significant impact on the circuit reliability. Nevertheless, so far the previous timing analyzers have invariably used the worst-case gate delay in their false path detection algorithms, missing some important false or true path timing behavior. In this paper, we propose a solid method of viability analysis under delay variation to solve the false path detection problem under delay variation, which has never been addressed by the prior works of timing analysis. In addition to the thorough theoretical results, to cope with the runtime problem in evaluating the viability for large circuits in practice, we propose an efficient viability evaluation technique that is able to soothe the complexity of the numbers of input vectors. We tested the proposed method on ISCAS benchmark circuits and carry bypass adders under delay variation, and showed its effectiveness and usefulness on the false path aware statistical timing analysis.

Cited By

View all
  • (2018)An Efficient False Path-Aware Heuristic Critical Path Selection Method with High Coverage of the Process Variation SpaceACM Transactions on Design Automation of Electronic Systems10.1145/317786623:3(1-25)Online publication date: 23-Feb-2018
  • (2017)Efficient Critical Path Identification Based on Viability Analysis Method Considering Process VariationsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2017.270362325:9(2668-2672)Online publication date: 23-Aug-2017

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 32, Issue 1
January 2013
163 pages

Publisher

IEEE Press

Publication History

Published: 01 January 2013

Qualifiers

  • Research-article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 13 Dec 2024

Other Metrics

Citations

Cited By

View all
  • (2018)An Efficient False Path-Aware Heuristic Critical Path Selection Method with High Coverage of the Process Variation SpaceACM Transactions on Design Automation of Electronic Systems10.1145/317786623:3(1-25)Online publication date: 23-Feb-2018
  • (2017)Efficient Critical Path Identification Based on Viability Analysis Method Considering Process VariationsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2017.270362325:9(2668-2672)Online publication date: 23-Aug-2017

View Options

View options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media