[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
research-article

Self-Tuning for Maximized Lifetime Energy-Efficiency in the Presence of Circuit Aging

Published: 01 May 2011 Publication History

Abstract

This paper presents an integrated framework, together with control policies, for optimizing dynamic control of self-tuning parameters of a digital system over its lifetime in the presence of circuit aging. A variety of self-tuning parameters such as supply voltage, operating clock frequency, and dynamic cooling are considered, and jointly optimized using efficient algorithms described in this paper. Our optimized self-tuning approach satisfies performance constraints at all times, and maximizes a lifetime computational power efficiency (LCPE) metric, which is defined as the total number of clock cycles achieved over lifetime divided by the total energy consumed over lifetime. We present three control policies: 1) progressive-worst-case-aging (PWCA), which assumes worst-case aging at all times; 2) progressive-on-state-aging (POSA), which estimates aging by tracking active/sleep modes, and then assumes worst-case aging in active mode and long recovery effects in sleep mode; and 3) progressive-real-time-aging-assisted (PRTA), which acquires real-time information and initiates optimized control actions. Various flavors of these control policies for systems with dynamic voltage and frequency scaling (DVFS) are also analyzed. Simulation results on benchmark circuits, using aging models validated by 45 nm measurements, demonstrate the effectiveness and practicality of our approach in significantly improving LCPE and/or lifetime compared to traditional one-time worst-case guardbanding. We also derive system design guidelines to maximize self-tuning benefits.

Cited By

View all
  • (2024)SUIT: Secure Undervolting with Instruction TrapsProceedings of the 29th ACM International Conference on Architectural Support for Programming Languages and Operating Systems, Volume 210.1145/3620665.3640373(1128-1145)Online publication date: 27-Apr-2024
  • (2019)Cross-Layer ResilienceProceedings of the 56th Annual Design Automation Conference 201910.1145/3316781.3323474(1-4)Online publication date: 2-Jun-2019
  • (2018)Continuous Online Self-Monitoring Introspection Circuitry for Timing Repair by Incremental Partial-Reconfiguration (COSMIC TRIP)ACM Transactions on Reconfigurable Technology and Systems10.1145/315822911:1(1-23)Online publication date: 26-Jan-2018
  • Show More Cited By
  1. Self-Tuning for Maximized Lifetime Energy-Efficiency in the Presence of Circuit Aging

    Recommendations

    Comments

    Please enable JavaScript to view thecomments powered by Disqus.

    Information & Contributors

    Information

    Published In

    cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 30, Issue 5
    May 2011
    155 pages

    Publisher

    IEEE Press

    Publication History

    Published: 01 May 2011

    Qualifiers

    • Research-article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 12 Jan 2025

    Other Metrics

    Citations

    Cited By

    View all
    • (2024)SUIT: Secure Undervolting with Instruction TrapsProceedings of the 29th ACM International Conference on Architectural Support for Programming Languages and Operating Systems, Volume 210.1145/3620665.3640373(1128-1145)Online publication date: 27-Apr-2024
    • (2019)Cross-Layer ResilienceProceedings of the 56th Annual Design Automation Conference 201910.1145/3316781.3323474(1-4)Online publication date: 2-Jun-2019
    • (2018)Continuous Online Self-Monitoring Introspection Circuitry for Timing Repair by Incremental Partial-Reconfiguration (COSMIC TRIP)ACM Transactions on Reconfigurable Technology and Systems10.1145/315822911:1(1-23)Online publication date: 26-Jan-2018
    • (2018)Recent advances in in-situ and in-field aging monitoring and compensation for integrated circuits: Invited paper2018 IEEE International Reliability Physics Symposium (IRPS)10.1109/IRPS.2018.8353612(5C.1-1-5C.1-6)Online publication date: 11-Mar-2018
    • (2018)NBTI and Power Reduction Using a Workload-Aware Supply Voltage Assignment ApproachJournal of Electronic Testing: Theory and Applications10.1007/s10836-018-5707-z34:1(27-41)Online publication date: 1-Feb-2018
    • (2017)Mitigation of aging effects through selective time-borrowing and alternative path activationProceedings of the 30th Symposium on Integrated Circuits and Systems Design: Chip on the Sands10.1145/3109984.3110006(210-216)Online publication date: 28-Aug-2017
    • (2017)A Processor and Cache Online Self-Testing Methodology for OS-Managed PlatformIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2017.269850625:8(2346-2359)Online publication date: 24-Jul-2017
    • (2017)Coarse-Grained Online Monitoring of BTI Aging by Reusing Power-Gating InfrastructureIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2016.262621825:4(1397-1407)Online publication date: 1-Apr-2017
    • (2017)Estimating Circuit Aging Due to BTI and HCI Using Ring-Oscillator-Based SensorsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2017.264884036:10(1688-1701)Online publication date: 1-Oct-2017
    • (2017)Contemporary CMOS aging mitigation techniquesIntegration, the VLSI Journal10.1016/j.vlsi.2017.03.01359:C(10-22)Online publication date: 1-Sep-2017
    • Show More Cited By

    View Options

    View options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media