[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
10.1109/PRDC.2012.18guideproceedingsArticle/Chapter ViewAbstractPublication PagesConference Proceedingsacm-pubtype
Article

Performance Modeling and Analysis of On-chip Networks for Real-Time Applications

Published: 18 November 2012 Publication History

Abstract

Network-on-Chip (NoC) is now considered to be a promising approach to implementing many-core systems and some real-time applications are executed on them. However, it has not yet been proven that on-chip networks can theoretically satisfy the hard real-time constraints. In this paper, we propose the worst-case performance models of on-chip networks which represent the upper bound latency between NoC nodes. We explain when the latency becomes the maximum value and show some evaluation results of the proposed model based on two deadlock-free routing algorithms.

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image Guide Proceedings
PRDC '12: Proceedings of the 2012 IEEE 18th Pacific Rim International Symposium on Dependable Computing
November 2012
144 pages
ISBN:9780769548852

Publisher

IEEE Computer Society

United States

Publication History

Published: 18 November 2012

Author Tags

  1. hard real-time constraint
  2. on-chip network
  3. worst-case performance model

Qualifiers

  • Article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • 0
    Total Citations
  • 0
    Total Downloads
  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 18 Jan 2025

Other Metrics

Citations

View Options

View options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media