[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
10.1109/DSD.2013.31guideproceedingsArticle/Chapter ViewAbstractPublication PagesConference Proceedingsacm-pubtype
Article

An Efficient Hardware Implementation of a SAT Problem Solver on FPGA

Published: 04 September 2013 Publication History

Abstract

A hardware analyzer for the Boolean satisfiability problem using a complete algorithm was developed for an Alter a DE2-70 Cyclone II FPGA board. In one clock cycle, all implications are computed, variables are assigned and all clauses are evaluated in parallel. Backtracking is done by means of a hardware stack occupying minimal memory resources. No memory is required to hold the potentially gigantic problem specification as a VHDL package is used by the HDL compiler to simplify the circuit (by propagating constants). Run-time comparisons were made using instances from the DIMACS suite with MiniSAT, one of the most efficient software solvers, revealing accelerations of up to 6.66, as well as with other state-of-the-art hardware SAT solvers where accelerations of 2 orders of magnitude were observed. Our approach demonstrates a high level of flexibility and scalability as the generated circuits have a very small FPGA footprint. The largest problem tested has 317 variables, 1264 clauses for a total of 3670 literals and occupies 20.47% of the FPGA used. Projections regarding circuit frequency and FPGA footprint for larger problems are also deduced to show the scalability of the approach.

Cited By

View all
  • (2024)Accelerating Boolean Constraint Propagation for Efficient SAT-Solving on FPGAsProceedings of the Great Lakes Symposium on VLSI 202410.1145/3649476.3658808(305-309)Online publication date: 12-Jun-2024
  • (2018)SAT-LancerProceedings of the 2018 Great Lakes Symposium on VLSI10.1145/3194554.3194643(479-482)Online publication date: 30-May-2018

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image Guide Proceedings
DSD '13: Proceedings of the 2013 Euromicro Conference on Digital System Design
September 2013
938 pages
ISBN:9781479929788

Publisher

IEEE Computer Society

United States

Publication History

Published: 04 September 2013

Author Tags

  1. FPGA application-specific circuits
  2. SAT parallelization
  3. fine-grained reconfigurable architecture

Qualifiers

  • Article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 01 Jan 2025

Other Metrics

Citations

Cited By

View all
  • (2024)Accelerating Boolean Constraint Propagation for Efficient SAT-Solving on FPGAsProceedings of the Great Lakes Symposium on VLSI 202410.1145/3649476.3658808(305-309)Online publication date: 12-Jun-2024
  • (2018)SAT-LancerProceedings of the 2018 Great Lakes Symposium on VLSI10.1145/3194554.3194643(479-482)Online publication date: 30-May-2018

View Options

View options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media