[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
10.5555/787260.787750acmconferencesArticle/Chapter ViewAbstractPublication PagesedtcConference Proceedingsconference-collections
Article
Free access

Test synthesis for DC test of switched-capacitors circuits

Published: 17 March 1997 Publication History

Abstract

Built-In Self Test (BIST) consists of integrating totally or partially a Test Pattern Generator (TPG) and/or a Response Analyzer (RA) in the same chip with the Circuit Under Test (CUT). Generally, an efficient analog test requires the monitoring of several performances by applying different frequencies as test stimuli. For BIST application, the integration of a frequency TPG and RA can not be economically viable for most applications because of their corresponding area overhead and complexity. BIST techniques based on frequency analysis are very expensive for the silicon area. On the other hand, BIST solutions based on a DC test remain poor concerning the fault coverage. This is true if no Design For Testability (DFT) elements are used in conjunction with a DC BIST to eliminate this problem. Exactly, our approach consists of using some DFT means so as all defects of SC circuits become detectable in the DC domain. Then a DC stimulus as an existing voltage source Vdd, Gnd and Vss corresponds to a simple TPG while the RA is a small window comparator. Finally, the addition of these DFT elements allows to decrease considerably the DC BIST hardware and corresponds in fact to a tradeoff between BIST complexity and DFT resources. With this mixed BIST/DFT technique we obtain a comparable fault coverage than frequency based approaches and this for a lower hardware cost.

Reference

[1]
{1} C. Dufaza and H. Ihs, "Design for DC Built-In Self Test and Partial Diagnosis of Switched-Capacitor Circuits", 2nd Int. Mixed Signal Test Wkshp., Quebec, May 1996.

Cited By

View all
  • (1997)Test Synthesis for DC Test and Maximal Diagnosis of Switched-Capacitor CircuitsProceedings of the 15th IEEE VLSI Test Symposium10.5555/832297.836382Online publication date: 27-Apr-1997
  1. Test synthesis for DC test of switched-capacitors circuits

    Recommendations

    Comments

    Please enable JavaScript to view thecomments powered by Disqus.

    Information & Contributors

    Information

    Published In

    cover image ACM Conferences
    EDTC '97: Proceedings of the 1997 European conference on Design and Test
    March 1997
    596 pages
    ISBN:0818677864

    Sponsors

    Publisher

    IEEE Computer Society

    United States

    Publication History

    Published: 17 March 1997

    Check for updates

    Author Tags

    1. DC test
    2. built-in self test
    3. circuit under test
    4. defect detection
    5. design for testability
    6. fault coverage
    7. hardware cost
    8. response analyzer
    9. silicon chip
    10. switched capacitor networks
    11. switched-capacitor circuit
    12. test pattern generator
    13. test synthesis

    Qualifiers

    • Article

    Conference

    EDTC96
    Sponsor:

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)52
    • Downloads (Last 6 weeks)13
    Reflects downloads up to 04 Jan 2025

    Other Metrics

    Citations

    Cited By

    View all
    • (1997)Test Synthesis for DC Test and Maximal Diagnosis of Switched-Capacitor CircuitsProceedings of the 15th IEEE VLSI Test Symposium10.5555/832297.836382Online publication date: 27-Apr-1997

    View Options

    View options

    PDF

    View or Download as a PDF file.

    PDF

    eReader

    View online with eReader.

    eReader

    Login options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media