[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
10.1145/378239.379054acmconferencesArticle/Chapter ViewAbstractPublication PagesdacConference Proceedingsconference-collections
Article

Driver modeling and alignment for worst-case delay noise

Published: 22 June 2001 Publication History

Abstract

In this paper, we present a new approach to model the impact of cross-coupling noise on interconnect delay. We introduce a new linear driver model that accurately models the noise pulse induced on a switching signal net due to cross coupling capacitance. The proposed model effectively captures the non-linear behavior of the victim driver gate during the transition and has an average error below 8% whereas the traditional approach using a Thevenin model incurs an average error of 48%. We also discuss the worst case alignment of the aggressor net transitions with respect to the victim net transition, emphasizing the need to maximize not merely the delay of the interconnect alone but the combined delay of the interconnect and receiver gate. We show that the worst case alignment of an aggressor net transition is a function of the receiver gate output loading, victim transition edge rate, and the noise pulse width and height and hence propose a pre-characterization approach to efficiently predict the worst-case alignment. The proposed methods were implemented in an industrial noise analysis tool called ClariNet. Results on industrial designs are presented to demonstrate the effectiveness of our approach.

References

[1]
K. L. Shepard, V. Narayanan, P. C. Elemendorf and G. Zheng, "Global Harmony: Coupled noise analysis for full-chip RC interconnect networks," Proc. Intl. Conf. Computer-Aided Design, pp. 139-146, 1997.
[2]
A. Odabasioglu, M. Celik and L. T. Pileggi, "PRIMA: Passive reduced-order interconnect macromodeling algorithm," Proc. Intl. Conf. Computer-Aided Design, pp. 58-65, 1997.
[3]
F. Dartu, N. Menezes, and L. T. Pileggi, "Performance Computation for Precharacterized CMOS Gates with RC Loads," IEEE Transaction on Computer-Aided Design of Integrated Circuits and Systems, Vol.15, No. 5, pp. 544-553, May 1996
[4]
J. Qian, S. Pullela and L. T. Pillage, "Modeling the effective capacitance for the RC interconnect of CMOS gates," IEEE Trans. Computer-Aided Design, pp. 1526-1555, December 1994.
[5]
F. Dartu, L. T. Pileggi, "Calculating Worst-Case Gate Delays Due to Dominant Capacitance Coupling," Proc. DAC, pp. 46- 51, June 1997.
[6]
P.D. Gross, R. Arunachalam, K. Rajagopal, L.T. Pileggi, "Determination of worst-case aggressor alignment for delay calculation," Proc. ICCAD, pp. 212-219, November 1998.
[7]
R. Levy, D. Blaauw, G. Braca, A. Dasgupta, A. Grinshpon, C. Oh, B. Orshav, S. Sirichotiyakul, V. Zolotov, "Clarinet: A noise analysis tool for deep submicron design," Proc. DAC, pp. 233-238, June 2000.
[8]
S. Sapatnekar, "Capturing the Effect of Crosstalk on Delay," Proc. VLSI Design 2000, pp. 364-369, January 2000.
[9]
R. Arunachalam, K. Rajagopal, L. T. Pileggi, "TACO: timing analysis with coupling" Proc. Design Automation Conference, pp. 266-269, June 2000.

Cited By

View all
  • (2016)Logic depth aware context independent timing model generation10.1063/1.4942704(020022)Online publication date: 2016
  • (2015)Variation aware cross-talk aggressor alignment by mixed integer linear programmingProceedings of the 52nd Annual Design Automation Conference10.1145/2744769.2744924(1-6)Online publication date: 7-Jun-2015
  • (2013)An efficient current-based logic cell model for crosstalk delay analysisInternational Journal of Electronics10.1080/00207217.2012.713015100:4(439-467)Online publication date: Apr-2013
  • Show More Cited By

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image ACM Conferences
DAC '01: Proceedings of the 38th annual Design Automation Conference
June 2001
863 pages
ISBN:1581132972
DOI:10.1145/378239
Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

Sponsors

Publisher

Association for Computing Machinery

New York, NY, United States

Publication History

Published: 22 June 2001

Permissions

Request permissions for this article.

Check for updates

Qualifiers

  • Article

Conference

DAC01
Sponsor:

Acceptance Rates

Overall Acceptance Rate 1,770 of 5,499 submissions, 32%

Upcoming Conference

DAC '25
62nd ACM/IEEE Design Automation Conference
June 22 - 26, 2025
San Francisco , CA , USA

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)3
  • Downloads (Last 6 weeks)0
Reflects downloads up to 02 Dec 2024

Other Metrics

Citations

Cited By

View all
  • (2016)Logic depth aware context independent timing model generation10.1063/1.4942704(020022)Online publication date: 2016
  • (2015)Variation aware cross-talk aggressor alignment by mixed integer linear programmingProceedings of the 52nd Annual Design Automation Conference10.1145/2744769.2744924(1-6)Online publication date: 7-Jun-2015
  • (2013)An efficient current-based logic cell model for crosstalk delay analysisInternational Journal of Electronics10.1080/00207217.2012.713015100:4(439-467)Online publication date: Apr-2013
  • (2009)Deflecting crosstalk by routing reconsideration through refined signal correlation estimationProceedings of the 19th ACM Great Lakes symposium on VLSI10.1145/1531542.1531625(369-374)Online publication date: 10-May-2009
  • (2008)Synthesis of On-Chip Communication ArchitecturesOn-Chip Communication Architectures10.1016/B978-0-12-373892-9.00006-2(185-252)Online publication date: 2008
  • (2007)Victim alignment in crosstalk aware timing analysisProceedings of the 2007 IEEE/ACM international conference on Computer-aided design10.5555/1326073.1326220(698-704)Online publication date: 5-Nov-2007
  • (2006)A high-level compact pattern-dependent delay model for high-speed point-to-point interconnectsProceedings of the 2006 IEEE/ACM international conference on Computer-aided design10.1145/1233501.1233565(323-328)Online publication date: 5-Nov-2006
  • (2006)Statistical gate delay calculation with crosstalk alignment considerationProceedings of the 16th ACM Great Lakes symposium on VLSI10.1145/1127908.1127961(223-228)Online publication date: 30-Apr-2006
  • (2006)Interconnect coupling-aware driver modeling in static noise analysis for nanometer circuitsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2004.83156823:8(1256-1263)Online publication date: 1-Nov-2006
  • (2005)Trade-off between latch and flop for min-period sequential circuit designs with crosstalkProceedings of the 2005 IEEE/ACM International conference on Computer-aided design10.5555/1129601.1129650(329-334)Online publication date: 31-May-2005
  • Show More Cited By

View Options

Login options

View options

PDF

View or Download as a PDF file.

PDF

eReader

View online with eReader.

eReader

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media