[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ Skip to main content
Log in

A low-jitter low-power monolithically integrated optical receiver for SDH STM-16

  • Research Papers
  • Published:
Science China Information Sciences Aims and scope Submit manuscript

Abstract

A high-scale integrated optical receiver including a preamplifier, a limiting amplifier, a clock and data recovery (CDR) block, and a 1:4 demultiplexer (DEMUX) has been realized in a 0.25 μm CMOS technology. Using the loop parameter optimization method and the low-jitter circuit design technique, the rms and peak-to-peak jitter of the recovered 625 MHz clock are 9.4 and 46.3 ps, respectively, which meet the jitter specifications stipulated in ITU-T recommendation G.958. In response to 2.5 Gb/s PRBS input data (223−1), the recovered and frequency divided 625 MHz clock has a phase noise of −83.8 dBc/Hz at 20 kHz offset and the 2.5 Gb/s PRBS data has been demultiplexed into four 625 Mb/s data. The power dissipation is only 0.3 W under a single 3.3 V supply (excluding output buffers).

This is a preview of subscription content, log in via an institution to check access.

Access this article

Subscribe and save

Springer+ Basic
£29.99 /Month
  • Get 10 units per month
  • Download Article/Chapter or eBook
  • 1 Unit = 1 Article or 1 Chapter
  • Cancel anytime
Subscribe now

Buy Now

Price includes VAT (United Kingdom)

Instant access to the full article PDF.

Similar content being viewed by others

References

  1. Razavi B. Challenges in the design high-speed clock and data recovery circuits. IEEE Commun Mag, 2002, 40: 94–101

    Article  Google Scholar 

  2. Rogers J E, Long J R. A 10-Gb/s CDR/DEMUX with LC delay line VCO in 0.18-μm CMOS. IEEE J Solid State Circuits, 2002, 37: 1781–1789

    Article  Google Scholar 

  3. Sato F, Tezuka H, Soda M, et al. A 2.4 Gb/s receiver and a 1:16 demultiplexer in one chip using a super self-aligned selectively grown SiGe base (SSSB) bipolar transistor. IEEE J Solid State Circuits, 1996, 31: 1451–1457

    Article  Google Scholar 

  4. Soda M, Shiori S, Morikawa T, et al. A 2.5-Gb/s one-chip receiver module for Gigabit-To-The-Home (GTTH) system. In: Proceedings of the IEEE 1999 Custom Integrated Circuits Conference, San Diego, USA, 1999. 273–276

  5. Soliman S, Yuan F, Raahemifar K. An overview of design techniques for CMOS phase detectors. In: 2002 IEEE International Symposium on Circuits and Systems, Scottsdale, USA, 2002. 457–460

  6. Kishine K, Ishii K, Ichino H. Loop-parameter optimization of a PLL for a low-jitter 2.5-Gb/s one-chip optical receiver IC with 1:8 DEMUX. IEEE J Solid State Circuits, 2002, 37: 38–50

    Article  Google Scholar 

  7. Hauenschild J, Dorschky C, von Mohrenfels T W, et al. A plastic packaged 10-Gb/s BiCMOS clock and data recovery 1:4-Demultiplexer with external VCO. IEEE J Solid State Circuits, 1996, 31: 2056–2059

    Article  Google Scholar 

  8. Chen Y M, Wang Z G, Zhang L, et al. Monolithic IC of SDH STM-16 optical receiver core circuits. In: Proceedings of 2005 International Conference on Communications, Circuits and Systems, Hong Kong, China, 2005. 27–30

  9. Razavi B. Monolithic Phase-Locked Loops and Clock Recovery Circuits: Theory and Design. New York: IEEE Press, 1996

    Book  Google Scholar 

  10. Makie-Fukuda K, Kikuchi T, Hotta M. Measurement of digital noise in mixed-signal integrated circuits. VLSI Circuits Symp Dig Tech, 1993, 3: 23–24

    Google Scholar 

  11. Kishine K, Ishii K, Hirose M, et al. A low-jitter, low-power 2.5-Gb/s one-chip optical receiver IC with 1:8 DEMUX. In: Proceedings of Bipolar/BiCMOS Circuits and Technology Meeting (BCTM), Minneapolis, USA, 1999. 177–180

  12. Pallotta A, Centureli F, Trifiletti A. A low-power clock and data recovery circuit for 2.5 Gb/s SDH receivers. In: Proceedings of the 2000 International Symposium on Low Power Electronics and Design, Rapallo, Italy, 2000. 67–72

  13. Chen W Z, Lu C H. Design and analysis of a 2.5-Gbps optical receiver analog front-end in a 0.35-μm digital CMOS technology. IEEE Trans Circuits Syst, 2006, 53: 977–983

    Article  Google Scholar 

  14. Tian J, Shi Y, Zheng Y D, et al. 1.25 Gb/s low power CMOS limiting amplifier for optical receiver. In: Proceedings of 7th International Conference on Solid-State and Integrated Circuits Technology, Beijing, China, 2004. 1469–1471

Download references

Author information

Authors and Affiliations

Authors

Corresponding author

Correspondence to YingMei Chen.

Rights and permissions

Reprints and permissions

About this article

Cite this article

Chen, Y., Wang, Z. & Zhang, L. A low-jitter low-power monolithically integrated optical receiver for SDH STM-16. Sci. China Inf. Sci. 54, 1293–1299 (2011). https://doi.org/10.1007/s11432-011-4218-7

Download citation

  • Received:

  • Accepted:

  • Published:

  • Issue Date:

  • DOI: https://doi.org/10.1007/s11432-011-4218-7

Keywords

Navigation