[go: up one dir, main page]
More Web Proxy on the site http://driver.im/ skip to main content
10.1109/NANOARCH.2007.4400852acmconferencesArticle/Chapter ViewAbstractPublication PagesnanoarchConference Proceedingsconference-collections
Article

A heterogeneous CMOS-CNT architecture utilizing novel coding of boolean functions

Published: 21 October 2007 Publication History

Abstract

We address the challenge of implementing reliable computation of Boolean functions in future nanocircuit fabrics. Such fabrics are projected to have very high defect rates. We overcome this limitation by using a combination of cheap but unreliable nanodevices and reliable but expensive CMOS devices. The contribution of this work is twofold - (1) A heterogeneous architecture suitable for low level defect tolerance (2) A novel coding strategy that for the first time exploited the structure of Boolean function for better coder. In our approach, defect tolerance is achieved through a novel coding of Boolean functions; specifically, we exploit the don’t cares of Boolean functions encountered in multi-level Boolean logic networks for constructing better codes. The optimal coding problem is NPhard. We solved it with a SAT based heuristic. We show that compared to direct application of existing coding techniques, the coding overhead in terms of extra bits can be reduced, on average by 23%, and savings can go up to 34%. We demonstrate that by incorporating efficient coding techniques more than a 20% average yield improvement is possible in case of 10% defect rates. We incur a negligible delay penalty of less than 1% for decoder and the area is 13X smaller compared 22nm CMOS technology and 32% smaller than TMR (triple modular redundancy) coding scheme.

Cited By

View all
  • (2009)Defect tolerance in hybrid nano/CMOS architecture using tagging mechanismProceedings of the 2009 IEEE/ACM International Symposium on Nanoscale Architectures10.1109/NANOARCH.2009.5226354(43-46)Online publication date: 30-Jul-2009

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image ACM Conferences
NANOARCH '07: Proceedings of the 2007 IEEE International Symposium on Nanoscale Architectures
October 2007
128 pages
ISBN:9781424417902

Sponsors

Publisher

IEEE Computer Society

United States

Publication History

Published: 21 October 2007

Check for updates

Qualifiers

  • Article

Acceptance Rates

Overall Acceptance Rate 55 of 87 submissions, 63%

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)1
  • Downloads (Last 6 weeks)0
Reflects downloads up to 30 Jan 2025

Other Metrics

Citations

Cited By

View all
  • (2009)Defect tolerance in hybrid nano/CMOS architecture using tagging mechanismProceedings of the 2009 IEEE/ACM International Symposium on Nanoscale Architectures10.1109/NANOARCH.2009.5226354(43-46)Online publication date: 30-Jul-2009

View Options

Login options

View options

PDF

View or Download as a PDF file.

PDF

eReader

View online with eReader.

eReader

Figures

Tables

Media

Share

Share

Share this Publication link

Share on social media