WO2007006013A2 - Synchronized high-assurance circuits - Google Patents
Synchronized high-assurance circuits Download PDFInfo
- Publication number
- WO2007006013A2 WO2007006013A2 PCT/US2006/026376 US2006026376W WO2007006013A2 WO 2007006013 A2 WO2007006013 A2 WO 2007006013A2 US 2006026376 W US2006026376 W US 2006026376W WO 2007006013 A2 WO2007006013 A2 WO 2007006013A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- processor
- recited
- circuit
- software routine
- processors
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/52—Program synchronisation; Mutual exclusion, e.g. by means of semaphores
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/1629—Error detection by comparing the output of redundant processing systems
- G06F11/1641—Error detection by comparing the output of redundant processing systems where the comparison is not performed by the redundant processing components
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/1629—Error detection by comparing the output of redundant processing systems
- G06F11/1641—Error detection by comparing the output of redundant processing systems where the comparison is not performed by the redundant processing components
- G06F11/1645—Error detection by comparing the output of redundant processing systems where the comparison is not performed by the redundant processing components and the comparison itself uses redundant hardware
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/1675—Temporal synchronisation or re-synchronisation of redundant processing components
- G06F11/1683—Temporal synchronisation or re-synchronisation of redundant processing components at instruction level
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/52—Program synchronisation; Mutual exclusion, e.g. by means of semaphores
- G06F9/522—Barrier synchronisation
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09C—CIPHERING OR DECIPHERING APPARATUS FOR CRYPTOGRAPHIC OR OTHER PURPOSES INVOLVING THE NEED FOR SECRECY
- G09C1/00—Apparatus or methods whereby a given sequence of signs, e.g. an intelligible text, is transformed into an unintelligible sequence of signs by transposing the signs or groups of signs or by replacing them by others according to a predetermined system
Definitions
- This disclosure relates in general to high-assurance processing and, but not by way of limitation, to redundant circuits used in cryptographic processing.
- microprocessors Some cryptosystems today use microprocessors. Often redundancy is used to assure proper operation of the cryptosystem. Microprocessors may be implemented redundantly. To assure they operate in synchronization, the microprocessors may be run in lock-step fashion such that they perform their execution in unison. Should one processor vary its operation from the other, a comparison function would find the problem.
- Lock-step designs require circuits that match very closely to prevent one from getting out of synchronization with another. Synchronizers are used to align events that occur at different times. Where circuits cannot be matched or are changed during repair, the lock-step design may no longer operate in synchronization.
- the present disclosure provides a high-assurance system for processing information.
- the high-assurance system comprising first and second processors, a task matching circuit, and first and second outputs.
- the task matching circuit configured to determine a software routine is ready for execution on the first processor, and delay the first processor until the second processor is ready to execute the software routine.
- the first output of the first processor configured to produce a first result with the software routine.
- the second output of the second processor configured to produce a second result with the software routine, where the first result is identical to the second result.
- the present disclosure provides a task matching circuit for synchronizing software on a plurality of processors.
- the task matching circuit includes first and second inputs, an analysis sub-circuit, and an output.
- the first input is from a first processor configured to receive a first software routine identifier.
- the second input is from a second processor configured to receive a second software routine identifier.
- the analysis sub-circuit determines if the first software routine identifier corresponds with the second software routine identifier.
- the output is coupled to at least one of the first or second processors and indicates when the first and second software routine identifiers do not correspond. One of the first and second processors is delayed until the first and second software routine identifiers correspond.
- FIGs. IA and IB depict block diagrams of embodiments of a redundant processing system
- FIGs. 2A, 2B and 2C depict block diagrams of embodiments of a task management circuit interacting with two processors;
- FIG. 3 illustrates a flowchart of an embodiment of a process for aligning processing of some tasks on two circuits;
- FIGs. 4A and 4B illustrate flowcharts of embodiments of a process for managing task alignment for two circuits.
- FIG. IA a block diagram of an embodiment of a redundant processing system 100-1 is shown.
- This embodiment uses two processors 120 that synchronize on occasion for high-assurance tasks, but may be out of synchronization at other times when other tasks are being performed.
- the block diagram is simplified in that only a few blocks are shown that demonstrate high-assurance tasks and a low-assurance task.
- a task is any discrete function, routine, snippet, applet, program, or process that can be implemented in software and/or hardware. In this example, servicing the input and output ports is high-assurance, but operating status lights is low-assurance.
- redundant processing is performed where the results are compared to assure a match.
- this embodiment only shows two redundant sub-circuits, other embodiments could have any number of redundant sub-circuits, e.g., four, six, eight, etc.
- High-assurance tasks include servicing an input and output ports 112, 104.
- the input port 112 receives information that is redundantly sent to a first processor 120-1 and a second processor 120-2 for processing.
- the processing could include formatting, validity checks, cryptographic processing, etc.
- the processors 120 could be of the same or a similar configuration.
- the clocks for the processors 120 are not synchronized and could run at different speeds.
- the first processor 120 could run faster or more efficiently to allow for extra low-assurance tasks to be serviced such as servicing the status lights 144.
- the processors 120 could disable further interrupts to avoid one or both processors 120 from wandering away from the current task and risking a loss of synchronization.
- a task manager 108 is used in this embodiment to allow coordinating pursuit of high-assurance tasks by ensuring that each processor performs the shared high-assurance tasks in the same order. These processors may have other tasks interspersed between the shared tasks.
- One of the processors 120 initiates a high-assurance task and notifies the task manager 108 who makes sure the other processor 120 is ready to initiate the same high- assurance task. When both processors 120 are ready, the task manager 108 notifies both to begin execution.
- An example can illustrate the task synchronization process.
- a message is received on the input port and both processors 120 are interrupted to gather and process the message.
- the first processor 120-1 to execute its interrupt service routine (ISR) would get to the point of notifying the task manager 108.
- the other processor 120-2 is getting to a similar point in its respective ISR.
- the task manager 108 would hold the first processor 120- 1 to wait for the second processor 120-2.
- the second processor 120-2 could be prompted by the task manager 108 to cycle through all potential tasks until the one indicated by the first processor 120-1 matches.
- the task manager 108 would coordinate both processors 120 in beginning to execute the same task.
- this embodiment does not require lock-step processing of high- assurance tasks, other embodiments could use lock-step processing when executing high-assurance tasks.
- the task manager should assure that both processors 120 work the same task in the same order, the results can be out of time synchronization.
- Synchronizers 124 in this embodiment can realign the output from each processor and/or reduce the risk of metastability when going from one clock domain to another.
- the synchronizer 124 for each processor 120 produces results in synchronization by buffering results from the processor and aligning those results or forgiving any misalignment.
- the task manager 108 could allow the processors 120 coordinate writing out information such that alignment issues are reduced. This embodiment of the synchronizer would still reduce the risk of metastability when crossing clock domains.
- the compare circuit 132 checks that the results produced after synchronization match before sending a result to the output port 104. Where there is no match an error is produced and the result is not sent to the output port 104. Some embodiments of the compare circuit 132 may allow the results from each synchronizer 124 to be one or more clock cycles out of sync when performing the comparison without producing an error.
- FIG. IB a block diagram of another embodiment of a redundant processing system is shown.
- This embodiment has two task managers 108 that are used to achieve redundancy in the task management function.
- Each processor 120 responds to its respective task manager 108-1, 108-2, who then coordinate aligning the task execution, hi this embodiment, the two processors 120 could be different designs or clocked at different frequencies such that lock-step synchronization is not realized.
- the task managers 108 keep the processors 120 task aligned for some high-assurance tasks despite any differences in the processors 120. Should the task managers 108 disagree at some point, an error would be produced. Comparison circuits could, for example, be used to check the output of the task managers 108.
- the synchronized task output comparator 132 acts as in FIG IA.
- FIG. 2A a block diagram of an embodiment of a task management circuit 108 interacting with two processors 120 is shown. Only a single task manager 108 is used in this embodiment, but other embodiments could use redundant task managers.
- the second processor 120-2 initiates task synchronizations as a master of the process and the first processor 120-1 acts as a slave.
- the second processor 120-2 activates the NewJTask signal.
- the task manager 108 reads the Task_ID value from the second processor 120-2.
- Activation of the New_Task signal and writing the Task_ID is coded into the task routine run on the second processor 120-2.
- This embodiment uses an eight bit value to indicate the task identifier, but other embodiments could use a 16-bit, 32-bit value or any other sized value.
- the Task JD is unique to a particular high-assurance task run on both processors 120.
- the task manager 108 activates the NextJTask signal to ask the first processor 120-1 to indicate the next task queued for execution.
- the first processor activates its NewJTask signal to indicate validity of a Task ID.
- the task manager 108 asks the first processor to move to the next task by activation of the NextJTask signal. Should the two Task JDs match or correspond, however, the Task_Match signals are activated. This would signal to both processors 120 to begin to execute the same task indicated by the Task JDs. If no task match is produced within a predetermined time or number of trials, the processor would discard that task from its queue and continue in one embodiment.
- FIG. 2B a block diagram of another embodiment of a task management circuit 108 interacting with two processors 120 is shown.
- either processor can initiate a task synchronization.
- the first to initiate would act as the master of the process and the other processor would act as the slave.
- the task manager 108 would work with the master processor 120 until matching tasks are found and executed before allowing another initiation of the task matching process.
- Alternative embodiments could redundantly implement the task manager 108 and still allow dynamically assigning the master of the process. Disagreement between redundant task managers 108 would be recognized as an error.
- FIG. 2C a block diagram of an embodiment of redundant task management circuits 108 interacting with two processors 120 is shown.
- This embodiment utilizes redundancy in the task management circuits 108 to provide high-assurance.
- Both task management circuits 108 compare tasks and report task incrementing and matching tasks to each other. Where the two task managers 108 are not in agreement, an error is generated.
- second processor 120-2 acts as a master and the first processor acts as a slave in the process of synchronizing execution of a high-assurance task.
- the first processor is directly manipulated by the first task manager 108-1, and the second processor is directly manipulated the second task manager 108-2.
- FIG. 3 a flowchart of an embodiment of a process for aligning processing of some tasks on two circuits is shown.
- the depicted portion of the process begins in block 304 where the first and second processors 120 receive an interrupt to perform some sort of high- assurance task.
- the processors 120 could poll a register to determine when a high-assurance task should be initiated.
- An ISR indicated by the interrupts is started on both processors 120.
- the two processors 120 may start processing the interrupts at different times in block 308. Further, processing could be rearranged or interrupted such that both processors 120 are not performing the same actions at the same time.
- both processors could potentially be the master initiating the task matching process, but only one is allowed to master the process.
- the task manager 108 could arbitrarily, randomly or repeatedly pick one of the two to be the master.
- one or both processors 120 activate the NewJTask line and one is recognized as master.
- the slave processor 120 is tested to determine if the Task JD matches with the master processor 120. Where there is no match, the slave processor cycles through tasks as Next_Task is activated successively. At some point in block 316, Task_Match goes active to indicate that both processors 120 have the same Task_ID at the top of their execution queue.
- Task_Match signals to both processors that they should start execution of the high-assurance task in block 320 and produce an output of some sort.
- the operation of the processors 120 may or may not be in lock-step during execution of the high-assurance task. Some, all or low-priority interrupts may be disabled during execution of the high-assurance task to control the interrupts tolerated. Synchronization and/or buffering may or may not be done on the output before comparing the outputs from both processors 120. Any errors are handled and reported in block 328.
- FIGs. 4 A a flowchart of an embodiment of a process 400-1 for managing task alignment for two circuits is shown.
- the circuits may be state machine driven or processor driven, but in this embodiment both circuits use processors.
- the depicted portion of the process begins in step 404 where a synchronous or high-assurance task is initiated by a first processor 120.
- the task manager 108 is told by the first processor's activation of the NewJTask line to observe the Task JD value in block 408.
- the identification of the task from the second processor is received in block 412.
- the NewJTask line serves to latch the Task JD into a register of the task manager 108. If operating correctly, both processors have the task ready to execute, but on the second processor, the task may not be at the top of the queue.
- a test in block 416 determines if the Task JDs for both processors match. In some embodiments this could be an exact match or just that they correspond. For example, one embodiment may use hexadecimal number for one processor's Task JD and ASCII for the other processor's Task JD. The task manager 108 would know how to correspond or translate one to the other. Where the Task JDs correspond, the Task_Match signal is asserted by the task manager 108 and fed to both processors in block 440. Both processors 120 execute the task in block 444 to produce some output or result. The processors 120 may or may not act in lock-step.
- the NextJTask signal is activated by the task manager 108.
- This signal tells the second processor to present the Task JD for another task.
- the second processor may randomly, sequentially or use some other scheme to present the next task for a possible match.
- This embodiment presents tasks thought to be high-assurance first before presenting low-assurance tasks for a possible match.
- the next Task_ID for the second processor 120 is received by the task manager 108 in block 424.
- block 428 a determination is made to see if all tasks have been presented. This could be done by waiting for the same task to be presented again, by a signal from the processor, or a time delay that would permit review of all tasks. Where all have been reviewed and a match wasn't found, processing goes from block 428 to block 432 where an error is reported. If all the tasks have not been reviewed in block 428, processing loops back to block 416 to determine if there is a match before further processing as described above.
- both processors 120 can initiate a task check.
- the initiating processor masters the process and the non- initiating processor is a slave in the process.
- the first processor to identify the high- assurance task and activate the New_Task becomes the initiating processor.
- the initiating processor could be chosen in other ways in other embodiments.
- the embodiments may be described as a process which is depicted as a flowchart, a flow diagram, a data flow diagram, a structure diagram, or a block diagram. Although a flowchart may describe the operations as a sequential process, many of the operations can be performed in parallel or concurrently. In addition, the order of the operations may be re-arranged. A process is terminated when its operations are completed, but could have additional steps not included in the figure. A process may correspond to a method, a function, a procedure, a subroutine, a subprogram, etc. When a process corresponds to a function, its termination corresponds to a return of the function to the calling function or the main function.
- the term “storage medium” may represent one or more devices for storing data, including read only memory (ROM), random access memory (RAM), magnetic RAM, core memory, magnetic disk storage mediums, optical storage mediums, flash memory devices and/or other machine readable mediums for storing information.
- ROM read only memory
- RAM random access memory
- magnetic RAM magnetic RAM
- core memory magnetic disk storage mediums
- optical storage mediums flash memory devices and/or other machine readable mediums for storing information.
- machine-readable medium includes, but is not limited to portable or fixed storage devices, optical storage devices, wireless channels, and/or various other mediums capable of storing, containing or carrying instruction(s) and/or data.
- embodiments may be implemented by hardware, software, scripting languages, firmware, middleware, microcode, hardware description languages, and/or any combination thereof.
- the program code or code segments to perform the necessary tasks may be stored in a machine readable medium such as a storage medium.
- a code segment or machine-executable instruction may represent a procedure, a function,, a subprogram, a program, a routine, a subroutine, a module, a software package, a script, a class, or any combination of instructions, data structures, and/or program statements.
- a code segment may be coupled to another code segment or a hardware circuit by passing and/or receiving information, data, arguments, parameters, and/or memory contents.
- Information, arguments, parameters, data, etc. may be passed, forwarded, or transmitted via any suitable means including memory sharing, message passing, token passing, network transmission, etc.
- Implementation of the techniques, blocks, steps and means described above may be done in various ways. For example, these techniques, blocks, steps and means may be implemented in hardware, software, or a combination thereof.
- the processing units may be implemented within one or more application specific integrated circuits (ASICs), digital signal processors (DSPs), digital signal processing devices (DSPDs), programmable logic devices (PLDs), field programmable gate arrays (FPGAs), processors, controllers, micro-controllers, microprocessors, other electronic units designed to perform the functions described above, and/or a combination thereof.
- ASICs application specific integrated circuits
- DSPs digital signal processors
- DSPDs digital signal processing devices
- PLDs programmable logic devices
- FPGAs field programmable gate arrays
- processors controllers, micro-controllers, microprocessors, other electronic units designed to perform the functions described above, and/or a combination thereof.
- the techniques, processes and functions described herein may be implemented with modules (e.g., procedures, functions, and so on) that perform the functions described herein.
- the software codes may be stored in memory units and executed by processors.
- the memory unit may be implemented within the processor or external to the processor, in which case the memory unit can be communicatively coupled to the processor using various known techniques.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- Software Systems (AREA)
- Quality & Reliability (AREA)
- Hardware Redundancy (AREA)
Abstract
A high-assurance system for processing information is disclosed. The high-assurance system comprising first and second processors, a task matching circuit, and first and second outputs. The task matching circuit configured to determine a software routine is ready for execution on the first processor, and delay the first processor until the second processor is ready to execute the software routine. The first output of the first processor configured to produce a first result with the software routine. The second output of the second processor configured to produce a second result with the software routine, where the first result is identical to the second result.
Description
SYNCHRONIZED HIGH-ASSURANCE CIRCUITS
[0001] This application claims the benefit of US Patent Application No. 11/428,508 filed on July 3, 2006, and US Patent Application No. 11/428,516 filed on July 3, 2006; which are non-provisionals of both US Provisional Application No. 60/697,071 filed on July 5, 2005, and US Provisional Application No. 60/697,072 filed on July 5, 2005; which are all assigned to the assigner hereof and hereby expressly incorporated by reference in their entirety for all purposes.
BACKGROUND
[0002] This disclosure relates in general to high-assurance processing and, but not by way of limitation, to redundant circuits used in cryptographic processing.
[0003] Some cryptosystems today use microprocessors. Often redundancy is used to assure proper operation of the cryptosystem. Microprocessors may be implemented redundantly. To assure they operate in synchronization, the microprocessors may be run in lock-step fashion such that they perform their execution in unison. Should one processor vary its operation from the other, a comparison function would find the problem.
[0004] Under many circumstances, the same processors working in unison will eventually drift apart. Power conservation circuits can throttle-back sub-circuits to save power and/or prevent overheating. Interrupts can often be asynchronous received. Out-of-order execution can also cause unpredictability in the processing flow of microprocessors. These and other factors make some microprocessor designs unsuitable for lock-step operation.
[0005J Lock-step designs require circuits that match very closely to prevent one from getting out of synchronization with another. Synchronizers are used to align events that occur at different times. Where circuits cannot be matched or are changed during repair, the lock-step design may no longer operate in synchronization.
[0006] For lock-step operation, the software on all mirrored microprocessors must execute together, which requires the same software execution on the microprocessors. Some software tasks are appropriate for lock-step operation, while others do not require that level of harmonization. Redundant execution of all software wastes resources on routines that have no need for harmonization.
SUMMARY
[0007] In one embodiment, the present disclosure provides a high-assurance system for processing information. The high-assurance system comprising first and second processors, a task matching circuit, and first and second outputs. The task matching circuit configured to determine a software routine is ready for execution on the first processor, and delay the first processor until the second processor is ready to execute the software routine. The first output of the first processor configured to produce a first result with the software routine. The second output of the second processor configured to produce a second result with the software routine, where the first result is identical to the second result.
[0008] In one embodiment, the present disclosure provides a task matching circuit for synchronizing software on a plurality of processors is disclosed. The task matching circuit includes first and second inputs, an analysis sub-circuit, and an output. The first input is from a first processor configured to receive a first software routine identifier. The second input is from a second processor configured to receive a second software routine identifier. The analysis sub-circuit determines if the first software routine identifier corresponds with the second software routine identifier. The output is coupled to at least one of the first or second processors and indicates when the first and second software routine identifiers do not correspond. One of the first and second processors is delayed until the first and second software routine identifiers correspond.
[0009] Further areas of applicability of the present disclosure will become apparent from the detailed description provided hereinafter. It should be understood that the detailed description and specific examples, while indicating various embodiments, are intended for purposes of illustration only and are not intended to necessarily limit the scope of the disclosure.
BRIEF DESCRIPTION OF THE DRAWINGS
[0010] The present disclosure is described in conjunction with the appended figures:
[0011] FIGs. IA and IB depict block diagrams of embodiments of a redundant processing system;
[0012] FIGs. 2A, 2B and 2C depict block diagrams of embodiments of a task management circuit interacting with two processors;
[0013] FIG. 3 illustrates a flowchart of an embodiment of a process for aligning processing of some tasks on two circuits; and
[0014] FIGs. 4A and 4B illustrate flowcharts of embodiments of a process for managing task alignment for two circuits.
[0015] In the appended figures, similar components and/or features may have the same reference label. Further, various components of the same type may be distinguished by following the reference label by a dash and a second label that distinguishes among the similar components. If only the first reference label is used in the specification, the description is applicable to any one of the similar components having the same first reference label irrespective of the second reference label.
DETAILED DESCRIPTION
[0016] The ensuing description provides preferred exemplary embodiment(s) only, and is not intended to limit the scope, applicability or configuration of the disclosure. Rather, the ensuing description of the preferred exemplary embodiment(s) will provide those skilled in the art with an enabling description for implementing a preferred exemplary embodiment. It being understood that various changes may be made in the function and arrangement of elements without departing from the spirit and scope as set forth in the appended claims.
[0017] Referring first to FIG. IA, a block diagram of an embodiment of a redundant processing system 100-1 is shown. This embodiment uses two processors 120 that synchronize on occasion for high-assurance tasks, but may be out of synchronization at other times when other tasks are being performed. The block diagram is simplified in that only a few blocks are shown that demonstrate high-assurance tasks and a low-assurance task. A task is any discrete function, routine, snippet, applet, program, or process that can be implemented in software and/or hardware. In this example, servicing the input and output ports is high-assurance, but operating status lights is low-assurance. When performing high- assurance tasks, redundant processing is performed where the results are compared to assure a match. Even though this embodiment only shows two redundant sub-circuits, other embodiments could have any number of redundant sub-circuits, e.g., four, six, eight, etc.
[0018] High-assurance tasks include servicing an input and output ports 112, 104. The input port 112 receives information that is redundantly sent to a first processor 120-1 and a second processor 120-2 for processing. The processing could include formatting, validity
checks, cryptographic processing, etc. The processors 120 could be of the same or a similar configuration. In this embodiment, the clocks for the processors 120 are not synchronized and could run at different speeds. For example, the first processor 120 could run faster or more efficiently to allow for extra low-assurance tasks to be serviced such as servicing the status lights 144. When running the same high-assurance tasks, the processors 120 could disable further interrupts to avoid one or both processors 120 from wandering away from the current task and risking a loss of synchronization.
[0019] A task manager 108 is used in this embodiment to allow coordinating pursuit of high-assurance tasks by ensuring that each processor performs the shared high-assurance tasks in the same order. These processors may have other tasks interspersed between the shared tasks. One of the processors 120 initiates a high-assurance task and notifies the task manager 108 who makes sure the other processor 120 is ready to initiate the same high- assurance task. When both processors 120 are ready, the task manager 108 notifies both to begin execution.
[0020] An example can illustrate the task synchronization process. A message is received on the input port and both processors 120 are interrupted to gather and process the message. The first processor 120-1 to execute its interrupt service routine (ISR) would get to the point of notifying the task manager 108. Presumably, the other processor 120-2 is getting to a similar point in its respective ISR. The task manager 108 would hold the first processor 120- 1 to wait for the second processor 120-2. The second processor 120-2 could be prompted by the task manager 108 to cycle through all potential tasks until the one indicated by the first processor 120-1 matches. The task manager 108 would coordinate both processors 120 in beginning to execute the same task. Although this embodiment does not require lock-step processing of high- assurance tasks, other embodiments could use lock-step processing when executing high-assurance tasks.
[0021] Although the task manager should assure that both processors 120 work the same task in the same order, the results can be out of time synchronization. Synchronizers 124 in this embodiment can realign the output from each processor and/or reduce the risk of metastability when going from one clock domain to another. In one embodiment, the synchronizer 124 for each processor 120 produces results in synchronization by buffering results from the processor and aligning those results or forgiving any misalignment. In one embodiment, the task manager 108 could allow the processors 120 coordinate writing out
information such that alignment issues are reduced. This embodiment of the synchronizer would still reduce the risk of metastability when crossing clock domains.
[0022] The compare circuit 132 checks that the results produced after synchronization match before sending a result to the output port 104. Where there is no match an error is produced and the result is not sent to the output port 104. Some embodiments of the compare circuit 132 may allow the results from each synchronizer 124 to be one or more clock cycles out of sync when performing the comparison without producing an error.
[0023] With reference to FIG. IB, a block diagram of another embodiment of a redundant processing system is shown. This embodiment has two task managers 108 that are used to achieve redundancy in the task management function. Each processor 120 responds to its respective task manager 108-1, 108-2, who then coordinate aligning the task execution, hi this embodiment, the two processors 120 could be different designs or clocked at different frequencies such that lock-step synchronization is not realized. The task managers 108 keep the processors 120 task aligned for some high-assurance tasks despite any differences in the processors 120. Should the task managers 108 disagree at some point, an error would be produced. Comparison circuits could, for example, be used to check the output of the task managers 108. The synchronized task output comparator 132 acts as in FIG IA.
[0024] Referring next to FIG. 2A, a block diagram of an embodiment of a task management circuit 108 interacting with two processors 120 is shown. Only a single task manager 108 is used in this embodiment, but other embodiments could use redundant task managers. In this embodiment, the second processor 120-2 initiates task synchronizations as a master of the process and the first processor 120-1 acts as a slave.
[0025] For a high-assurance task, the second processor 120-2 activates the NewJTask signal. The task manager 108 reads the Task_ID value from the second processor 120-2. Activation of the New_Task signal and writing the Task_ID is coded into the task routine run on the second processor 120-2. This embodiment uses an eight bit value to indicate the task identifier, but other embodiments could use a 16-bit, 32-bit value or any other sized value. The Task JD is unique to a particular high-assurance task run on both processors 120.
[0026] With the Task JD, the task manager 108 activates the NextJTask signal to ask the first processor 120-1 to indicate the next task queued for execution. The first processor activates its NewJTask signal to indicate validity of a Task ID. Where there is no match of both Task JDs, the task manager 108 asks the first processor to move to the next task by
activation of the NextJTask signal. Should the two Task JDs match or correspond, however, the Task_Match signals are activated. This would signal to both processors 120 to begin to execute the same task indicated by the Task JDs. If no task match is produced within a predetermined time or number of trials, the processor would discard that task from its queue and continue in one embodiment.
[0027] With reference to FIG. 2B, a block diagram of another embodiment of a task management circuit 108 interacting with two processors 120 is shown. In this embodiment, either processor can initiate a task synchronization. The first to initiate would act as the master of the process and the other processor would act as the slave. The task manager 108 would work with the master processor 120 until matching tasks are found and executed before allowing another initiation of the task matching process. Alternative embodiments could redundantly implement the task manager 108 and still allow dynamically assigning the master of the process. Disagreement between redundant task managers 108 would be recognized as an error.
[0028] With reference to FIG. 2C, a block diagram of an embodiment of redundant task management circuits 108 interacting with two processors 120 is shown. This embodiment utilizes redundancy in the task management circuits 108 to provide high-assurance. Both task management circuits 108 compare tasks and report task incrementing and matching tasks to each other. Where the two task managers 108 are not in agreement, an error is generated. In the depicted embodiment, second processor 120-2 acts as a master and the first processor acts as a slave in the process of synchronizing execution of a high-assurance task. The first processor is directly manipulated by the first task manager 108-1, and the second processor is directly manipulated the second task manager 108-2.
[0029] Referring next to FIG. 3, a flowchart of an embodiment of a process for aligning processing of some tasks on two circuits is shown. The depicted portion of the process begins in block 304 where the first and second processors 120 receive an interrupt to perform some sort of high- assurance task. Alternatively, the processors 120 could poll a register to determine when a high-assurance task should be initiated. An ISR indicated by the interrupts is started on both processors 120. The two processors 120 may start processing the interrupts at different times in block 308. Further, processing could be rearranged or interrupted such that both processors 120 are not performing the same actions at the same time.
[0030] In this embodiment, both processors could potentially be the master initiating the task matching process, but only one is allowed to master the process. Where both activate their respective NewJTask lines simultaneously, the task manager 108 could arbitrarily, randomly or repeatedly pick one of the two to be the master. In block 312, one or both processors 120 activate the NewJTask line and one is recognized as master. In block 316, the slave processor 120 is tested to determine if the Task JD matches with the master processor 120. Where there is no match, the slave processor cycles through tasks as Next_Task is activated successively. At some point in block 316, Task_Match goes active to indicate that both processors 120 have the same Task_ID at the top of their execution queue.
[0031] With matching Task_JDs, Task_Match signals to both processors that they should start execution of the high-assurance task in block 320 and produce an output of some sort. The operation of the processors 120 may or may not be in lock-step during execution of the high-assurance task. Some, all or low-priority interrupts may be disabled during execution of the high-assurance task to control the interrupts tolerated. Synchronization and/or buffering may or may not be done on the output before comparing the outputs from both processors 120. Any errors are handled and reported in block 328.
[0032] With reference to FIGs. 4 A, a flowchart of an embodiment of a process 400-1 for managing task alignment for two circuits is shown. The circuits may be state machine driven or processor driven, but in this embodiment both circuits use processors. The depicted portion of the process begins in step 404 where a synchronous or high-assurance task is initiated by a first processor 120. The task manager 108 is told by the first processor's activation of the NewJTask line to observe the Task JD value in block 408. The identification of the task from the second processor is received in block 412. In one embodiment, the NewJTask line serves to latch the Task JD into a register of the task manager 108. If operating correctly, both processors have the task ready to execute, but on the second processor, the task may not be at the top of the queue.
[0033] A test in block 416 determines if the Task JDs for both processors match. In some embodiments this could be an exact match or just that they correspond. For example, one embodiment may use hexadecimal number for one processor's Task JD and ASCII for the other processor's Task JD. The task manager 108 would know how to correspond or translate one to the other. Where the Task JDs correspond, the Task_Match signal is asserted by the task manager 108 and fed to both processors in block 440. Both processors 120
execute the task in block 444 to produce some output or result. The processors 120 may or may not act in lock-step.
[0034] Should the tasks not match in block 416, one of the processors rotates through its tasks until they do correspond, hi block 420, the NextJTask signal is activated by the task manager 108. This signal tells the second processor to present the Task JD for another task. The second processor may randomly, sequentially or use some other scheme to present the next task for a possible match. This embodiment presents tasks thought to be high-assurance first before presenting low-assurance tasks for a possible match. The next Task_ID for the second processor 120 is received by the task manager 108 in block 424.
[0035] In block 428, a determination is made to see if all tasks have been presented. This could be done by waiting for the same task to be presented again, by a signal from the processor, or a time delay that would permit review of all tasks. Where all have been reviewed and a match wasn't found, processing goes from block 428 to block 432 where an error is reported. If all the tasks have not been reviewed in block 428, processing loops back to block 416 to determine if there is a match before further processing as described above.
[0036] With reference to FIGs. 4B, a flowchart of another embodiment of a process 400-2 for managing task alignment for two circuits is shown. In this embodiment, both processors 120 can initiate a task check. The initiating processor masters the process and the non- initiating processor is a slave in the process. The first processor to identify the high- assurance task and activate the New_Task becomes the initiating processor. The initiating processor could be chosen in other ways in other embodiments.
[0037] Specific details are given in the above description to provide a thorough understanding of the embodiments. However, it is understood that the embodiments may be practiced without these specific details. For example, circuits may be shown in block diagrams in order not to obscure the embodiments in unnecessary detail. In other instances, well-known circuits, processes, algorithms, structures, and techniques may be shown without unnecessary detail in order to avoid obscuring the embodiments.
[0038] Also, it is noted that the embodiments may be described as a process which is depicted as a flowchart, a flow diagram, a data flow diagram, a structure diagram, or a block diagram. Although a flowchart may describe the operations as a sequential process, many of the operations can be performed in parallel or concurrently. In addition, the order of the operations may be re-arranged. A process is terminated when its operations are completed,
but could have additional steps not included in the figure. A process may correspond to a method, a function, a procedure, a subroutine, a subprogram, etc. When a process corresponds to a function, its termination corresponds to a return of the function to the calling function or the main function.
[0039] Moreover, as disclosed herein, the term "storage medium" may represent one or more devices for storing data, including read only memory (ROM), random access memory (RAM), magnetic RAM, core memory, magnetic disk storage mediums, optical storage mediums, flash memory devices and/or other machine readable mediums for storing information. The term "machine-readable medium" includes, but is not limited to portable or fixed storage devices, optical storage devices, wireless channels, and/or various other mediums capable of storing, containing or carrying instruction(s) and/or data.
[0040] Furthermore, embodiments may be implemented by hardware, software, scripting languages, firmware, middleware, microcode, hardware description languages, and/or any combination thereof. When implemented in software, firmware, middleware, scripting language, and/or microcode, the program code or code segments to perform the necessary tasks may be stored in a machine readable medium such as a storage medium. A code segment or machine-executable instruction may represent a procedure, a function,, a subprogram, a program, a routine, a subroutine, a module, a software package, a script, a class, or any combination of instructions, data structures, and/or program statements. A code segment may be coupled to another code segment or a hardware circuit by passing and/or receiving information, data, arguments, parameters, and/or memory contents. Information, arguments, parameters, data, etc. may be passed, forwarded, or transmitted via any suitable means including memory sharing, message passing, token passing, network transmission, etc.
[0041] Implementation of the techniques, blocks, steps and means described above may be done in various ways. For example, these techniques, blocks, steps and means may be implemented in hardware, software, or a combination thereof. For a hardware implementation, the processing units may be implemented within one or more application specific integrated circuits (ASICs), digital signal processors (DSPs), digital signal processing devices (DSPDs), programmable logic devices (PLDs), field programmable gate arrays (FPGAs), processors, controllers, micro-controllers, microprocessors, other electronic units designed to perform the functions described above, and/or a combination thereof.
[0042] For a software implementation, the techniques, processes and functions described herein may be implemented with modules (e.g., procedures, functions, and so on) that perform the functions described herein. The software codes may be stored in memory units and executed by processors. The memory unit may be implemented within the processor or external to the processor, in which case the memory unit can be communicatively coupled to the processor using various known techniques.
[0043] While the principles of the disclosure have been described above in connection with specific apparatuses and methods, it is to be clearly understood that this description is made only by way of example and not as limitation on the scope of the disclosure.
Claims
1. A high-assurance system for processing information, the high-assurance system comprising: a first processor; a second processor; a task matching circuit configured to: determine a software routine is ready for execution on the first processor, and delay the first processor until the second processor is ready to execute the software routine; a first output of the first processor configured to produce a first result with the software routine; and a second output of the second processor configured to produce a second result with the software routine, wherein the first result is identical to the second result.
2. The high-assurance system for processing information as recited in claim 1, wherein the first microprocessor is different from the second microprocessor.
3. The high-assurance system for processing information as recited in claim 1, wherein: the first processor operates off a first clock signal at a first frequency; the second processor operates off a second clock signal at a second frequency; and the first frequency is different from the second frequency.
4. The high-assurance system for processing information as recited in claim 1, wherein the software routine includes a plurality of program instructions.
5. The high-assurance system for processing information as recited in claim 1, wherein the first result is produced at a different time than the second result.
6. The high- assurance system for processing information as recited in claim 1 , further comprising a synchronizing circuit configured to align the first and second result in time.
7. The high-assurance system for processing information as recited in claim 1, further comprising a comparison circuit configured to compare the first result to the second result.
8. A processing method for high-assurance applications executed on redundant processors, the processing method comprising: providing a first processing circuit; providing a second processing circuit, wherein the first processing circuit is capable of executing software out of synchronization with the second processing circuit during normal operation; detecting a task check is initiated; determining a software routine that correlates to the task check; confirming that both the first processing circuit and the second processing circuit are performing the software routine, at least in part, simultaneously in time; delaying execution of the software routine by the first processing circuit until the second processing circuit is ready to execute the software routine; producing a first result from the first processor with the software routine; and producing a second result from the second processor with the software routine, wherein the first and second results are identical.
9. The processing method for high-assurance applications executed on redundant processors as recited in claim 8, further comprising a step of checking that the first result matches the second result.
10. The processing method for high-assurance applications executed on redundant processors as recited in claim 8, further comprising a step of buffering at least one of the first and second results until they are available for readout in a time-synchronous manner.
11. The processing method for high-assurance applications executed on redundant processors as recited in claim 8, further comprising a step of comparing the first and second results in a bitwise fashion.
12. The processing method for high-assurance applications executed on redundant processors as recited in claim 8, further comprising a step of producing an error when the first and second results are different.
13. The processing method for high-assurance applications executed on redundant processors as recited in claim 8, wherein the task check is only received for a subset of the software routines.
14. The processing method for high- assurance applications executed on redundant processors as recited in claim 8, wherein the software routine includes a plurality of program instructions.
15. The processing method for high- assurance applications executed on redundant processors as recited in claim 8, further comprising a step of synchronizing in time the first and second results.
16. The processing method for high-assurance applications executed on redundant processors as recited in claim 8, wherein execution of the software routine by the first processor is asynchronous with execution of the software routine by the second processor on an instruction-to-instruction basis.
17. The processing method for high- assurance applications executed on redundant processors as recited in claim 8, wherein producing steps produce the first result and second results a plurality of clock cycles apart in time.
18. A data signal embodied in a carrier wave having machine-executable instructions for performing the machine-implementable method for high-assurance applications executed on redundant processors of claim 8.
19. A high- assurance system for processing information, the high- assurance system comprising: a first circuit; a second circuit; a task matching circuit configured to: determine a function is ready to be performed on the first circuit, delay the first circuit until the second circuit is ready to execute a corresponding function; a first output of the first circuit configured to produce a first result with the function; a second output of the second circuit configured to produce a second result with the function, wherein the first result is determinable from the second result; and analyzing the first and second results to determine if they correspond.
20. The high-assurance system for processing information as recited in claim 19, wherein the first circuit includes a processor and the second circuit does not include a processor.
21. The high-assurance system for processing information as recited in claim 19, wherein the first and second results are identical.
22. The high-assurance system for processing information as recited in claim 19, wherein: the first circuit operates off a first clock signal at a first frequency; the second circuit operates off a second clock signal at a second frequency; and the first frequency is different from the second frequency.
23. The high-assurance system for processing information as recited in claim 19, wherein the function comprises a plurality of program instructions.
24. The high-assurance system for processing information as recited in claim 19, wherein the first result is produced at a different time than the second result.
25. The high-assurance system for processing information as recited in claim 19, further comprising a synchronizing circuit configured to align the first and second result in time.
26. A task matching circuit for synchronizing software on a plurality of processors, the task matching circuit comprising: a first input from a first processor configured to receive a first software routine identifier; a second input from a second processor configured to receive a second software routine identifier; an analysis sub-circuit to determine if the first software routine identifier corresponds with the second software routine identifier; and an output coupled to at least one of the first or second processors, wherein: the output is indicates when the first and second software routine identifiers do not correspond, and one of the first and second processors is delayed until the first and second software routine identifiers correspond.
27. The task matching circuit for synchronizing software on the plurality of processors as recited in claim 26, wherein the first processor performs more software routines than the second processor during normal operation.
28. The task matching circuit for synchronizing software on the plurality of processors as recited in claim 26, wherein the first processor initiates a task check process to synchronize the first and second processors.
29. The task matching circuit for synchronizing software on the plurality of processors as recited in claim 26, wherein the first and second software routine identifiers correspond when the second software routine produces a result that the first software routine also produces.
30. The task matching circuit for synchronizing software on the plurality of processors as recited in claim 26, wherein the first software routing identifier corresponds with a software routine comprising a plurality of instructions.
31. The task matching circuit for synchronizing software on the plurality of processors as recited in claim 26, wherein a software routine, corresponding to the first software routine identifiers, comprises a plurality of software instructions.
32. The task matching circuit for synchronizing software on the plurality of processors as recited in claim 26, wherein the first and second processors do not execute a software routine corresponding the first and second software routine identifiers until the output indicates that the first and second software routine identifiers correspond.
33. The task matching circuit for synchronizing software on the plurality of processors as recited in claim 26, wherein the First processor operates off a first clock signal different from a second clock signal of the second processor.
34. A method for synchronizing tasks on redundant processors, the method comprising steps of: receiving a first software routine identifier from a first processor; determining if a second processor is ready to perform a second software routine corresponding to the first software routine identifier; waiting for the second processor to become ready to perform the second software routine corresponding to the software routine identifier; and indicating to the first processor that the second processor has become ready to perform the software routine corresponding to the software routine identifier.
35. The method for synchronizing tasks on redundant processors as recited in claim 34, wherein the first processor cannot communicate directly with the second processor.
36. The method for synchronizing tasks on redundant processors as recited in claim 34, further comprising a step of categorizing a plurality of software routine identifiers into those that are performed on both the first and second processors and those that are not, wherein: the first software routine identifier is part of the plurality of software routine identifiers, and the first software routine identifier is categorized in the categorizing step as one that is performed on both the first and second processors.
37. The method for synchronizing tasks on redundant processors as recited in claim 34, further comprising a step of creating the first software routine identifier from contents of the software routine.
38. The method for synchronizing tasks on redundant processors as recited in claim 34, wherein the software routine comprises a plurality of software instructions.
39. The method for synchronizing tasks on redundant processors as recited in claim 34, wherein the first processor is a different design from the second processor.
40. The method for synchronizing tasks on redundant processors as recited in claim 34, further comprising a step of causing the first processor and the second processor to execute the software routine, at least partially, simultaneous in time.
41. A data signal embodied in a carrier wave having machine-executable instructions for performing the synchronizing tasks on redundant processors of claim 34.
42. A high- assurance circuit for coordinating performance on a plurality of sub- circuits, the high-assurance circuit comprising: a first input from a first sub-circuit configured to receive a first operation identifier; a second input from a second sub-circuit configured to receive a second operation identifier; an analysis sub-circuit to determine if the first operation identifier corresponds with the second operation identifier; and an output coupled to at least one of the first or second sub-circuits, wherein: the output is indicates when the first and second operation identifiers do not correspond to functionally overlapping operations, and one of the first and second sub-circuits is delayed until the first and second operation identifiers correspond to functionally overlapping operations.
43. The high-assurance circuit for coordinating perfonnance on the plurality of sub-circuits as recited in claim 42, wherein the first sub-circuit performs more functions than the second sub-circuit during normal operation.
44. The high-assurance circuit for coordinating performance on the plurality of sub-circuits as recited in claim 42, wherein the first sub-circuit is integral to a processor.
45. The high-assurance circuit for coordinating performance on the plurality of sub-circuits as recited in claim 42, wherein the second sub-circuit comprises a processor.
46. The high-assurance circuit for coordinating performance on the plurality of sub-circuits as recited in claim 42, wherein functionally overlapping operations produce at least one result in common when given a same set of givens corresponding to the at least one result.
47. The high- assurance circuit for coordinating performance on the plurality of sub-circuits as recited in claim 42, wherein the first and second sub-circuits do not execute a software routine corresponding the first and second operation identifiers until the output indicates that the first and second operation identifiers correspond.
48. The high-assurance circuit for coordinating performance on the plurality of sub-circuits as recited in claim 42, wherein the first sub-circuit operates off a first clock signal different from a second clock signal of the second sub-circuit.
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP19199060.5A EP3651027A1 (en) | 2005-07-05 | 2006-07-05 | Synchronized high-assurance circuits |
CA002614330A CA2614330A1 (en) | 2005-07-05 | 2006-07-05 | Synchronized high-assurance circuits |
EP06786509A EP1907937A4 (en) | 2005-07-05 | 2006-07-05 | Synchronized high-assurance circuits |
IL188414A IL188414A (en) | 2005-07-05 | 2007-12-25 | Synchronized high-assurance circuits |
Applications Claiming Priority (8)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US69707205P | 2005-07-05 | 2005-07-05 | |
US69707105P | 2005-07-05 | 2005-07-05 | |
US60/697,072 | 2005-07-05 | ||
US60/697,071 | 2005-07-05 | ||
US11/428,516 | 2006-07-03 | ||
US11/428,508 | 2006-07-03 | ||
US11/428,508 US8527741B2 (en) | 2005-07-05 | 2006-07-03 | System for selectively synchronizing high-assurance software tasks on multiple processors at a software routine level |
US11/428,516 US7802075B2 (en) | 2005-07-05 | 2006-07-03 | Synchronized high-assurance circuits |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2007006013A2 true WO2007006013A2 (en) | 2007-01-11 |
WO2007006013A3 WO2007006013A3 (en) | 2009-04-16 |
Family
ID=37605229
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2006/026376 WO2007006013A2 (en) | 2005-07-05 | 2006-07-05 | Synchronized high-assurance circuits |
Country Status (4)
Country | Link |
---|---|
EP (2) | EP3651027A1 (en) |
CA (1) | CA2614330A1 (en) |
IL (1) | IL188414A (en) |
WO (1) | WO2007006013A2 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8190877B2 (en) | 2005-07-05 | 2012-05-29 | Viasat, Inc. | Trusted cryptographic processor |
US8527741B2 (en) | 2005-07-05 | 2013-09-03 | Viasat, Inc. | System for selectively synchronizing high-assurance software tasks on multiple processors at a software routine level |
CN105373455A (en) * | 2014-08-19 | 2016-03-02 | 瑞萨电子株式会社 | Processor system, engine control system and control method |
WO2016032867A1 (en) * | 2014-08-29 | 2016-03-03 | Microsoft Technology Licensing, Llc | Configurable synchronized processing of multiple operations |
EP3486780A1 (en) * | 2017-11-21 | 2019-05-22 | The Boeing Company | Instruction processing alignment system |
US10599513B2 (en) | 2017-11-21 | 2020-03-24 | The Boeing Company | Message synchronization system |
US12135970B2 (en) | 2023-03-17 | 2024-11-05 | The Boeing Company | System and method for synchronizing processing between a plurality of processors |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20010044912A1 (en) | 2000-05-22 | 2001-11-22 | Francis Patrick J. | Reliable hardware support for the use of formal languages in high assurance systems |
US20030140255A1 (en) | 2002-01-23 | 2003-07-24 | Intellitech Corporation | Management system, method and apparatus for licensed delivery and accounting of electronic circuits |
US20050120218A1 (en) | 2003-12-02 | 2005-06-02 | Isao Echizen | System and method for controlling contents by plurality of pieces of control information |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
AU616213B2 (en) * | 1987-11-09 | 1991-10-24 | Tandem Computers Incorporated | Method and apparatus for synchronizing a plurality of processors |
JPH0773059A (en) * | 1993-03-02 | 1995-03-17 | Tandem Comput Inc | Fault-tolerant computer system |
US5544304A (en) * | 1994-03-25 | 1996-08-06 | International Business Machines Corporation | Fault tolerant command processing |
US6363464B1 (en) * | 1999-10-08 | 2002-03-26 | Lucent Technologies Inc. | Redundant processor controlled system |
JP2004046599A (en) * | 2002-07-12 | 2004-02-12 | Nec Corp | Fault tolerant computer system, its resynchronization method, and resynchronization program |
GB2399426A (en) * | 2003-03-12 | 2004-09-15 | Sharp Kk | Fault detection in data processing apparatus |
-
2006
- 2006-07-05 CA CA002614330A patent/CA2614330A1/en not_active Abandoned
- 2006-07-05 WO PCT/US2006/026376 patent/WO2007006013A2/en active Application Filing
- 2006-07-05 EP EP19199060.5A patent/EP3651027A1/en not_active Withdrawn
- 2006-07-05 EP EP06786509A patent/EP1907937A4/en not_active Ceased
-
2007
- 2007-12-25 IL IL188414A patent/IL188414A/en active IP Right Grant
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20010044912A1 (en) | 2000-05-22 | 2001-11-22 | Francis Patrick J. | Reliable hardware support for the use of formal languages in high assurance systems |
US20030140255A1 (en) | 2002-01-23 | 2003-07-24 | Intellitech Corporation | Management system, method and apparatus for licensed delivery and accounting of electronic circuits |
US20050120218A1 (en) | 2003-12-02 | 2005-06-02 | Isao Echizen | System and method for controlling contents by plurality of pieces of control information |
Non-Patent Citations (1)
Title |
---|
See also references of EP1907937A4 |
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8527741B2 (en) | 2005-07-05 | 2013-09-03 | Viasat, Inc. | System for selectively synchronizing high-assurance software tasks on multiple processors at a software routine level |
US8190877B2 (en) | 2005-07-05 | 2012-05-29 | Viasat, Inc. | Trusted cryptographic processor |
US10394644B2 (en) | 2014-08-19 | 2019-08-27 | Renesas Electronics Corporation | Processor system, engine control system and control method |
CN105373455A (en) * | 2014-08-19 | 2016-03-02 | 瑞萨电子株式会社 | Processor system, engine control system and control method |
EP3065054A1 (en) * | 2014-08-19 | 2016-09-07 | Renesas Electronics Corporation | Processor system, engine control system and control method |
US9823957B2 (en) | 2014-08-19 | 2017-11-21 | Renesas Electronics Corporation | Processor system, engine control system and control method |
CN105373455B (en) * | 2014-08-19 | 2020-08-28 | 瑞萨电子株式会社 | Processor system, engine control system and control method |
WO2016032867A1 (en) * | 2014-08-29 | 2016-03-03 | Microsoft Technology Licensing, Llc | Configurable synchronized processing of multiple operations |
US10241958B2 (en) | 2014-08-29 | 2019-03-26 | Microsoft Technology Licensing, Llc | Configurable synchronized processing of multiple operations |
CN109815020A (en) * | 2017-11-21 | 2019-05-28 | 波音公司 | Instruction processing is to Barebone |
JP2019125350A (en) * | 2017-11-21 | 2019-07-25 | ザ・ボーイング・カンパニーThe Boeing Company | Instruction command processing adjustment system |
US10528077B2 (en) | 2017-11-21 | 2020-01-07 | The Boeing Company | Instruction processing alignment system |
US10599513B2 (en) | 2017-11-21 | 2020-03-24 | The Boeing Company | Message synchronization system |
EP3486780A1 (en) * | 2017-11-21 | 2019-05-22 | The Boeing Company | Instruction processing alignment system |
JP7290410B2 (en) | 2017-11-21 | 2023-06-13 | ザ・ボーイング・カンパニー | Command processing control system |
CN109815020B (en) * | 2017-11-21 | 2024-05-14 | 波音公司 | Instruction processing alignment system |
US12135970B2 (en) | 2023-03-17 | 2024-11-05 | The Boeing Company | System and method for synchronizing processing between a plurality of processors |
Also Published As
Publication number | Publication date |
---|---|
EP1907937A4 (en) | 2010-01-13 |
CA2614330A1 (en) | 2007-01-11 |
IL188414A0 (en) | 2008-11-03 |
WO2007006013A3 (en) | 2009-04-16 |
IL188414A (en) | 2013-04-30 |
EP3651027A1 (en) | 2020-05-13 |
EP1907937A2 (en) | 2008-04-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7802075B2 (en) | Synchronized high-assurance circuits | |
EP3651027A1 (en) | Synchronized high-assurance circuits | |
US7987385B2 (en) | Method for high integrity and high availability computer processing | |
JP5459807B2 (en) | Debug signaling in multiprocessor data processing systems | |
US7107484B2 (en) | Fault-tolerant computer system, re-synchronization method thereof and re-synchronization program thereof | |
US8058916B2 (en) | Lockstep synchronization and maintenance | |
JPH07129426A (en) | Fault processing system | |
US8527741B2 (en) | System for selectively synchronizing high-assurance software tasks on multiple processors at a software routine level | |
US20120060019A1 (en) | Reduction operation device, a processor, and a computer system | |
CA2694198C (en) | High integrity and high availability computer processing module | |
US8156371B2 (en) | Clock and reset synchronization of high-integrity lockstep self-checking pairs | |
EP2221723A1 (en) | Dual core processor and a method of error detection in a dual core processor | |
EP0820007B1 (en) | Pipelined computer | |
US6047382A (en) | Processor with short set-up and hold times for bus signals | |
US20070220296A1 (en) | Data processing apparatus | |
JP4599266B2 (en) | Simulation apparatus and simulation method | |
US6529979B1 (en) | Method and apparatus for a high-speed serial communications bus protocol with positive acknowledgement | |
JP2004234144A (en) | Operation comparison device and operation comparison method for processor | |
US6182237B1 (en) | System and method for detecting phase errors in asics with multiple clock frequencies | |
JPH086800A (en) | Data processor and microprocessor | |
CN101000561A (en) | Method for implementing kernel of multi-machine fault-tolerant system | |
CN108388228A (en) | A kind of synchronous debugging method and apparatus for multichannel embedded control system | |
US20080313384A1 (en) | Method and Device for Separating the Processing of Program Code in a Computer System Having at Least Two Execution Units | |
Govindarajan et al. | An enhanced co-scheduling method using reduced ms-state diagrams | |
JP2526835B2 (en) | Duplex synchronous control system of programmable controller |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 188414 Country of ref document: IL |
|
ENP | Entry into the national phase |
Ref document number: 2614330 Country of ref document: CA |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2006786509 Country of ref document: EP |