USRE45753E1 - Semiconductor device including bit line groups - Google Patents
Semiconductor device including bit line groups Download PDFInfo
- Publication number
- USRE45753E1 USRE45753E1 US14/152,842 US201414152842A USRE45753E US RE45753 E1 USRE45753 E1 US RE45753E1 US 201414152842 A US201414152842 A US 201414152842A US RE45753 E USRE45753 E US RE45753E
- Authority
- US
- United States
- Prior art keywords
- bit lines
- bit line
- group
- bit
- lines
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/18—Bit line organisation; Bit line lay-out
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/005—Transfer gates, i.e. gates coupling the sense amplifier output to data lines, I/O lines or global bit lines
Definitions
- the present invention relates to a semiconductor device, and specifically relates to a semiconductor memory including hierarchized bit lines.
- the art related to the present invention includes a semiconductor memory device disclosed in Japanese Patent Laid-Open No. 2008-71384.
- a semiconductor memory device disclosed in Japanese Patent Laid-Open No. 2008-71384.
- a plurality of bit lines are provided for one read/write amplifier, and a bit line selected from those bit lines is electrically connected to the read/write amplifier.
- non-selected bit lines adjacent to a selected bit line When a non-selected bit line adjacent to a selected bit line is in a floating state, noise is introduced to the floating non-selected bit line via word lines or the substrate, and the noise introduced to the non-selected bit line may affect the selected bit line.
- non-selected bit lines are clamped (fixed) to a reference potential (normally, ground potential).
- NMOS transistor For clamping means, a technique in which, for example, an NMOS transistor is provided between each bit line and a reference potential, and the on/off of this NMOS transistor is controlled using the inverted level of a corresponding bit line selection signal may be employed.
- fixing means requires provision of an inverter for inverting the level of a bit line selection signal to each bit line, resulting in an increase in the number of components constituting the circuit.
- a semiconductor device that includes: a first read/write amplifier; a second read/write amplifier; a first group of bit lines belonging to the first read/write amplifier; a second group of bit lines belonging to the second read/write amplifier and mixed with the first group of bit lines; a selection circuit designating one of the first group of bit lines and one of the second group of bit lines respectively to a first selected bit line and a second selected bit line in parallel to each other while designating remaining ones of the first group of bit lines and remaining ones of the second group of bit lines respectively to first non-selected bit lines and second non-selected bit lines, and a control circuit supplying a reference potential to at least one of the first non-selected bit lines, which is adjacent to the first selected bit line, and to at least one of the second non-selected bit lines, which is adjacent to the second selected bit line, and bringing at least one of remaining ones of the first and second non-selected bit lines into a floating state.
- bit line control configuration a bit line adjacent to a selected bit line is clamped to a reference potential, and thus, it is possible to suppress noise from word lines or the substrate that affects a selected bit line via non-selected bit lines.
- the above bit line control configuration cannot be provided by a circuit provided with an inverter for each bit line.
- the above bit line control configuration can be provided by, for example, a circuit such as one in which column selection signals for controlling the column switches provided for the respective bit lines are ORed or NORed, and the bit lines are clamped based on the OR or NOR.
- Such a circuit has a smaller number of components compared to a circuit provided with an inverter for each bit line.
- a semiconductor device that includes: a plurality of first bit lines; a plurality of second bit lines mixed with the first bit lines; a first read/write amplifier; a second read/write amplifier; a plurality of first column switches each provided between a corresponding one of the first bit lines and the first read/write amplifier, one of the first column switches being rendered conductive in response to a set of column selection signals to electrically connect an associated one of the first bit lines to the first read/write amplifier as a first selected bit line; a plurality of second column switches each provided between a corresponding one of the second bit lines and the second read/write amplifier, one of the second column switches being rendered conductive in response to the set of column selection signals to electrically connect an associated one of the second bit lines to the second read/write amplifier as a second selected bit line; a plurality of bit line control switches each connected between a corresponding one of the first and second bit lines and a reference potential point; and a logic gate responding to a part of the set of column selection signals other than
- the present invention enables provision of a highly-stable, low-cost semiconductor memory that enables noise suppression.
- FIG. 1 is a block diagram illustrating a configuration of a main part of a semiconductor memory according to a first embodiment of the present invention
- FIG. 2 is a circuit diagram illustrating an example of memory cell MC using a phase-change element
- FIG. 3 is a circuit diagram illustrating an example of a column switch
- FIG. 4 is a circuit diagram illustrating another example of a column switch
- FIG. 5 is a circuit diagram illustrating still another example of a column switch
- FIG. 6A is a circuit diagram illustrating an example of a signal generation circuit that supplies a bit line control signal to bit line control signal line Yod in the semiconductor memory illustrated in FIG. 1 ;
- FIG. 6B is a circuit diagram illustrating an example of a signal generation circuit that supplies a bit line control signal to bit line control signal line Yev in the semiconductor memory illustrated in FIG. 1 ;
- FIG. 7 is a block diagram illustrating a configuration of a main part of a semiconductor memory according to a second embodiment of the present invention.
- FIG. 8 is a block diagram illustrating a configuration of a main part of a semiconductor memory according to the third embodiment of the present invention.
- FIG. 9A is a circuit diagram illustrating an example of a signal generation circuit that supplies a bit line control signal to bit line control signal line Yb 0 in the semiconductor memory illustrated in FIG. 8 ;
- FIG. 9B is a circuit diagram illustrating an example of a signal generation circuit that supplies a bit line control signal to bit line control signal line Yb 1 in the semiconductor memory illustrated in FIG. 8 ;
- FIG. 9C is a circuit diagram illustrating an example of a signal generation circuit that supplies a bit line control signal to bit line control signal line Yb 2 in the semiconductor memory illustrated in FIG. 8 ;
- FIG. 9D is a circuit diagram illustrating an example of a signal generation circuit that supplies a bit line control signal to bit line control signal line Yb 3 in the semiconductor memory illustrated in FIG. 8 .
- a semiconductor device includes: a plurality of word lines WL 00 to WL 0n arranged in parallel, a plurality of bit lines BL 00 to BL 07 and BL 10 to BL 17 arranged in parallel in such a manner that they intersect with word lines WL 00 to WL 0n ; and a plurality of memory cells MC arranged in the respective intersections of word lines WL 00 to WL 0n and bit lines BL 00 to BL 07 and BL 10 to BL 17 .
- Bit lines BL 00 to BL 07 are connected to read/write amplifier 10 via column switches CS 00 to CS 07 .
- Bit lines BL 10 to BL 17 are connected to read/write amplifier 11 via column switches CS 10 to CS 17 .
- Read/write amplifiers 10 and 11 are arranged on opposite sides of a memory cell array part in which the plurality of memory cells MC are arranged in a matrix.
- Bit lines BL 00 to BL 07 and bit lines BL 10 to BL 17 are arranged two by two alternately. In other words, they are arranged in the following order from one side: bit lines BL 00 and BL 01 , bit lines BL 10 and BL 11 , bit lines BL 02 and BL 03 , bit lines BL 12 and BL 13 , bit lines BL 04 and BL 05 , bit lines BL 14 and BL 15 , bit lines BL 06 and BL 07 , and bit lines BL 16 and BL 17 .
- Memory cell MC includes a resistive element whose resistance value varies according to stored data, and whose current following therein is different in a selected state.
- resistive element include phase-change elements.
- a phase-change element changes from a crystalline state to an amorphous state and vice versa (phase change). Normally, a crystalline state exhibits a resistance value lower than an amorphous state.
- phase-change element include those using a GST (GeSbTe) alloy.
- FIG. 2 illustrates an example of memory cell MC using a phase-change element.
- Memory cell MC includes phase-change element GST and NMOS transistor Q MC .
- One of two terminals corresponding to the source and drain of NMOS transistor Q MC is connected to bit line BL via phase-change element GST, and the other terminal is connected to a grounding line.
- the gate of NMOS transistor Q MC is connected to word line WL. When word line WL becomes an active level, NMOS transistor Q MC becomes conductive, electrically connecting the bit line to the grounding line.
- an element that stores “1” or “0” using the difference in threshold voltages of a transistor, such as flash memory, can be used.
- each of column switch CS 00 to CS 07 and CS 10 to CS 17 becomes conductive when a corresponding selection signal from eight column selection signal lines Y j0 to Y j7 exhibits an active level.
- FIG. 3 illustrates an example of a column switch.
- This column switch includes NMOS transistor Q CS-1 .
- One of two terminals corresponding to the source and drain of NMOS transistor Q CS-1 is connected to global bit line GB, and the other terminal is connected to bit line BL.
- Global bit line GB is a global bit line connected to this column switch, from among global bit lines GB 00 and GB 10 .
- Bit line BL is a bit line connected to this column switch, from among bit lines BL 00 to BL 07 and BL 10 to BL 17 .
- the gate of NMOS transistor Q CS-1 is connected to a corresponding selection signal line from among column selection signal lines Y j0 to Y j7 .
- the gate of NMOS transistor Q CS-1 is connected to column selection signal line Y j0 . This is an example of connection when the column switch illustrated in FIG. 3 is applied to column switches CS 00 and CS 10 .
- NMOS transistor Q CS-1 when column selection signal line Y j0 becomes an active level, NMOS transistor Q CS-1 becomes conductive, electrically connecting bit line BL to global bit line GB.
- the active level is a normal selection level or boosted level.
- bit line BL is bit line BL 00
- global bit line GB is global bit line GB 00
- bit line BL is bit line BL 10
- global bit line GB is global bit line GB 10
- the symbols of the bit line, global bit line and column selection signal line connected to the respective terminals (source, drain and gate) of NMOS transistor Q CS-1 are replaced with the symbols of the corresponding bit line, global bit line and column selection signal line, respectively.
- the above column switch does not require an inverter circuit that generates a reversed-phase signal since it includes an NMOS transistor only. Accordingly, the area requiring formation of a column switch can be reduced.
- FIG. 4 illustrates another example of a column switch.
- This column switch is a self-boost circuit, and includes two NMOS transistors Q CS-2 and Q CS-3 .
- One of two terminals corresponding to the source and drain of NMOS transistor Q CS-2 is connected to a corresponding selection signal line from among column selection signal lines Y j0 to Y j7 , and the other terminal is connected to the gate of NMOS transistor Q CS-3 .
- NMOS transistor Q CS-2 is supplied with power-supply voltage V DD .
- One of two terminals corresponding to the source and drain of NMOS transistor Q CS-3 is connected to global bit line GB, and the other terminal is connected to bit line BL.
- Global bit line GB is a global bit line connected to this column switch, from among global bit lines GB 00 and GB 10 .
- Bit line BL is a bit line connected to this column switch, from among bit lines BL 00 to BL 07 and BL 10 to BL 17 .
- NMOS transistor Q CS-3 is connected to column selection signal line Y j0 via NMOS transistor Q CS-2 .
- the gate of NMOS transistor Q CS-2 is supplied with power-supply voltage V DD
- the gate of NMOS transistor Q CS-3 is charged to have a potential (V PP ⁇ V th ) obtained by subtracting threshold voltage V th of the NMOS transistor from voltage V PP obtained by boosting power-supply voltage V DD .
- bit line BL attains a write voltage level
- the gate potential of NMOS transistor Q CS-3 rises to a value obtained by adding the potential of bit line BL to the potential (V PP ⁇ V th ).
- a self-boost circuit in which a current drive force for NMOS transistor Q CS-3 is secured by raising the supply voltage of the gate is formed.
- the above configuration using a self-boost circuit also does not require an inverter circuit that generates a reversed-phase signal since it includes an NMOS transistor only. Accordingly, the area requiring formation of a column switch can be reduced.
- FIG. 5 illustrates still another example of a column switch.
- This column switch is a CMOS-type switch including inverter I CS .
- NMOS transistor Q CS-4 and PMOS transistor Q CS-5 One of two terminals corresponding to the source and drain of NMOS transistor Q CS-4 is connected to global bit line GB, and the other terminal is connected to bit line BL.
- Global bit line GB is a global bit line connected to this column switch, from among global bit lines GB 00 and GB 10 .
- Bit line BL is a bit line connected to this column switch, from among bit lines BL 00 to BL 07 and BL 10 to BL 17 .
- NMOS transistor Q CS-4 is connected to a corresponding selection signal line from among column selection signal lines Y j0 to Y j7 .
- This corresponding selection signal line is connected to the gate of PMOS transistor Q CS-5 via inverter I CS .
- the corresponding selection signal line is column selection signal line Y j0 . This is an example of a connection when the column switch illustrated in FIG. 5 is applied to column switches CS 00 and CS 10 .
- the column switch illustrated in FIG. 5 can provide a bit line selection operation as does the column switch illustrated in FIG. 3 .
- the column switch illustrated in FIG. 5 is applied to column switches CS 01 to CS 07 and CS 11 to CS 17 , the symbols of the bit line, global bit line and column selection signal line connected to each of NMOS transistor Q CS-4 and PMOS transistor Q CS-5 are replaced with the symbols of the corresponding bit line, global bit line and column selection signal line, respectively.
- the above column switch cannot provide an area reduction effect such as the effect that can be provided by the column switches illustrated in FIGS. and 4 , but can reduce power consumption because of employing a CMOS structure.
- bit line BL 00 is connected via NMOS transistor BQ 00 to the grounding line, which is a reference potential, on the column switch CS 00 side.
- bit lines BL 01 to BL 07 are also connected via NMOS transistors BQ 01 to BQ 07 to the grounding line, which is a reference potential, on the column switch CS 00 side.
- bit line BL 10 is connected via NMOS transistor BQ 10 to the grounding line, which is a reference potential, on the column switch CS 10 .
- bit lines BL 11 to BL 17 are also connected via NMOS transistors BQ 11 to BQ 17 to the grounding line, which is a reference potential, on the column switch CS 10 side.
- Two bit line control signal lines Yod and Yev are respectively arranged on the opposite sides of the memory cell array part.
- the gates of NMOS transistors BQ 00 , BQ 02 , BQ 04 and BQ 06 are connected in common to bit line control signal line Yod on the read/write amplifier 10 side, and the gates of NMOS transistors BQ 01 , BQ 03 , BQ 05 and BQ 07 are connected in common to bit line control signal line Yev on the read/write amplifier 10 side.
- NMOS transistors BQ 10 , BQ 12 , BQ 14 and BQ 16 are connected in common to bit line control signal line Yod on the read/write amplifier 11 side, and the gates of NMOS transistors Q 11 , BQ 13 , BQ 15 and BQ 17 are connected in common to bit line control signal line Yev on the read/write amplifier 11 side.
- An output signal from a first signal generation circuit is supplied to bit line control signal line Yod as a bit line control signal.
- the first signal generation circuit receives column selection signals from the column selection signal lines connected to the column switches provided to the bit lines located in odd positions, and when any of these column selection signals exhibits a selection level (active level), generates an output signal exhibiting an active level.
- FIG. 6A illustrates an OR circuit that supplies a bit line control signal to bit line control signal line Yod, as an example of the first signal generation circuit.
- This OR receives column selection signals from the odd-numbered column selection signal lines Y j1 , Y j3 , Y j5 and Y j7 as inputs, and ORs these inputs.
- An output signal from this OR circuit is supplied to bit line control signal line Yod as a bit line control signal.
- the column selection signals from column selection signal lines Y j1 , Y j3 , Y j5 and Y j7 are signals for selecting an odd-numbered bit line (i.e., bit line in an even position).
- the output signal from the OR circuit exhibits an active level.
- both bit line control signal lines Yod on the read/write amplifier 10 side and the read/write amplifier 11 side exhibit an active level.
- bit line control signal line Yod on the read/write amplifier 10 side exhibits an active level
- the even-numbered NMOS transistors BQ 00 , BQ 02 , BQ 04 and BQ 06 become conductive.
- the even-numbered bit lines BL 00 , BL 02 , BL 04 and BL 06 i.e., bit lines located in odd positions from the bit line BL 00 side
- bit lines BL 00 to BL 07 are electrically connected to the grounding line.
- bit line control signal line Yod on the read/write amplifier 11 side exhibits an active level
- the even-numbered NMOS transistors BQ 10 , BQ 12 , BQ 14 and BQ 16 become conductive.
- bit lines BL 10 , BL 12 , BL 14 and BL 16 are electrically connected to the grounding line.
- An output signal from a second signal generation circuit is supplied to bit line control signal line Yev as a bit line control signal.
- the second signal generation circuit receives column selection signals from the column selection signal lines connected to the column switches provided to the bit lines located in even positions, and when any of these column selection signals exhibits a selection level (active level), generates an output signal exhibiting an active level.
- FIG. 6B illustrates an OR circuit that supplies a bit line control signal to bit line control signal line Yev, as an example of the second signal generation circuit.
- This OR circuit receives column selection signals from the even-numbered column selection signal lines Y j0 , Y j2 , Y j4 and Y j6 as inputs, and ORs these inputs. An output signal from this OR circuit is supplied to bit line control signal line Yev as a bit line control signal.
- the column selection signals from column selection signal lines Y j0 , Y j2 , Y j4 and Y j6 are signals for selecting an even-numbered bit line (i.e., bit line in an odd position).
- the output signal from the OR circuit exhibits an active level.
- both bit line control signal lines Yev on the read/write amplifier 10 side and the read/write amplifier 11 side exhibit an active level.
- bit line control signal line Yev on the read/write amplifier 10 side exhibits an active level
- the odd-numbered NMOS transistors BQ 01 , BQ 03 , BQ 05 and BQ 07 become conductive.
- the odd-numbered bit lines BL 01 , BL 03 , BL 05 and BL 07 i.e., bit lines located in even positions from the BL 00 side
- bit line control signal line Yev on the read/write amplifier 11 side exhibits an active level
- the odd-numbered NMOS transistors BQ 11 , BQ 13 , BQ 15 and BQ 17 become conductive.
- bit lines BL 11 , BL 13 , BL 15 and BL 17 are electrically connected to the grounding line.
- bit lines BL 00 to BL 07 when any one of column selection signal lines Y j0 to Y j7 exhibit an active level, one bit line in a first bit line group (bit lines BL 00 to BL 07 ) and one bit line in a second bit line group (bit lines BL 10 to BL 17 ) are selected in parallel, and the bit lines adjacent to these selected bit lines are clamped to a reference potential. Also, at least one of the remaining non-selected bit lines is in a floating state.
- column switches CS 03 and CS 13 become conductive, and both bit line control signal lines Yod on the read/write amplifier 10 side and the read/write amplifier 11 side exhibit an active level.
- bit line BL 03 When column switch CS 03 becomes conductive, bit line BL 03 is electrically connected to read/write amplifier 10 via global bit line GB 00 . Similarly, when column switch CS 13 becomes conductive, bit line BL 13 is electrically connected to read/write amplifier 11 via global bit line GB 10 .
- bit line control signal line Yod on the read/write amplifier 10 side exhibits an active level
- NMOS transistors BQ 00 , BQ 02 , BQ 04 and BQ 06 become conductive, and bit lines BL 00 , BL 02 , BL 04 and BL 06 are electrically connected to the grounding line.
- bit line control signal line Yod on the read/write amplifier 11 side exhibits an active level
- NMOS transistors BQ 10 , BQ 12 , BQ 14 and BQ 16 become conductive, and bit lines BL 10 , BL 12 , BL 14 and BL 16 are electrically connected to the grounding line.
- bit line control signal line Yev exhibits an inactive level
- bit lines BL 01 , BL 03 , BL 05 , BL 07 , BL 11 , BL 13 , BL 15 and BL 17 are in a floating state.
- transistors BQ (more specifically, NMOS transistors BQ 00 to BQ 07 and BQ 10 to BQ 17 ) for clamping bit lines to a reference potential are controlled.
- bit line control signal line Yod which is an OR of column selection signals for selecting a bit line located in an odd position
- bit line control signal line Yev is an OR of column selection signals for selecting a bit line located in an even position
- the non-selected bit lines adjacent to the selected bit lines are clamped to a reference potential, and thus, it is possible to suppress noise from the word lines or the substrate affecting the selected bit lines via the non-selected bit lines.
- first and second bit line control signals can be formed by the respective logic circuits (OR circuits).
- OR circuits logic circuits
- a circuit necessary for controlling the transistors for clamping can be formed by two OR circuits.
- the number of circuit components in this case is smaller than that of the case where an inverter is provided for each bit line. Accordingly, cost reduction and downsizing of a memory can be provided.
- bit lines In the configuration illustrated in FIG. 1 , the number and arrangement of memory cells, column switches, transistors and bit lines are arbitrarily changed. However, the arrangement and selection procedure of bit lines should be determined so as to ensure that non-selected bit lines adjacent to a selected bit line are clamped to a reference potential.
- a semiconductor memory includes four sets of the configuration illustrated in FIG. 1 , and all the sets share word lines.
- word lines and memory cells MC are not illustrated.
- Column switches are denoted by switch symbols, and transistors BQ for clamping bit lines to a reference potential are denoted by circle symbols. From among the circle symbols, a black circle denotes a conductive state and a white circuit denotes a non-conductive state.
- column switches CS in each of the sets select bit lines based on column selection signal lines Y j0 to Y j7 .
- NMOS transistors BQ 00 , BQ 02 , BQ 04 and BQ 06 on the read/write amplifier 10 side and NMOS transistors BQ 10 , BQ 12 , BQ 14 and BQ 16 on the read/write amplifier 11 side are controlled via bit line control signal Yod, which is an OR of column selection signal lines Y j1 , Y j3 , Y j5 and Y j7 .
- NMOS transistors BQ 01 , BQ 03 , BQ 05 and BQ 07 on the read/write amplifier 10 side and NMOS transistors BQ 11 , BQ 13 , BQ 15 and BQ 17 on the read/write amplifier 11 side are controlled via bit line control signal Yev, which is an OR of column selection signal lines Y j0 , Y j2 , Y j4 and Y j6 . Consequently, an operation similar to that of the first embodiment is provided.
- FIG. 7 illustrates a connection state when column selection signal line Y j2 exhibits an active level.
- the third bit line BL bit line BL 02 in FIG. 1
- column switch CS column switch CS 02 in FIG. 1
- the third bit line BL bit line BL 12 in FIG. 1
- column switch CS column switch CS 12 in FIG. 1
- the non-selected bit lines adjacent to the selected bit lines are clamped to a reference potential, and thus, it is possible to suppress noise from the word lines or the substrate affecting the selected bit lines via the non-selected bit lines.
- First and second bit line control signals can be formed by logic circuits (OR circuits), respectively, and in addition, the first and second bit line control signals are shared by all the sets.
- the number of components in this case is smaller than that of the case where each set includes a configuration provided with an inverter for each bit line. Accordingly, it is possible to provide an advantage in cost reduction and downsizing of memory.
- the number and arrangement of memory cells, column switches, transistors and bit lines can be arbitrarily determined.
- the number of sets is not limited to four. The number of sets may be greater than or equal to one.
- the arrangement and selection procedure of bit lines should be determined so as to ensure that non-selected bit lines adjacent to a selected bit line are clamped to a reference potential.
- FIG. 8 is a block diagram illustrating a configuration of a main part of a semiconductor memory according to the third embodiment of the present invention.
- word lines and memory cells MC are not illustrated.
- column switches are denoted by switch symbols, and transistors BQ for clamping are denoted by circle symbols.
- a black circle denotes a conductive state, and a white circle denotes a non-conductive state.
- bit line control signal lines and transistors BQ for clamping, bit line selection operation and bit line clamping operation are different from those in the second embodiment.
- the rest of the configuration is basically the same as that in the second embodiment.
- a detailed description will be given on the structures that are different from those in the second embodiment, and a detailed description of the same structures will be omitted.
- bit line control signal lines Yod and Yev instead of two bit line control signal lines Yod and Yev, four bit line control signal lines Yb 0 to Yb 3 are provided, and bit line control signals for controlling transistors BQ for clamping (NMOS transistors BQ 00 to BQ 07 and BQ 10 to BQ 17 in FIG. 1 ) are generated via bit line control signal lines Yb 0 to Yb 3 .
- bit lines BL are arranged in the order of BL 00 , BL 10 , BL 01 , BL 11 , BL 02 , BL 12 , BL 03 , BL 13 , BL 04 , BL 14 , BL 05 , BL 15 , BL 06 , BL 16 , BL 07 and BL 17 .
- column switches CS are controlled so that bit lines are selected in the order of BL 00 , BL 01 , BL 02 , BL 03 , BL 04 , BL 05 , BL 06 and BL 07 according to the active level states of column selection signal lines Y J0 to Y J7 .
- column switches CS are controlled so that bit lines are selected in the order of BL 04 , BL 05 , BL 06 , BL 07 , BL 00 , BL 01 , BL 02 and BL 03 according to the active level states of column selection signal lines Y J0 to Y J7 .
- bit lines processed on the read/write amplifier 10 side and the bit lines processed on the read/write amplifier 11 side are alternately arranged, and thus, four bit line control signal lines Yb 0 to Yb 3 are used.
- a signal generation circuit is connected to each of bit line control signal lines Yb 0 to Yb 3 .
- An output signal from each signal generation circuit is supplied to a corresponding bit line control signal line from among bit line control signal line Yb 0 to Yb 3 , as a bit line control signal.
- Each signal generation circuit receives column selection signals from column selection signal lines connected to the column switches provided to the respective bit lines in the bit line group (partial bit line group) connected to the corresponding bit line control signal line, and when all of these column selection signals exhibit a non-selection level (inactive level), generates an output signal exhibiting an active level.
- FIG. 9A illustrates a NOR circuit, which is an example of a signal generation circuit that supplies a bit line control signal to bit line control signal line Yb 0 .
- This NOR circuit receives column selection signals from column selection signal lines Y j0 and Y j1 as inputs, and NORs these inputs. An output signal from this NOR circuit is supplied to bit line control signal line Yb 0 as a bit line control signal.
- column switch CS to which bit line BL 00 is connected (column switch CS 00 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j0
- column switch CS to which bit line BL 01 is connected (column switch CS 01 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j1
- column switch CS to which bit line BL 04 is connected (column switch CS 04 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j0
- column switch CS to which bit line BL 05 is connected (column switch CS 05 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j1 .
- NMOS transistors QB connected to bit lines BL 00 and BL 01 on the read/write amplifier 10 side NMOS transistors QB 00 and QB 01 in FIG. 1
- NMOS transistors QB connected to bit lines BL 04 and BL 05 on the read/write amplifier 11 side are all in a non-conductive state.
- NMOS transistors QB 00 and QB 01 on the read/write amplifier 10 and NMOS transistors QB 04 and QB 05 on the read/write amplifier 11 side are all in a conductive state.
- FIG. 9B illustrates a NOR circuit, which is an example of a signal generation circuit that supplies a bit line control signal to bit line control signal line Yb 1 .
- This NOR circuit receives column selection signals from column selection signal lines Y j2 and Y j3 as inputs, and NORs these inputs. An output signal from this NOR circuit is supplied to bit line control signal line Yb 1 as a bit line control signal.
- column switch CS to which bit line BL 02 is connected (column switch CS 02 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j2
- column switch CS to which bit line BL 03 is connected (column switch CS 03 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j3
- column switch CS to which bit line BL 06 is connected (column switch CS 06 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j2
- column switch CS to which bit line BL 07 is connected (column switch CS 07 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j3 .
- NMOS transistors QB connected to bit lines BL 02 and BL 03 on the read/write amplifier 10 side NMOS transistors QB 02 and QB 03 in FIG. 1
- NMOS transistors QB connected to bit lines BL 06 and BL 07 on the read/write amplifier 11 side NMOS transistors QB 06 and QB 07 in FIG. 1
- NMOS transistors QB 02 and QB 03 on the read/write amplifier 10 side and NMOS transistors QB 06 and QB 07 on the read/write amplifier 11 side are all in a conductive state.
- FIG. 9C illustrates a NOR circuit, which is an example of a signal generation circuit that supplies a bit line control signal to bit line control signal line Yb 2 .
- This NOR circuit receives column selection signals from column selection signal lines Y j4 and Y j5 as inputs, and NORs these inputs. An output signal from this NOR circuit is supplied to bit line control signal line Yb 2 as a bit line control signal.
- column switch CS to which bit line BL 04 is connected (column switch CS 04 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j4
- column switch CS to which bit line BL 05 is connected (column switch CS 05 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j5 .
- column switch CS to which bit line BL 00 is connected (column switch CS 00 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j4
- column switch CS to which bit line BL 01 is connected (column switch CS 01 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j5 .
- NMOS transistors QB connected to bit lines BL 04 and BL 05 on the read/write amplifier 10 side NMOS transistors QB 04 and QB 05 in FIG. 1
- NMOS transistors QB connected to bit lines BL 00 and BL 01 on the read/write amplifier 11 side are all in a non-conductive state.
- NMOS transistors QB 04 and QB 05 on the read/write amplifier 10 side and NMOS transistors QB 00 and QB 01 on the read/write amplifier 11 side are all in a conductive state.
- FIG. 9D illustrates a NOR circuit, which is an example of a signal generation circuit that supplies a bit line control signal to bit line control signal line Yb 3 .
- This NOR circuit receives column selection signals from column selection signal lines Y j6 and Y j7 as inputs, and NORs these inputs. An output signal from this NOR circuit is supplied to bit line control signal line Yb 3 as a bit line control signal.
- column switch CS to which bit line BL 06 is connected (column switch CS 06 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j6
- column switch CS to which bit line BL 07 is connected (column switch CS 07 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j7
- column switch CS to which bit line BL 02 is connected (column switch CS 02 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j6
- column switch CS to which bit line BL 03 is connected (column switch CS 03 in FIG. 1 ) is controlled according to the signal level of column selection signal line Y j7 .
- NMOS transistors QB connected to bit lines BL 06 and BL 07 on the read/write amplifier 10 side NMOS transistor QB 06 and QB 07 in FIG. 1
- NMOS transistors QB connected to bit lines BL 02 and BL 03 on the read/write amplifier 11 side NMOS transistors QB 02 and QB 03 in FIG. 1
- NMOS transistors QB 06 and QB 07 on the read/write amplifier 10 side and NMOS transistors QB 02 and QB 03 on the read/write amplifier 11 side are all in a conductive state.
- column switches CS 02 and CS 14 become conductive.
- both bit line control signal lines Yb 1 on the read/write amplifier 10 side and read/write amplifier 11 side exhibit an inactive level.
- the other bit line control signal lines Yb 0 , Yb 2 and Yb 3 all exhibit an active level.
- bit line BL 02 is electrically connected to read/write amplifier 10 via global bit line GB 00 .
- bit line control signal lines Yb 0 , Yb 2 and Yb 3 exhibit an active level while bit line control signal line Yb 1 exhibits an inactive level
- NMOS transistors BQ 00 , BQ 01 , BQ 04 , BQ 05 , BQ 06 and BQ 07 become conductive while NMOS transistors BQ 02 and BQ 03 become non-conductive.
- each of bit lines BL 00 , BL 01 , BL 04 , BL 05 , BL 06 and BL 07 is electrically connected to a grounding line.
- bit line BL 03 is in a floating state.
- bit line BL 14 is electrically connected to read/write amplifier 11 via global bit line GB 10 .
- bit line control signal lines Yb 0 , Yb 2 and Yb 3 exhibit an active level while bit line control signal line Yb 1 exhibits an inactive level
- NMOS transistors BQ 10 , BQ 11 , BQ 12 , BQ 13 , BQ 14 and BQ 15 become conductive while NMOS transistors BQ 16 and BQ 17 become non-conductive.
- each of bit lines BL 10 , BL 11 , BL 12 , BL 13 , BL 14 and BL 15 is electrically connected to the grounding line.
- bit line BL 17 is in a floating state.
- one bit line in the first bit line group on the read/write amplifier 10 side and one bit line in the second bit line group on the read/write amplifier 11 side are selected in parallel, and the bit lines adjacent to these selected bit lines are clamped to a reference potential while at least one of the remaining non-selected bit lines is in a floating state.
- This operation as in the first and second embodiments, enables suppressing noise from the word lines or from the substrate that affects the selected bit lines via the non-selected bit lines.
- bit line control signals for controlling transistors for clamping bit lines to a reference potential are generated by four NOR circuits.
- the number of circuit components in this case is smaller than that of the case where an inverter is provided for each bit line. Accordingly, cost reduction and downsizing of memory can be provided.
- the number and arrangements of memory cells, column switches, transistors and bit lines can be arbitrarily determined.
- the number of sets is not limited to four: The number of sets is more than or equal to one.
- the arrangement and selection procedure of bit lines should be determined so as to ensure that non-selected bit lines adjacent to a selected bit line are clamped to a reference potential.
- transistors that are included in memory cells transistors that are included in column switches and transistors for clamping are N-type transistors, these transistors may be P-type transistors.
- a semiconductor memory includes: a first read/write amplifier; a second read/write amplifier; a first group of bit lines selectively connected to the first read/write amplifier; and a second group of bit lines selectively connected to the second read/write amplifier.
- the bit lines in the first bit line group and the bit lines in the second bit line group are alternately arranged by a fixed number.
- One bit line is selected from each of the first and second bit line groups in parallel, and a non-selected bit line adjacent to the selected bit line is clamped to a reference potential while at least one of the remaining non-selected bit lines in each of the first and second bit line groups is in a floating state.
- the first and second read/write amplifiers respectively correspond to read/write amplifiers 10 and 11 described in the embodiments.
- the semiconductor memory may be configured so as to include column switch means for receiving, as an input, a column selection signal for individually designating a plurality of bit lines included in each of the first and second bit line groups, and selecting a bit line designated by the column selection signal from each of the first and second bit line groups; and clamping means for individually clamping bit lines in the first and second bit line groups to the reference potential, wherein the first and second bit line groups each include a plurality of partial bit line groups each including a fixed number of bit lines, and the clamping means renders a partial bit line group including the bit line designated by the column selection signal in a floating state, and clamps a remaining partial bit line group to the reference potential.
- the column switch means corresponds to column switches CS 00 to CS 07 and CS 10 to CS 17 in each of the embodiments.
- the clamping means corresponds to NMOS transistors BQ 00 to BQ 07 and BQ 10 to BQ 17 in each of the embodiments.
- the column selection signal corresponds to column selection signal lines Y j0 to Y j7 in each of the embodiments.
- a semiconductor memory includes: a plurality of first bit lines; a plurality of second bit lines arranged among the first bit lines in a mixed manner; a first read/write amplifier; a second read/write amplifier; a plurality of first column switches each provided between a corresponding first bit line from among the plurality of first bit lines and the first read/write amplifier, each of the first column switches being brought into conduction by a corresponding column selection signal from among a plurality of column selection signals, selecting one from among the plurality of first bit lines and connecting the first bit line to the first read/write amplifier; a plurality of second column switches each provided between a corresponding second bit line from among the plurality of second bit lines and the second read/write amplifier, each of the second column switches being brought into conduction by a corresponding column selection signal from among the plurality of column selection signals, selecting one from among the plurality of second bit lines and connecting the second bit line to the second read/write amplifier; a plurality of bit line control switches each connected between a corresponding bit
- the first and second read/write amplifiers, the plurality of first column switches, the plurality of second column switches, the plurality of bit line control switches correspond respectively to read/write amplifiers 10 and 11 , column switches CS 00 to CS 07 and CS 10 to CS 17 , NMOS transistors BQ 00 to BQ 07 and BQ 10 to BQ 17 described in each of the embodiments.
- the logic gate corresponds to a signal generation circuit described in each of the embodiments (the OR circuits illustrated in FIGS. 6A and 6B or the NOR circuits illustrated in FIGS. 9A to 9D ).
- the effect of noise on selected bit lines can be suppressed, and the number of circuit components can be made to be smaller than that of a circuit provided with an inverter for each bit line. Accordingly, a highly-stable, low-cost semiconductor memory can be provided.
- the present invention can be applied to the entire range of semiconductor memories including hierarchized bit lines.
Landscapes
- Read Only Memory (AREA)
- Dram (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
Claims (37)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/152,842 USRE45753E1 (en) | 2008-12-01 | 2014-01-10 | Semiconductor device including bit line groups |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008306130A JP5675046B2 (en) | 2008-12-01 | 2008-12-01 | Semiconductor memory and bit line control method |
JP2008-306130 | 2008-12-01 | ||
US12/628,835 US8094483B2 (en) | 2008-12-01 | 2009-12-01 | Semiconductor device including bit line groups |
US14/152,842 USRE45753E1 (en) | 2008-12-01 | 2014-01-10 | Semiconductor device including bit line groups |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/628,835 Reissue US8094483B2 (en) | 2008-12-01 | 2009-12-01 | Semiconductor device including bit line groups |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE45753E1 true USRE45753E1 (en) | 2015-10-13 |
Family
ID=42222677
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/628,835 Ceased US8094483B2 (en) | 2008-12-01 | 2009-12-01 | Semiconductor device including bit line groups |
US14/152,842 Active 2030-05-28 USRE45753E1 (en) | 2008-12-01 | 2014-01-10 | Semiconductor device including bit line groups |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/628,835 Ceased US8094483B2 (en) | 2008-12-01 | 2009-12-01 | Semiconductor device including bit line groups |
Country Status (2)
Country | Link |
---|---|
US (2) | US8094483B2 (en) |
JP (1) | JP5675046B2 (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2012203936A (en) | 2011-03-24 | 2012-10-22 | Toshiba Corp | Semiconductor memory device |
JP5662304B2 (en) * | 2011-11-18 | 2015-01-28 | 株式会社東芝 | Semiconductor memory device |
US10832778B1 (en) * | 2019-06-28 | 2020-11-10 | Sandisk Technologies Llc | Negative voltage wordline methods and systems |
Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH04276393A (en) | 1991-03-04 | 1992-10-01 | Toshiba Corp | Non-volatile semiconductor memory |
US6608772B2 (en) * | 2001-01-17 | 2003-08-19 | Mitsubishi Denki Kabushiki Kaisha | Low-power semiconductor memory device |
US20030174533A1 (en) * | 2002-03-04 | 2003-09-18 | Munehiro Ito | Dynamic random access memory (DRAM) and method of operating the same |
US6768686B2 (en) * | 2000-03-13 | 2004-07-27 | Infineon Technologies Ag | Read/write amplifier for a DRAM memory cell, and DRAM memory |
US6778445B2 (en) * | 2002-08-09 | 2004-08-17 | Renesas Technology Corp. | Pipeline nonvolatile memory device with multi-bit parallel read and write suitable for cache memory. |
US7283407B2 (en) * | 2004-01-29 | 2007-10-16 | Sharp Kabushiki Kaisha | Semiconductor memory device |
JP2008071384A (en) | 2006-09-12 | 2008-03-27 | Elpida Memory Inc | Semiconductor storage device |
US7463536B2 (en) * | 2006-07-31 | 2008-12-09 | Sandisk 3D Llc | Memory array incorporating two data busses for memory array block selection |
US20090097337A1 (en) * | 2007-10-15 | 2009-04-16 | Kabushiki Kaisha Toshiba | Semiconductor stroage device |
US7626858B2 (en) * | 2006-06-09 | 2009-12-01 | Qimonda North America Corp. | Integrated circuit having a precharging circuit |
US7738291B2 (en) * | 2007-03-12 | 2010-06-15 | Micron Technology, Inc. | Memory page boosting method, device and system |
US7830699B2 (en) * | 2006-04-12 | 2010-11-09 | Samsung Electronics Co., Ltd. | Resistance variable memory device reducing word line voltage |
-
2008
- 2008-12-01 JP JP2008306130A patent/JP5675046B2/en not_active Expired - Fee Related
-
2009
- 2009-12-01 US US12/628,835 patent/US8094483B2/en not_active Ceased
-
2014
- 2014-01-10 US US14/152,842 patent/USRE45753E1/en active Active
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH04276393A (en) | 1991-03-04 | 1992-10-01 | Toshiba Corp | Non-volatile semiconductor memory |
US6768686B2 (en) * | 2000-03-13 | 2004-07-27 | Infineon Technologies Ag | Read/write amplifier for a DRAM memory cell, and DRAM memory |
US6608772B2 (en) * | 2001-01-17 | 2003-08-19 | Mitsubishi Denki Kabushiki Kaisha | Low-power semiconductor memory device |
US20030174533A1 (en) * | 2002-03-04 | 2003-09-18 | Munehiro Ito | Dynamic random access memory (DRAM) and method of operating the same |
US6778445B2 (en) * | 2002-08-09 | 2004-08-17 | Renesas Technology Corp. | Pipeline nonvolatile memory device with multi-bit parallel read and write suitable for cache memory. |
US7283407B2 (en) * | 2004-01-29 | 2007-10-16 | Sharp Kabushiki Kaisha | Semiconductor memory device |
US7830699B2 (en) * | 2006-04-12 | 2010-11-09 | Samsung Electronics Co., Ltd. | Resistance variable memory device reducing word line voltage |
US7626858B2 (en) * | 2006-06-09 | 2009-12-01 | Qimonda North America Corp. | Integrated circuit having a precharging circuit |
US7463536B2 (en) * | 2006-07-31 | 2008-12-09 | Sandisk 3D Llc | Memory array incorporating two data busses for memory array block selection |
JP2008071384A (en) | 2006-09-12 | 2008-03-27 | Elpida Memory Inc | Semiconductor storage device |
US7738291B2 (en) * | 2007-03-12 | 2010-06-15 | Micron Technology, Inc. | Memory page boosting method, device and system |
US20090097337A1 (en) * | 2007-10-15 | 2009-04-16 | Kabushiki Kaisha Toshiba | Semiconductor stroage device |
Also Published As
Publication number | Publication date |
---|---|
US20100135063A1 (en) | 2010-06-03 |
JP5675046B2 (en) | 2015-02-25 |
JP2010129161A (en) | 2010-06-10 |
US8094483B2 (en) | 2012-01-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7042765B2 (en) | Memory bit line segment isolation | |
US20070041242A1 (en) | Nonvolatile memory cell, storage device and nonvolatile logic circuit | |
US6477091B2 (en) | Method, apparatus, and system to enhance negative voltage switching | |
US9129685B2 (en) | Word-line driver for memory | |
US10818368B2 (en) | Level shifter circuit having two-domain level shifting capability | |
JP2004220740A (en) | Ferroelectric storage device | |
US10373675B2 (en) | Semiconductor storage device | |
KR100640651B1 (en) | Word line driver | |
KR20190103008A (en) | Level shifter and semiconductor device | |
USRE45753E1 (en) | Semiconductor device including bit line groups | |
US20130242641A1 (en) | Semiconductor device | |
TW459230B (en) | Static RAM having word line driving circuitry shared by all the memory cells provided therein | |
US10360958B2 (en) | Dual power rail cascode driver | |
US8873312B2 (en) | Decoder circuit of semiconductor storage device | |
JP4649260B2 (en) | Semiconductor memory device | |
KR101654418B1 (en) | Memory device with a common source line masking circuit | |
EP1797566A1 (en) | Integrated circuit with memory cells comprising a programmable resistor and method for addressing memory cells comprising a programmable resistor | |
US8780667B2 (en) | Semiconductor memory device | |
JP4872976B2 (en) | Ferroelectric memory device | |
US7554863B2 (en) | Voltage control circuit and semiconductor device having the voltage control circuit | |
US9659648B2 (en) | Semiconductor memory device including switches for selectively turning on bit lines | |
KR20010054893A (en) | Row Decoder in Nonvolatile Memory Device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: PS5 LUXCO S.A.R.L., LUXEMBOURG Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PS4 LUXCO S.A.R.L.;REEL/FRAME:039818/0506 Effective date: 20130829 Owner name: LONGITUDE SEMICONDUCTOR S.A.R.L., LUXEMBOURG Free format text: CHANGE OF NAME;ASSIGNOR:PS5 LUXCO S.A.R.L.;REEL/FRAME:039793/0880 Effective date: 20131112 |
|
AS | Assignment |
Owner name: LONGITUDE LICENSING LIMITED, IRELAND Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LONGITUDE SEMICONDUCTOR S.A.R.L.;REEL/FRAME:046865/0667 Effective date: 20180731 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |