US7982531B2 - Reference voltage generating circuit and power supply device using the same - Google Patents
Reference voltage generating circuit and power supply device using the same Download PDFInfo
- Publication number
- US7982531B2 US7982531B2 US11/915,440 US91544007A US7982531B2 US 7982531 B2 US7982531 B2 US 7982531B2 US 91544007 A US91544007 A US 91544007A US 7982531 B2 US7982531 B2 US 7982531B2
- Authority
- US
- United States
- Prior art keywords
- mosfets
- reference voltage
- mosfet
- generating circuit
- voltage generating
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
- 238000001514 detection method Methods 0.000 claims description 9
- 238000010586 diagram Methods 0.000 description 18
- 230000014759 maintenance of location Effects 0.000 description 10
- 238000005468 ion implantation Methods 0.000 description 5
- 238000012545 processing Methods 0.000 description 5
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 3
- 238000005259 measurement Methods 0.000 description 3
- 229910052698 phosphorus Inorganic materials 0.000 description 3
- 239000011574 phosphorus Substances 0.000 description 3
- 238000007796 conventional method Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000002474 experimental method Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 239000000758 substrate Substances 0.000 description 2
- 230000000052 comparative effect Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F3/00—Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
- G05F3/02—Regulating voltage or current
- G05F3/08—Regulating voltage or current wherein the variable is dc
- G05F3/10—Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics
- G05F3/16—Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices
- G05F3/20—Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations
- G05F3/24—Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations wherein the transistors are of the field-effect type only
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/0883—Combination of depletion and enhancement field effect transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/34—DC amplifiers in which all stages are DC-coupled
Definitions
- the present invention generally relates to a reference voltage generating circuit of a MOS type, CMOS type, or operational-amplifier type used alone or as a part of another semiconductor device, and a device such as a power supply device including the reference voltage generating circuit.
- a known conventional reference voltage generating circuit uses, as the constant current source, a depletion-mode metal-oxide semiconductor field-effect transistor (MOSFET) in which the gate and the source are connected (see, for example, patent document 1).
- MOSFET metal-oxide semiconductor field-effect transistor
- FIG. 11A the gate and the source of a depletion-mode MOSFET Q 21 are connected so that it functions as a constant current source.
- An enhancement-mode MOSFET Q 22 in which the gate and the drain are connected, is connected in series with the depletion-mode MOSFET Q 21 so that it operates with a constant current supplied from the depletion-mode MOSFET Q 21 , and a voltage appearing at the enhancement-mode MOSFET Q 22 is output as a reference voltage Vref.
- the depletion-mode MOSFET Q 21 and the enhancement-mode MOSFET Q 22 are both N-channel MOSFETS.
- the reference voltage Vref equals the difference between a threshold voltage Vt_d of the depletion-mode MOSFET Q 21 and a threshold voltage Vt_e of the enhancement-mode MOSFET Q 22 .
- FIG. 11B is a graph showing the relationship between Vgs and (Ids) 1/2 of the depletion-mode MOSFET Q 21 and the enhancement-mode MOSFET Q 22 (Vgs indicates a voltage between the gate and the source, and Ids indicates a drain current).
- Vgs indicates a voltage between the gate and the source
- Ids indicates a drain current.
- the drain voltage is in the saturation region and the conductance factors (K) of the depletion-mode MOSFET Q 21 and the enhancement-mode MOSFET Q 22 are the same.
- FIG. 12A shows another exemplary reference voltage generating circuit.
- the exemplary reference voltage generating circuit is a 3-transistor reference voltage generating circuit including a depletion-mode MOSFET Q 23 and two enhancement-mode MOSFETs Q 24 and Q 25 having different threshold voltages.
- the depletion-mode MOSFET Q 23 is a constant current source where the gate and the source are connected as in the case of the depletion-mode MOSFET Q 21 shown in FIG. 11A .
- a threshold voltage Vt_el of the enhancement-mode MOSFET Q 24 is lower than a threshold voltage Vt_eh of the enhancement-mode MOSFET Q 25 .
- the difference between the threshold voltage Vt_el and the threshold voltage Vt_eh is output as the reference voltage Vref.
- FIG. 12B is a graph showing the relationship between Vgs and (Ids) 1/2 of the depletion-mode MOSFET Q 23 and the enhancement-mode MOSFETs Q 24 and Q 25 .
- the drain voltage is in the saturation region and the conductance factors (K) of the depletion-mode MOSFET Q 23 and the enhancement-mode MOSFETs Q 24 and Q 25 are the same. Since Vgs of the depletion-mode MOSFET Q 23 is fixed at 0 V, the depletion-mode MOSFET Q 23 conducts a constant current Iconst as shown in FIG. 12B .
- a reference voltage generating circuit including MOSFETs each having a floating gate and a control gate (see, for example, patent document 2).
- MOSFETs each having a floating gate and a control gate
- two N-channel MOSFETs are connected in series.
- One of the two N-channel MOSFETs is configured as a depletion-mode MOSFET by injecting holes into the floating gate.
- the other one of the two N-channel MOSFETs is configured as an enhancement-mode MOSFET by injecting electrons into the floating gate.
- the two N-channel MOSFETs are configured to have different threshold voltages.
- an operational-amplifier type reference voltage generating circuit including MOSFETs one of which has a floating gate and a control gate (see, for example, patent document 3).
- a reference voltage generating circuit disclosed in patent document 3 is implemented as an operational amplifier including a differential input stage made up of a pair of MOSFETs in which operational amplifier an output terminal is connected to a negative input terminal.
- One of the pair of MOSFETs includes a floating gate and a control gate.
- the threshold voltages of the pair of MOSFETs are made different by injecting electric charges into the floating gate of one of the pair of MOSFETs.
- the disclosed reference voltage generating circuit is configured to output the difference between the threshold voltages of the pair of MOSFETs as an offset voltage.
- Patent document 1 Japanese Patent Publication No. 4-65546
- Patent document 2 Japanese Patent Application Publication No. 2002-368107
- Patent document 3 Japanese Patent Application Publication No. 5-119859
- a disadvantage of a conventional reference voltage generating circuit including MOSFETs, each or one of which includes a floating gate and a control gate, is that the threshold voltages of the MOSFETs change over time in accordance with the decrease (discharge) or increase of electric charges in the floating gate. This, in turn, causes the output voltage from the conventional reference voltage generating circuit to change.
- the threshold voltages of MOSFETs are determined by the channel doping levels
- the impurity profiles of channels (hereafter called channel profiles) of the MOSFETs become different.
- temperature characteristics of the threshold voltages and mobility of the MOSFETs also become slightly different. Therefore, such a conventional method has limitations in terms of improving the temperature characteristics of a reference voltage to be output.
- a reference voltage generating circuit and a power supply device including the reference voltage generating circuit, configured to reduce the change over time in the threshold voltages of MOSFETs of the reference voltage generating circuit and thereby to reduce the change over time in the reference voltage to be output from the reference voltage generating circuit.
- a reference voltage generating circuit for generating a reference voltage includes MOSFETs connected to each other; wherein at least one of the MOSFETs includes a control gate and a floating gate that is made hole-rich or discharged by ultraviolet irradiation; and the reference voltage generating circuit is configured to output the difference between threshold voltages of a pair of the MOSFETs as the reference voltage.
- FIG. 1 is a graph showing exemplary retention characteristics of MOSFETs each including a floating gate
- FIG. 2A is a circuit diagram illustrating a first exemplary reference voltage generating circuit according to an embodiment of the present invention
- FIG. 2B is a graph showing the relationship between Vgs and (Ids) 1/2 of MOSFETs in the first exemplary reference voltage generating circuit
- FIGS. 3A through 3E are graphs showing temperature dependence of reference voltages Vref output from an exemplary reference voltage generating circuit according to an embodiment of the present invention and a conventional reference voltage generating circuit;
- FIG. 4A is a circuit diagram illustrating a second exemplary reference voltage generating circuit according to another embodiment of the present invention.
- FIG. 4B is a graph showing the relationship between Vgs and (Ids) 1/2 of MOSFETs in the second exemplary reference voltage generating circuit
- FIG. 5A is a circuit diagram illustrating a third exemplary reference voltage generating circuit according to another embodiment of the present invention.
- FIG. 5B is a graph showing the relationship between Vgs and (Ids) 1/2 of MOSFETs in the third exemplary reference voltage generating circuit
- FIG. 6A is a circuit diagram illustrating a fourth exemplary reference voltage generating circuit according to another embodiment of the present invention.
- FIG. 6B is a graph showing the relationship between Vgs and (Ids) 1/2 of MOSFETs in the fourth exemplary reference voltage generating circuit
- FIG. 7 is a circuit diagram illustrating a fifth exemplary reference voltage generating circuit according to still another embodiment of the present invention.
- FIG. 8 is a simplified circuit diagram illustrating the fifth exemplary reference voltage generating circuit
- FIG. 9 is a circuit diagram illustrating an exemplary power supply device according to an embodiment of the present invention.
- FIG. 10 is a circuit diagram illustrating another exemplary power supply device according to an embodiment of the present invention.
- FIG. 11A is a circuit diagram illustrating a conventional reference voltage generating circuit
- FIG. 11B is a graph showing the relationship between Vgs and (Ids) 1/2 of MOSFETs in the conventional exemplary reference voltage generating circuit
- FIG. 12A is a circuit diagram illustrating another conventional reference voltage generating circuit.
- FIG. 12B is a graph showing the relationship between Vgs and (Ids) 1/2 of MOSFETs in the another conventional reference voltage generating circuit.
- a term “hole-rich” or “hole-rich state” indicates a state where holes are injected into a floating gate and is used in contrast to where no electric charge is present in the floating gate (the floating gate is discharged by ultraviolet irradiation). Also, a term “electron-rich” or “electron-rich state” indicates a state where electrons are injected into a floating gate and is used in contrast to where no electric charge is present in the floating gate (the floating gate is discharged by ultraviolet irradiation).
- the present inventors have discovered that the retention characteristics (charge retention characteristics) of a MOSFET are better when the floating gate is hole-rich than when the floating gate is electron-rich.
- FIG. 1 is a graph showing exemplary results of measuring the retention characteristics of MOSFETs each including a floating gate.
- the vertical axis indicates threshold voltages (in volts) and the horizontal axis indicates time elapsed (in hours).
- N-channel MOSFETs were used.
- the initial threshold voltage which is the threshold voltage when there is no electric charge in the floating gate (after the floating gate is discharged by ultraviolet irradiation), of the N-channel MOSFETs was 0 V.
- Two MOSFETs indicated by ⁇ were prepared by doping the floating gates by phosphorus (P) ion implantation at 15 KeV.
- One of the MOSFETs ⁇ was made hole-rich by injecting holes (removing electrons) (threshold voltage is around ⁇ 1.0 V) and the other one was made electron-rich by injecting electrons (threshold voltage is around 7.0 V).
- Two MOSFETs indicated by ⁇ were prepared by doping the floating gates by phosphorus (P) ion implantation at 20 KeV.
- One of the MOSFETs ⁇ was made hole-rich (threshold voltage is around ⁇ 1.0 V) and the other one was made electron-rich (threshold voltage is around 7.0 V). After injecting electric charges, the four MOSFETs were heated at 250° C.
- two MOSFETs indicated by Ref and used as comparative examples were prepared in a similar manner (the floating gates were doped by phosphorus (P) ion implantation at 15 KeV) as MOSFETs ⁇ except that they were not heated.
- MOSFETs Ref were not heat processed, their threshold voltages do not fluctuate much.
- the retention characteristics of the MOSFETs ( ⁇ , ⁇ ) with hole-rich floating gates were substantially the same as those of the MOSFETs Ref and were better than those of the MOSFETs ( ⁇ , ⁇ ) with electron-rich floating gates.
- 512 MOSFETs having substantially the same structure were arranged in an array of 32 rows and 16 columns.
- the floating gates of all of the 512 MOSFETs were made hole-rich.
- the threshold voltages of the MOSFETs were set at a predetermined value. After heating the MOSFETs (at 250° C., for 24 hours), the threshold voltages of the MOSFETs were measured and a standard deviation a of differences between the measured threshold voltages of adjacent pairs of the MOSFETs were obtained.
- the average initial threshold voltage of the MOSFETs was ⁇ 0.3 V and the threshold voltage of the MOSFETs after injecting holes was ⁇ 2.0 V.
- This experiment was performed three times and the obtained standard deviations ⁇ were 1.0 mV, 1.6 mV, and 2.2 mV, respectively.
- FIG. 2A is a circuit diagram illustrating a first exemplary reference voltage generating circuit according to an embodiment of the present invention.
- FIG. 2B is a graph showing the relationship between Vgs and (Ids) 1/2 of MOSFETs in the first exemplary reference voltage generating circuit (on the assumption that the drain voltage is in the saturation region).
- the MOSFETs Q 1 and Q 2 in FIGS. 2A and 2B indicate N-channel MOSFETs each having a floating gate and a control gate.
- the MOSFETs Q 1 and Q 2 have substantially the same structure and substantially the same channel profile. This means either channel doping is not performed on the MOSFETs Q 1 and Q 2 (the channel doping level is 0), or the channel doping levels of the MOSFETs Q 1 and Q 2 are substantially the same.
- the MOSFETs Q 1 and Q 2 have an enhancement-mode threshold voltage of, for example, 1.0 V as the initial threshold voltage (the threshold voltage after the floating gates are discharged by ultraviolet irradiation).
- the MOSFET Q 1 is configured as a depletion-mode MOSFET with a threshold voltage of ⁇ 0.3 V by injecting holes into the floating gate.
- the gate and the source of the MOSFET Q 1 are connected.
- the MOSFET Q 2 is configured as an enhancement-mode MOSFET with a threshold voltage of 0.8 V by injecting holes into the floating gate.
- the number of holes injected into the floating gate of the MOSFET Q 2 is fewer than that injected into the floating gate of the MOSFET Q 1 .
- the gate and the drain of the MOSFET Q 2 are connected.
- the drain of the MOSFET Q 1 is connected to a power supply (Vcc), the source of the MOSFET Q 2 is grounded, and the drain of the MOSFET Q 2 is connected to the source of the MOSFET Q 1 .
- the MOSFETs Q 1 and Q 2 are connected in series between a power supply potential and ground potential. With this configuration, the MOSFET Q 2 operates with a constant current from the MOSFET Q 1 and a voltage appearing at the MOSFET Q 2 is output as a reference voltage.
- the floating gates of the MOSFETs Q 1 and Q 2 are made hole-rich. This configuration makes it possible to improve the retention characteristics (charge retention characteristics) of the MOSFETs Q 1 and Q 2 and thereby to reduce the change over time in the threshold voltages of the MOSFETs Q 1 and Q 2 . This, in turn, makes it possible to reduce the change over time in the reference voltage Vref to be output.
- each of the MOSFETs Q 1 and Q 2 includes a floating gate and a control gate.
- This configuration makes it possible to determine the threshold voltages of the MOSFETs Q 1 and Q 2 by injecting holes into the floating gates and thereby to obtain a desired reference voltage Vref.
- this embodiment eliminates the need to determine the threshold voltage of a MOSFET by ion implantation during wafer processing as in the case of a conventional technology.
- this embodiment makes it possible to make the configurations, including the channel profiles, of the MOSFET Q 1 and Q 2 substantially the same. This, in turn, reduces wafer processing variations and the variation in temperature characteristics of MOSFETs and thereby makes it possible to provide a reference voltage generating circuit that can output a stable reference voltage.
- the floating gate of the enhancement-mode MOSFET Q 2 may be discharged by ultraviolet irradiation.
- FIGS. 3A through 3E are graphs showing temperature dependence of reference voltages Vref output from an exemplary reference voltage generating circuit according to an embodiment of the present invention and a conventional reference voltage generating circuit.
- the vertical axis indicates output reference voltages (V)
- the horizontal axis indicates temperatures (° C.)
- Typical indicates a typical fluctuation
- Fast indicates an upper maximum fluctuation
- Slow indicates a lower maximum fluctuation.
- FIG. 5A shows the temperature dependence of the output reference voltage Vref of the exemplary reference voltage generating circuit
- FIG. 3B shows that of a conventional reference voltage generating circuit
- FIG. 3C shows Typical in FIG. 3B in more detail
- FIG. 3D shows Slow in FIG. 3B in more detail
- FIG. 3E shows Fast in FIG. 3B in more detail.
- the configuration of the exemplary reference voltage generating circuit used in the measurement shown in FIG. 3A was substantially the same as that shown in FIG. 2 .
- the channel length of two N-channel MOSFETs used in the exemplary reference voltage generating circuit was 300 ⁇ m, the channel width was 20 ⁇ m, and the initial threshold voltage was 0.8 V.
- One of the N-channel MOSFETs was configured as a depletion-mode MOSFET with a threshold voltage of ⁇ 0.88 V and the other one was configured as an enhancement-mode MOSFET with a threshold voltage of 0.8 V by injecting holes into the floating gates.
- the exemplary reference voltage generating circuit was configured to output a reference voltage Vref of 1.68 V at 25° C.
- the configuration of the conventional reference voltage generating circuit used in the measurement shown in FIG. 3B was substantially the same as that shown in FIG. 11A .
- Two N-channel MOSFETs, a depletion-mode MOSFET and an enhancement-mode MOSFET, were used in the conventional reference voltage generating circuit.
- the channel length of the depletion-mode MOSFET was 200 ⁇ m
- the channel width was 20 ⁇ m
- the threshold voltage was ⁇ 0.5 V.
- the channel length of the enhancement-mode MOSFET was 65.4 ⁇ m
- the channel width was 20 ⁇ m
- the threshold voltage was 0.8 V.
- the conventional reference voltage generating circuit was configured to output a reference voltage Vref of 1.3 V at 25° C.
- the temperature dependence of Typical was 0.28 ppm (parts per million)/° C.
- that of Fast was 0.35 ppm/° C.
- that of Slow was 0.22 ppm/° C.
- a reference voltage generating circuit including MOSFETs having hole-rich floating gates can output a stable reference voltage without being much influenced by temperature change.
- each of the MOSFETs Q 1 and Q 2 includes a floating gate.
- a configuration where only one of two MOSFETs includes a floating gate is also possible.
- the floating gate in one of the two MOSFETs is made hole-rich.
- the one of the two MOSFETs may be a depletion-mode N-channel MOSFET having a threshold voltage that is attained by lowering a depletion-mode initial threshold voltage by injecting holes.
- FIG. 4A is a circuit diagram illustrating a second exemplary reference voltage generating circuit according to another embodiment of the present invention.
- FIG. 4B is a graph showing the relationship between Vgs and (Ids) 1/2 of MOSFETs in the second exemplary reference voltage generating circuit (on the assumption that the drain voltage is in the saturation region).
- MOSFETs Q 3 , Q 4 , and Q 5 are N-channel MOSFETs each having a floating gate and a control gate.
- the MOSFETs Q 3 , Q 4 , and Q 5 have substantially the same channel profile. This means either channel doping is not performed on the MOSFETs Q 3 , Q 4 , and Q 5 , or the channel doping levels of the MOSFETs Q 3 , Q 4 , and Q 5 are substantially the same.
- the thicknesses of the gate insulating films, the channel lengths, and the channel widths of the MOSFETs Q 3 , Q 4 , and Q 5 are substantially the same. In other words, the MOSFETs Q 3 , Q 4 , and Q 5 have substantially the same structure.
- the gate and the source of the MOSFET Q 3 are connected, and its drain is connected to a power supply (Vcc).
- the MOSFETs Q 4 and Q 5 are connected in series and the gates of the MOSFETs Q 4 and Q 5 are connected to the drain of the MOSFET Q 4 .
- the drain of the MOSFET Q 4 is connected to the source of the MOSFET Q 3 .
- the source of the MOSFET Q 5 is grounded.
- the MOSFETs Q 3 , Q 4 , and Q 5 have an enhancement-mode threshold voltage as the initial threshold voltage.
- the MOSFET Q 3 is configured as a depletion-mode MOSFET by injecting holes.
- the MOSFET Q 4 is configured as an enhancement-mode MOSFET having a threshold voltage lower than the initial threshold voltage by injecting holes.
- the MOSFET Q 5 is configured as an enhancement-mode MOSFET having a threshold voltage higher than that of the MOSFET Q 4 by injecting holes. The number of holes injected into the MOSFET Q 5 is smaller than that injected into the MOSFET Q 4 .
- the reference voltage Vref can be obtained as the difference between Vo 5 and Vo 4 (Vo 5 ⁇ Vo 4 ).
- the above embodiment makes it possible to determine the threshold voltages of the MOSFETs Q 3 , Q 4 , and Q 5 by injecting holes into the floating gates and thereby makes it possible to obtain a desired reference voltage.
- each of the MOSFETs Q 3 , Q 4 , and Q 5 includes a floating gate.
- a configuration where only one of three MOSFETs includes a floating gate is also possible.
- the floating gate in one of the three MOSFETs is made hole-rich.
- the one of the three MOSFETs may be a depletion-mode N-channel MOSFET having a threshold voltage that is attained by lowering a depletion-mode initial threshold voltage by injecting holes.
- FIG. 5A is a circuit diagram illustrating a third exemplary reference voltage generating circuit according to another embodiment of the present invention.
- FIG. 5B is a graph showing the relationship between Vgs and (Ids) 1/2 of MOSFETs in the third exemplary reference voltage generating circuit.
- MOSFETs Q 6 and Q 7 are P-channel MOSFETs each having a floating gate and a control gate, and have substantially the same structure. Also, the MOSFETs Q 6 and Q 7 have substantially the same channel profile. This means either channel doping is not performed on the MOSFETs Q 6 and Q 7 , or the channel doping levels of the MOSFETs Q 6 and Q 7 are substantially the same.
- the MOSFETs Q 6 and Q 7 have a depletion-mode threshold voltage of, for example, 0.8 V as the initial threshold voltage.
- the MOSFET Q 6 is configured as a depletion-mode MOSFET with a threshold voltage of 0.3 V by injecting holes into the floating gate.
- the gate and the source of the MOSFET Q 6 are connected.
- the MOSFET Q 7 is configured as an enhancement-mode MOSFET with a threshold voltage of ⁇ 0.8 V by injecting holes into the floating gate.
- the number of holes injected into the floating gate of the MOSFET Q 7 is larger than that injected into the floating gate of the MOSFET Q 6 .
- the gate and the drain of the MOSFET Q 7 are connected.
- the drain of the MOSFET Q 6 is connected to a power supply ( ⁇ Vcc), the source of the MOSFET Q 7 is grounded, and the drain of the MOSFET Q 7 is connected to the source of the MOSFET Q 6 .
- the MOSFETs Q 6 and Q 7 are connected in series between a power supply potential and ground potential. With this configuration, the MOSFET Q 7 operates with a constant current from the MOSFET Q 6 and a voltage appearing at the MOSFET Q 7 is output as a reference voltage.
- each of the MOSFETs Q 6 and Q 7 includes a floating gate.
- a configuration where only one of two MOSFETs includes a floating gate is also possible.
- the floating gate in one of the two MOSFETs is made hole-rich.
- the one of the two MOSFETs may be an enhancement-mode P-channel MOSFET having a threshold voltage that is attained by increasing an enhancement-mode initial threshold voltage by injecting holes.
- FIG. 6A is a circuit diagram illustrating a fourth exemplary reference voltage generating circuit according to another embodiment of the present invention.
- FIG. 6B is a graph showing the relationship between Vgs and (Ids) 1/2 of MOSFETs in the fourth exemplary reference voltage generating circuit (on the assumption that the drain voltage is in the saturation region).
- MOSFETs Q 8 , Q 9 , and Q 10 are P-channel MOSFETs each having a floating gate and a control gate. The MOSFETs Q 8 , Q 9 , and Q 10 have substantially the same channel profile.
- channel doping is not performed on the MOSFETs Q 8 , Q 9 , and Q 10 , or the channel doping levels of the MOSFETs Q 8 , Q 9 , and Q 10 are substantially the same.
- the thicknesses of the gate insulating films, the channel lengths, and the channel widths of the MOSFETs Q 8 , Q 9 , and Q 10 are substantially the same. In other words, the MOSFETs Q 8 , Q 9 , and Q 10 have substantially the same structure.
- the gate and the source of the MOSFET Q 8 are connected, and its drain is connected to a power supply ( ⁇ Vcc).
- the MOSFETs Q 9 and Q 10 are connected in series and the gates of the MOSFETs Q 9 and Q 10 are connected to the drain of the MOSFET Q 9 .
- the drain of the MOSFET Q 9 is connected to the source of the MOSFET Q 8 .
- the source of the MOSFET Q 10 is grounded.
- the MOSFETs Q 8 , Q 9 , and Q 10 have a depletion-mode threshold voltage as the initial threshold voltage.
- the MOSFET Q 8 is configured as a depletion-mode MOSFET having a threshold voltage higher than the initial threshold voltage by injecting holes.
- the MOSFET Q 9 is configured as an enhancement-mode MOSFET by injecting holes.
- the MOSFET Q 10 is configured as an enhancement-mode MOSFET having a threshold voltage higher than that of the MOSFET Q 9 by injecting holes. The number of holes injected into the MOSFET Q 10 is larger than that injected into the MOSFET Q 9 .
- the reference voltage Vref can be obtained as the difference between Vo 10 and Vo 9 (Vo 10 ⁇ Vo 9 ).
- This above embodiment makes it possible to determine the threshold voltages of the MOSFETs Q 8 , Q 9 , and Q 10 by injecting holes into the floating gates and thereby to obtain a desired reference voltage Vref.
- each of the MOSFETs Q 8 , Q 9 , and Q 10 includes a floating gate.
- a configuration where only one of three MOSFETs includes a floating gate is also possible.
- the floating gate in one of the three MOSFETs is made hole-rich.
- the one of the three MOSFETs may be an enhancement-mode P-channel MOSFET having a threshold voltage that is attained by increasing an enhancement-mode initial threshold voltage by injecting holes (the absolute value of the current threshold voltage is higher than the initial threshold voltage).
- the source and the substrate of each MOSFET are connected.
- the substrate may be connected to a common ground.
- FIG. 7 is a circuit diagram illustrating a fifth exemplary reference voltage generating circuit according to still another embodiment of the present invention.
- FIG. 8 is a simplified circuit diagram illustrating the fifth exemplary reference voltage generating circuit shown in FIG. 7 .
- the fifth exemplary reference voltage generating circuit is implemented as an operational amplifier 2 including a differential input stage made up of a pair of N-channel MOSFETs Q 11 and Q 12 .
- the MOSFETs Q 11 and Q 12 include a floating gate for each and have substantially the same structure. Also, the MOSFETs Q 11 and Q 12 have substantially the same channel profile. This means either channel doping is not performed on the MOSFETs Q 11 and Q 12 , or the channel doping levels of the MOSFETs Q 11 and Q 12 are substantially the same.
- the MOSFETs Q 11 and Q 12 have an enhancement-mode threshold voltage of, for example, 0.8 V as the initial threshold voltage.
- the threshold voltage of the MOSFET Q 11 is, for example, set at ⁇ 0.3 V by injecting holes into the floating gate.
- the threshold voltage of the MOSFET Q 12 is, for example, set at 0.3 V by injecting holes into the floating gate.
- the number of holes injected into the floating gate of the MOSFET Q 12 is smaller than that injected into the floating gate of the MOSFET Q 11 .
- Q 13 and Q 14 are load transistors made of P-channel MOSFETs and form a current mirror circuit.
- Q 15 is, for example, a constant current source made of an N-channel MOSFET.
- the MOSFETs Q 11 through Q 15 form a differential amplifier circuit.
- the gate electrode of the MOSFET Q 11 functions as an inverting input terminal ( ⁇ ) and the gate electrode of the MOSFET Q 12 functions as a non-inverting input terminal (+) .
- MOSFETs Q 16 and Q 17 form a level shift stage.
- the MOSFET Q 16 is made of a P-channel MOSFET and the MOSFET Q 17 is made of an N-channel MOSFET.
- An output signal from the differential amplifier circuit is output to the outside via the level shift stage.
- the output terminal of the operational amplifier 2 is connected to the inverting input terminal ( ⁇ ) to provide a negative feedback and the non-inverting input terminal (+) is grounded.
- the operational amplifier 2 is configured as a source follower.
- the non-inverting input terminal (+) may be connected to a reference potential other than ground.
- each of the MOSFETs Q 11 and Q 12 constituting the differential input stage includes a floating gate.
- the MOSFETs Q 11 and Q 12 are configured to have different threshold voltages by injecting holes.
- the different threshold voltages generate an offset voltage in the operational amplifier 2 .
- the offset voltage Vos is output from the output terminal as the reference voltage Vref with reference to ground potential to which the non-inverting input terminal (+) is connected.
- the floating gates of the MOSFETs Q 11 and Q 12 are made hole-rich. This configuration makes it possible to improve the retention characteristics of the MOSFETs Q 11 and Q 12 and thereby to reduce the change over time in the threshold voltages of the MOSFETs Q 11 and Q 12 . This, in turn, makes it possible to reduce the change over time in the reference voltage Vref to be output.
- each of the MOSFETs Q 11 and Q 12 includes a floating gate and a control gate.
- This configuration makes it possible to determine the threshold voltages of the MOSFETs Q 11 and Q 12 by injecting holes into the floating gates and thereby to obtain a desired reference voltage Vref.
- this embodiment eliminates the need to determine the threshold voltage of a MOSFET by ion implantation during wafer processing as in the case of a conventional technology.
- this embodiment makes it possible to make the configurations, including the channel profiles, of the MOSFETs Q 11 and Q 12 substantially the same. This, in turn, reduces the wafer processing variation and the variation in temperature characteristics of MOSFETs and thereby makes it possible to provide a reference voltage generating circuit that can output a stable reference voltage.
- N-channel MOSFETs are used as the MOSFETs Q 11 and Q 12 constituting the differential input stage.
- P-channel MOSFETs may be used instead of N-channel MOSFETs to form a differential input stage.
- each of the MOSFETs Q 11 and Q 12 includes a floating gate.
- a configuration where only one of the MOSFETs Q 11 and Q 12 includes a floating gate is also possible.
- the floating gate in one of the MOSFETs Q 11 and Q 12 is made hole-rich.
- both of the floating gates of the MOSFETs Q 11 and Q 12 are made hole-rich in the above embodiment, a configuration where one of the floating gates is made hole-rich and the other one is discharged by ultraviolet irradiation is also possible.
- FIG. 9 is a circuit diagram illustrating an exemplary power supply device including a reference voltage generating circuit according to an embodiment of the present invention.
- the exemplary power supply device is used, for example, in a mobile phone or other mobile devices and includes a detection circuit that detects the drop or rise of a power supply voltage Vcc by comparing the power supply voltage Vcc with a reference voltage Vref.
- FIG. 9 shows an exemplary detection circuit in the exemplary power supply device.
- 4 indicates an operational amplifier.
- a reference voltage generating circuit 6 connected to the inverting input terminal ( ⁇ ) of the operational amplifier 4 provides a reference voltage Vref.
- a power supply voltage from a battery used as a power supply is applied to a power supply terminal Vcc.
- the power supply voltage is reduced by voltage dividing resistors 8 a and 8 b and the reduced voltage is supplied to the non-inverting input terminal (+) of the operational amplifier 4 .
- the reference voltage generating circuit 6 is configured, for example, according to one of the embodiments described above and is supplied with a power supply voltage Vcc from the battery.
- the operational amplifier 4 , the reference voltage generating circuit 6 , and the voltage dividing resistors 8 a and 8 b form the exemplary detection circuit.
- the output signal from the operational amplifier 4 when the power supply voltage of the battery is high and the reduced voltage is higher than the reference voltage Vref, the output signal from the operational amplifier 4 becomes high; and when the power supply voltage of the battery drops and the reduced voltage becomes equal to or lower than the reference voltage Vref, the output signal from the operational amplifier 4 becomes low.
- the output signal from the operational amplifier may be used, for example, to display a message on a mobile device such as a mobile phone to report that the power supply voltage of the battery is lower than a predetermined level.
- a reference voltage generating circuit according to an embodiment of the present invention is able to generate a stable reference voltage without being influenced by temperature change.
- a power supply device may include multiple detection circuits using different reference voltages Vref or having voltage dividing resistors 8 a and 8 b with different voltage dividing ratios.
- the multiple detection circuits detect different voltage levels and thereby make it possible to detect the change in the voltage level of a battery more precisely.
- FIG. 10 is a circuit diagram illustrating an exemplary constant-voltage power supply device including a reference voltage generating circuit according to an embodiment of the present invention.
- a constant-voltage circuit 14 regulates a power supply voltage from a power supply 10 and supplies a constant voltage to a load 12 .
- the constant-voltage circuit 14 includes an input terminal (Vbat) 16 to which the power supply 10 is connected, a reference voltage generating circuit (Vref) 18 , an operational amplifier (OPAMP) 20 , an output transistor (DRV) 22 including P-channel MOSEETs, voltage dividing resistors 24 a and 24 b , and an output terminal (Vout) 26 .
- the output terminal of the operational amplifier 20 is connected to the gate terminal of the output transistor 22 , a reference voltage Vref from the reference voltage generating circuit 18 is applied to the inverting input terminal ( ⁇ ) of the operational amplifier 20 , and a reduced voltage obtained by reducing an output voltage Vout by the voltage dividing resistors 24 a and 24 b is applied to the non-inverting input terminal (+) of the operational amplifier 20 .
- the constant-voltage circuit 14 is configured to control the output voltage Vout so that the reduced voltage matches the reference voltage Vref.
- the reference voltage generating circuit 18 provides a stable reference voltage Vref and thereby makes it possible for the constant-voltage circuit 14 to supply a stable output voltage Vout.
- a reference voltage generating circuit includes two or more MOSFETs connected to each other and a reference voltage is generated by the difference between the threshold voltages of the MOSFETs. At least one of the two or more MOSFETs includes a floating gate and a control gate, and the floating gate(s) is made hole-rich or discharged by ultraviolet irradiation.
- This configuration makes it possible to improve the retention characteristics (charge retention characteristics) of MOSFETs and thereby to reduce the change over time in the threshold voltages of the MOSFETs. This, in turn, makes it possible to reduce the change over time in the reference voltage Vref to be output.
- a MOSFET including a floating gate and a control gate makes it possible to determine the threshold voltage of the MOSFET by the number of holes injected into its floating gate. In other words, the threshold voltage of the MOSFET can be changed after manufacturing. This makes it possible to reduce the time necessary to manufacture a device after the reference voltage level is determined.
- a reference voltage generating circuit includes two or more MOSFETs connected to each other.
- Each of the two or more MOSFETs includes a floating gate and a control gate, and the floating gate is made hole-rich or discharged by ultraviolet irradiation.
- all of the MOSFETs show substantially the same characteristics in terms of change over time in the threshold voltage. In other words, the difference between the threshold voltages of the MOSFETs is substantially the same over time. This, in turn, makes it possible to reduce the change over time in the reference voltage Vref. Also, this configuration makes it possible to reduce the variation in initial threshold voltage of the MOSFETs by injecting holes into the floating gates and thereby to provide a high-precision reference voltage generating circuit.
- a reference voltage generating circuit includes two or more MOSFETs having substantially the same structure.
- Each of the two or more MOSFETs includes a floating gate and a control gate, and the floating gate of at least one of the two or more MOSFETs is discharged by ultraviolet irradiation.
- a reference voltage generating circuit includes MOSFETS.
- the floating gates may be configured in one of the following ways: all of the floating gates are made hole-rich; one or more of the floating gates are made hole-rich and the rest of the floating gates are discharged by ultraviolet irradiation; and all of the floating gates are discharged by ultraviolet irradiation.
- a reference voltage generating circuit includes two or more MOSFETs each including a floating gate and a control gate and having substantially the same channel doping level. This configuration makes it possible to reduce wafer processing variations and temperature dependence of MOSFETs and thereby to provide a high-precision and stable reference voltage generating circuit.
- a reference voltage generating circuit includes two or more N-channel MOSFETs having an enhancement-mode initial threshold voltage.
- each of the N-channel MOSFETs can be configured either as an enhancement-mode MOSFET or a depletion-mode MOSFET by injecting holes.
- a reference voltage generating circuit includes two or more P-channel MOSFETs having a depletion-mode threshold voltage as the initial threshold voltage.
- each of the P-channel MOSFETs can be configured either as an enhancement-mode MOSFET or a depletion-mode MOSFET by injecting holes.
- a reference voltage generating circuit includes two or more MOSFETs connected in series and at least one of the MOSFETs is a depletion-mode MOSFET.
- the gate and the source of the depletion-mode MOSFET are connected to supply a constant current.
- a reference voltage generating circuit is implemented as an operational amplifier including a differential input stage made up of two MOSFETs connected to each other.
- the output terminal of the operational amplifier is connected to its inverting input terminal.
- Still another embodiment of the present invention provides a power supply device including a detection circuit that detects the drop or rise of a power supply voltage by comparing the power supply voltage with a reference voltage.
- the detection circuit includes a reference voltage generating circuit according to an embodiment of the present invention that generates the reference voltage.
- a power supply device with the above configuration can accurately detect the drop or rise of a power supply voltage.
- MOSFETs having substantially the same configuration are connected to each other to generate a reference voltage by the difference between the threshold voltages of the MOSFETs.
- the MOSFETs may have different configurations in terms of channel profiles, thicknesses of gate insulating films, channel lengths, channel widths, materials, and so on.
- P-channel MOSFETs or N-channel MOSFETs are used in a reference voltage generating circuit according to the above embodiments.
- a combination of a P-channel MOSFET(s) and an N-channel MOSFET(s) may also be possible.
- a reference voltage generating circuit may also be applied to devices other than a power supply device.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Nonlinear Science (AREA)
- Electromagnetism (AREA)
- Radar, Positioning & Navigation (AREA)
- Automation & Control Theory (AREA)
- Control Of Electrical Variables (AREA)
- Semiconductor Integrated Circuits (AREA)
- Amplifiers (AREA)
Abstract
Description
absolute value of Vos=|Vth1−Vth2|
Claims (3)
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2006096672 | 2006-03-31 | ||
JP2006-096672 | 2006-03-31 | ||
JP2006301070A JP2007294846A (en) | 2006-03-31 | 2006-11-07 | Reference voltage generating circuit and power supply device using the same |
JP2006-301070 | 2006-11-07 | ||
PCT/JP2007/056534 WO2007116780A1 (en) | 2006-03-31 | 2007-03-20 | Reference voltage generating circuit and power supply device using the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20090146731A1 US20090146731A1 (en) | 2009-06-11 |
US7982531B2 true US7982531B2 (en) | 2011-07-19 |
Family
ID=38581076
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/915,440 Expired - Fee Related US7982531B2 (en) | 2006-03-31 | 2007-03-20 | Reference voltage generating circuit and power supply device using the same |
Country Status (4)
Country | Link |
---|---|
US (1) | US7982531B2 (en) |
JP (1) | JP2007294846A (en) |
KR (1) | KR100940291B1 (en) |
WO (1) | WO2007116780A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110018520A1 (en) * | 2009-07-24 | 2011-01-27 | Takashi Imura | Reference voltage circuit and electronic device |
US9076511B2 (en) | 2013-02-21 | 2015-07-07 | Samsung Electronics Co., Ltd. | Nonvolatile memory device and memory system including the same |
US10444777B2 (en) * | 2018-01-15 | 2019-10-15 | Ablic Inc. | Reverse-current-prevention circuit and power supply circuit |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2010117996A (en) * | 2008-11-14 | 2010-05-27 | Sharp Corp | Constant current circuit, semiconductor device, and electronic device |
JP2013090136A (en) * | 2011-10-18 | 2013-05-13 | Asahi Kasei Electronics Co Ltd | Source follower circuit |
JP5959220B2 (en) * | 2012-02-13 | 2016-08-02 | エスアイアイ・セミコンダクタ株式会社 | Reference voltage generator |
JP6751002B2 (en) * | 2016-10-19 | 2020-09-02 | 旭化成エレクトロニクス株式会社 | Current source |
JP6751013B2 (en) * | 2016-12-27 | 2020-09-02 | 旭化成エレクトロニクス株式会社 | Temperature characteristic adjustment circuit |
US10446567B2 (en) | 2017-03-31 | 2019-10-15 | Asahi Kasei Microdevices Corporation | Nonvolatile storage element and reference voltage generation circuit |
EP3693995A4 (en) | 2017-10-03 | 2020-10-14 | Asahi Kasei Microdevices Corporation | Nonvolatile storage element and analog circuit provided with same |
JP7009033B2 (en) * | 2018-02-06 | 2022-01-25 | エイブリック株式会社 | Reference voltage generator |
Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4400799A (en) * | 1981-09-08 | 1983-08-23 | Intel Corporation | Non-volatile memory cell |
JPH0465546A (en) | 1990-06-29 | 1992-03-02 | Kawamoto Seiki Kk | Method for displaying sizing pick up of warp and display therefor |
JPH05119859A (en) | 1991-10-24 | 1993-05-18 | Sony Corp | Reference voltage generating circuit |
US5339272A (en) * | 1992-12-21 | 1994-08-16 | Intel Corporation | Precision voltage reference |
US5831901A (en) * | 1996-11-08 | 1998-11-03 | Advanced Micro Devices, Inc. | Method of programming a memory cell to contain multiple values |
US6185133B1 (en) * | 1998-06-26 | 2001-02-06 | Amic Technology, Inc. | Flash EPROM using junction hot hole injection for erase |
US6215352B1 (en) * | 1998-01-28 | 2001-04-10 | Nec Corporation | Reference voltage generating circuit with MOS transistors having a floating gate |
JP2002006968A (en) | 2000-06-23 | 2002-01-11 | Ricoh Co Ltd | Reference voltage generating circuit and electric power supply unit |
JP2002110917A (en) | 2000-09-27 | 2002-04-12 | Ricoh Co Ltd | Reference voltage generator circuit, and method for regulating its output and power supply |
US6396739B2 (en) * | 1995-08-01 | 2002-05-28 | Micron Technology, Inc. | Reference voltage generator using flash memory cells |
JP2002368107A (en) | 2001-06-07 | 2002-12-20 | Ricoh Co Ltd | Reference voltage generator circuit and power source using the same |
US6552603B2 (en) * | 2000-06-23 | 2003-04-22 | Ricoh Company Ltd. | Voltage reference generation circuit and power source incorporating such circuit |
US6559710B2 (en) * | 2001-03-01 | 2003-05-06 | Sharp Kabushiki Kaisha | Raised voltage generation circuit |
US7149123B2 (en) * | 2004-04-06 | 2006-12-12 | Catalyst Semiconductor, Inc. | Non-volatile CMOS reference circuit |
US7538378B2 (en) * | 2003-12-31 | 2009-05-26 | Dongbu Hitek Co., Ltd. | Flash memory device and programming and erasing methods therewith |
-
2006
- 2006-11-07 JP JP2006301070A patent/JP2007294846A/en active Pending
-
2007
- 2007-03-20 WO PCT/JP2007/056534 patent/WO2007116780A1/en active Application Filing
- 2007-03-20 KR KR1020077027737A patent/KR100940291B1/en not_active IP Right Cessation
- 2007-03-20 US US11/915,440 patent/US7982531B2/en not_active Expired - Fee Related
Patent Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4400799A (en) * | 1981-09-08 | 1983-08-23 | Intel Corporation | Non-volatile memory cell |
JPH0465546A (en) | 1990-06-29 | 1992-03-02 | Kawamoto Seiki Kk | Method for displaying sizing pick up of warp and display therefor |
JPH05119859A (en) | 1991-10-24 | 1993-05-18 | Sony Corp | Reference voltage generating circuit |
US5339272A (en) * | 1992-12-21 | 1994-08-16 | Intel Corporation | Precision voltage reference |
US6396739B2 (en) * | 1995-08-01 | 2002-05-28 | Micron Technology, Inc. | Reference voltage generator using flash memory cells |
US5831901A (en) * | 1996-11-08 | 1998-11-03 | Advanced Micro Devices, Inc. | Method of programming a memory cell to contain multiple values |
US6215352B1 (en) * | 1998-01-28 | 2001-04-10 | Nec Corporation | Reference voltage generating circuit with MOS transistors having a floating gate |
US6185133B1 (en) * | 1998-06-26 | 2001-02-06 | Amic Technology, Inc. | Flash EPROM using junction hot hole injection for erase |
US6552603B2 (en) * | 2000-06-23 | 2003-04-22 | Ricoh Company Ltd. | Voltage reference generation circuit and power source incorporating such circuit |
JP2002006968A (en) | 2000-06-23 | 2002-01-11 | Ricoh Co Ltd | Reference voltage generating circuit and electric power supply unit |
US6798278B2 (en) * | 2000-06-23 | 2004-09-28 | Ricoh Company, Ltd. | Voltage reference generation circuit and power source incorporating such circuit |
JP2002110917A (en) | 2000-09-27 | 2002-04-12 | Ricoh Co Ltd | Reference voltage generator circuit, and method for regulating its output and power supply |
US6559710B2 (en) * | 2001-03-01 | 2003-05-06 | Sharp Kabushiki Kaisha | Raised voltage generation circuit |
JP2002368107A (en) | 2001-06-07 | 2002-12-20 | Ricoh Co Ltd | Reference voltage generator circuit and power source using the same |
US7538378B2 (en) * | 2003-12-31 | 2009-05-26 | Dongbu Hitek Co., Ltd. | Flash memory device and programming and erasing methods therewith |
US7149123B2 (en) * | 2004-04-06 | 2006-12-12 | Catalyst Semiconductor, Inc. | Non-volatile CMOS reference circuit |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110018520A1 (en) * | 2009-07-24 | 2011-01-27 | Takashi Imura | Reference voltage circuit and electronic device |
US8212545B2 (en) * | 2009-07-24 | 2012-07-03 | Seiko Instruments Inc. | Reference voltage circuit and electronic device |
US9076511B2 (en) | 2013-02-21 | 2015-07-07 | Samsung Electronics Co., Ltd. | Nonvolatile memory device and memory system including the same |
US10444777B2 (en) * | 2018-01-15 | 2019-10-15 | Ablic Inc. | Reverse-current-prevention circuit and power supply circuit |
Also Published As
Publication number | Publication date |
---|---|
US20090146731A1 (en) | 2009-06-11 |
WO2007116780A1 (en) | 2007-10-18 |
JP2007294846A (en) | 2007-11-08 |
KR20080009143A (en) | 2008-01-24 |
KR100940291B1 (en) | 2010-02-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7982531B2 (en) | Reference voltage generating circuit and power supply device using the same | |
US6552603B2 (en) | Voltage reference generation circuit and power source incorporating such circuit | |
US8013588B2 (en) | Reference voltage circuit | |
US7479821B2 (en) | Cascode circuit and semiconductor device | |
TWI480714B (en) | Voltage regulator | |
KR101059901B1 (en) | Constant voltage circuit | |
US8274259B2 (en) | Method and charge-up circuit capable of adjusting charge-up current | |
US9787263B2 (en) | Mismatch correction in differential amplifiers using analog floating gate transistors | |
JP2002368107A (en) | Reference voltage generator circuit and power source using the same | |
US8476967B2 (en) | Constant current circuit and reference voltage circuit | |
US8421435B2 (en) | Power supply voltage controlling circuit for use in subthreshold digital CMOS circuit including minute current generator and controlled output voltage generator circuit | |
US9319013B2 (en) | Operational amplifier input offset correction with transistor threshold voltage adjustment | |
KR20180004268A (en) | Reference voltages | |
CN112787640B (en) | Reference generator using FET devices with different gate operating functions | |
JP4023991B2 (en) | Reference voltage generation circuit and power supply device | |
US7466171B2 (en) | Voltage detection circuit and circuit for generating a trigger flag signal | |
US10103728B1 (en) | Adaptive body biasing in CMOS circuits to extend the input common mode operating range | |
US20190294189A1 (en) | Voltage regulator | |
US7834609B2 (en) | Semiconductor device with compensation current | |
JP2008066649A (en) | Voltage source circuit | |
JP4781863B2 (en) | Temperature detection circuit | |
US10571946B2 (en) | Constant voltage output circuit | |
US20240321878A1 (en) | Reference Voltage Circuit | |
JP4249945B2 (en) | Reference voltage source circuit using field effect transistor | |
US20100090727A1 (en) | Voltage detection circuit and bgr voltage detection circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: RICOH COMPANY, LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YOSHIDA, MASAAKI;NAKANISHI, HIROAKI;REEL/FRAME:020152/0978;SIGNING DATES FROM 20071031 TO 20071101 Owner name: RICOH COMPANY, LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YOSHIDA, MASAAKI;NAKANISHI, HIROAKI;SIGNING DATES FROM 20071031 TO 20071101;REEL/FRAME:020152/0978 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: RICOH ELECTRONIC DEVICES CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RICOH COMPANY, LTD.;REEL/FRAME:035011/0219 Effective date: 20141001 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20190719 |