US20100258866A1 - Method for Forming Shielded Gate Trench FET with Multiple Channels - Google Patents
Method for Forming Shielded Gate Trench FET with Multiple Channels Download PDFInfo
- Publication number
- US20100258866A1 US20100258866A1 US12/823,037 US82303710A US2010258866A1 US 20100258866 A1 US20100258866 A1 US 20100258866A1 US 82303710 A US82303710 A US 82303710A US 2010258866 A1 US2010258866 A1 US 2010258866A1
- Authority
- US
- United States
- Prior art keywords
- well region
- region
- trench
- shield
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 40
- 239000004065 semiconductor Substances 0.000 claims abstract description 23
- 230000005669 field effect Effects 0.000 claims abstract description 4
- 210000000746 body region Anatomy 0.000 claims description 10
- 230000009977 dual effect Effects 0.000 description 19
- 239000000758 substrate Substances 0.000 description 15
- 239000007943 implant Substances 0.000 description 13
- 238000004088 simulation Methods 0.000 description 11
- 230000008569 process Effects 0.000 description 9
- 230000015556 catabolic process Effects 0.000 description 8
- 239000002019 doping agent Substances 0.000 description 8
- 230000006872 improvement Effects 0.000 description 6
- 230000005684 electric field Effects 0.000 description 5
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 5
- 229920005591 polysilicon Polymers 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- 230000003647 oxidation Effects 0.000 description 3
- 238000007254 oxidation reaction Methods 0.000 description 3
- 230000009467 reduction Effects 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- 230000002411 adverse Effects 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 238000007796 conventional method Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 239000005380 borophosphosilicate glass Substances 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 230000003116 impacting effect Effects 0.000 description 1
- 230000001939 inductive effect Effects 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7802—Vertical DMOS transistors, i.e. VDMOS transistors
- H01L29/7813—Vertical DMOS transistors, i.e. VDMOS transistors with trench gate electrode, e.g. UMOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0607—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
- H01L29/0611—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
- H01L29/0615—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
- H01L29/0619—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE] with a supplementary region doped oppositely to or in rectifying contact with the semiconductor containing or contacting region, e.g. guard rings with PN or Schottky junction
- H01L29/0623—Buried supplementary region, e.g. buried guard ring
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1095—Body region, i.e. base region, of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/402—Field plates
- H01L29/407—Recessed field plates, e.g. trench field plates, buried field plates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66674—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/66712—Vertical DMOS transistors, i.e. VDMOS transistors
- H01L29/66734—Vertical DMOS transistors, i.e. VDMOS transistors with a step of recessing the gate electrode, e.g. to form a trench gate electrode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7831—Field effect transistors with field effect produced by an insulated gate with multiple gate structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42364—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity
- H01L29/42368—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity the thickness being non-uniform
Definitions
- the present invention relates in general to semiconductor technology, and more particularly to structures and methods for forming shielded gate trench FETs having multiple channels along each trench sidewall.
- FIG. 1 is a simplified cross-sectional view of a conventional shielded gate trench MOSFET 100 .
- N-type epitaxial layer 102 extends over highly doped n-type substrate 101 .
- Substrate 101 serves as the drain contact region.
- Highly doped n-type source regions 108 and highly doped p-type heavy body regions 106 are formed in p-type well region 104 which is in turn formed in epitaxial layer 102 .
- Trench 110 extends through well region 104 and terminates in the portion of epitaxial layer 102 bounded by well region 104 and substrate 101 , which is commonly referred to as the drift region.
- Trench 110 includes shield electrode 114 below gate electrode 122 .
- Gate electrode 122 is insulated from well region 104 by gate dielectric 120 .
- Shield electrode 114 is insulated from the drift region by shield dielectric 115 .
- Gate and shield electrodes 122 , 114 are insulated from each other by inter-electrode dielectric (IED) layer 116 .
- IED layer 116 must be of sufficient quality and thickness to support the difference in potential that may exist between shield electrode 114 and gate electrode 122 during operation.
- Dielectric cap 124 overlays gate electrode 122 and serves to insulate gate electrode 122 from topside interconnect layer 126 .
- Topside interconnect layer 126 extends over the structure and makes electrical contact with heavy body regions 106 and source regions 108 .
- shield electrode 114 under gate electrode 122 has improved certain performance characteristics of the transistor (such as the breakdown voltage and Cgd), further improvements in these and other electrical and structural characteristics (such as the transistor on-resistance Rdson and unclamped inductive switching UIS characteristic) have been difficult to achieve. This is because, most known techniques for improving certain electrical characteristics of the FET often adversely impact other electrical characteristics or require significant changes to the process technology.
- a field effect transistor includes a pair of trenches extending into a semiconductor region. Each trench includes a first shield electrode in a lower portion of the trench and a gate electrode in an upper portion of the trench over but insulated from the shield electrode.
- First and second well regions of a first conductivity type laterally extend in the semiconductor region between the pair of trenches and abut sidewalls of the pair of trenches. The first and second well regions are vertically spaced from one another by a first drift region of a second conductivity type.
- the gate electrode and the first shield electrode are positioned relative to the first and second well regions such that a channel is formed in each of the first and second well regions when the FET is biased in the on state.
- two separate channels are formed along portions of each trench sidewall where the first and second well regions abut.
- the first well region is laterally directly next to the gate electrode in each trench, and the second well region is laterally directly next to the first shield electrode in each trench.
- the first well region is above the second well region.
- the FET further includes a third well region of the first conductivity type laterally extending in the semiconductor region between the pair of trenches.
- the third well region abuts sidewalls of the pair of trenches, and is vertically spaced from the second well region by a second drift region of the second conductivity type.
- the first well region is above the second well region.
- the FET further includes a third well region of the first conductivity type laterally extending in the semiconductor region between the pair of trenches.
- the third well region abuts sidewalls of the pair of trenches and is vertically spaced from the second well region by a second drift region of the second conductivity type.
- a second shield electrode is disposed in the trench below the first shield electrode. The first and second shield electrodes are insulated from one another.
- a method of forming a FET includes the following steps.
- a pair of trenches extending into a semiconductor region of a first conductivity type is formed.
- a shield electrode is formed in a lower portion of each trench.
- a gate electrode is formed in an upper portion of each trench over but insulated from the shield electrode.
- First and second well regions of a second conductivity type are formed in the semiconductor region between the pair of trenches such that the first and second well regions are vertically spaced from one another and laterally abut sidewalls of the pair of trenches.
- the gate electrode and the first shield electrode are formed relative to the first and second well regions such that a channel is formed in each of the first and second well regions when the FET is biased in the on state.
- the first well region is laterally directly next to the gate electrode in each trench, and the second well region is laterally directly next to the first shield electrode in each trench.
- the method further includes the following steps.
- a shield dielectric lining lower sidewalls and bottom of each trench is formed.
- a gate dielectric lining upper sidewalls of each trench is formed.
- Source regions of the second conductivity type flanking upper sidewalls of each trench are formed.
- a heavy body region of the first conductivity type extending in the first well region is formed.
- the first well region extends over the second well region, and the first region is formed before the second well region.
- the first well region extends over the second well region, and the method further includes the stop of forming a third well region of the first conductivity type in the semiconductor region between the pair of trenches.
- the third well region abuts sidewalls of the pair of trenches and is vertically spaced from the second well region.
- FIG. 1 is a simplified cross-section view of a conventional shielded gate MOSFET
- FIG. 2A is a simplified cross-section view of a dual channel shielded gate MOSFET in accordance with an exemplary embodiment of the invention
- FIG. 2B is an circuit equivalent of the MOSFET in FIG. 2A ;
- FIGS. 3A-3C are simplified cross-section views of various multiple channel shielded gate trench MOSFETs in accordance with exemplary embodiments of the invention.
- FIGS. 4A-4E are simplified cross-section views of a process for fabricating a dual channel shielded gate trench FET in accordance with an exemplary embodiment of the invention.
- FIGS. 5A-5F are simplified cross-section views of another process for fabricating a dual channel shielded gate trench FET in accordance with an exemplary embodiment of the invention.
- FIG. 6 is a plot of simulation results showing the electric field profile along the depth of a dual channel shielded gate FET
- FIG. 7 is a plot of simulation results showing the drain current versus the drain voltage for each of a conventional shielded gate FET and a dual channel shielded gate FET;
- FIG. 8 is a plot of simulation results showing the gate-drain charge Qgd versus the voltage on the shield electrode for a conventional shielded gate FET and a dual channel shielded gate FET;
- FIG. 9 is a plot of simulation results showing the drain-source breakdown voltage BVdss for a conventional shielded gate FET versus a dual channel shielded gate FET.
- shielded gate trench FETs having multiple channels along each trench sidewall and methods of manufacturing the same are described. As will be seen, such FETs substantially improve upon certain performance characteristics of prior art FET structures without sacrificing other performance characteristics of the transistor. These improvements include higher BVdss, lower Rdson, lower gate charge, and improved UIS and snap back characteristic.
- a first exemplary embodiment of the invention will be described with reference to FIG. 2A .
- FIG. 2A is a simplified cross-section view of a dual channel shielded gate power MOSFET in accordance with an exemplary embodiment of the invention.
- a lower drift region 210 extends over a semiconductor substrate 205 a . Both lower drift region 210 and substrate 205 a are n-type.
- a p-type shield well region 215 overlies lower drift region 210 .
- An upper drift region 220 of n-type conductivity overlies shield well region 215 .
- a gate well region 225 of p-type conductivity overlies upper drift region 220 .
- Lower drift region 210 , shield well region 215 , upper drift region 220 and gate well region 225 form a semiconductor stack.
- Trench 230 extends through this semiconductor stack and terminates within lower drift region 210 .
- Highly doped n-type source regions 245 a extend in gate well region 225 and flank upper trench sidewalls.
- Highly doped p-type heavy body region 249 extends in gate well region 249 between adjacent source regions 245 a.
- Trench 230 includes shield dielectric layer 242 (e.g., comprising one or both oxide and nitride layers) lining lower sidewalls and bottom of trench 230 .
- Shield electrode 235 a e.g., comprising doped or undoped polysilicon
- shield dielectric 242 has a thickness in the range of 300-1,000A.
- An inter-electrode dielectric 238 laterally extends over shield electrode 235 a .
- a gate dielectric 244 (e.g., comprising gate oxide) lines the upper trench sidewalls. In one embodiment, gate dielectric 244 and IED 238 are of the same thickness. In another embodiment, IED 238 is thicker than gate dielectric.
- a recessed gate electrode 240 a (e.g., comprising doped or undoped polysilicon) is disposed over IED 238 in an upper portion of trench 230 .
- a topside interconnect layer 248 electrically contacts source regions 245 a and heavy body region 249 .
- a backside interconnect layer 202 electrically contacts the bottom surface of substrate 205 a . In one embodiment, the topside and backside interconnect layers 248 , 249 comprise a metal.
- shielded gate FET 200 is structurally similar in many respects to conventional shielded gate FETs except that an additional well region 215 is embedded in the drift region adjacent to shield electrode 235 a . Because of the proximity of well region 215 to shield electrode 235 a , well region 215 is herein referred to as “shield well region,” and because of the proximity of well region 225 to gate electrode 240 a , well region 225 is herein referred to as the “gate well region.” Shield well region 215 laterally extends the full width of the mesa region and abuts sidewalls of two adjacent trenches, thus breaking up the drift region into an upper drift region 220 and a lower drift region 210 .
- gate terminal 240 b of upper transistor 260 corresponds to gate electrode 240 a , shield electrode 235 a , source regions 245 a and drain region 205 a in FIG. 2A , respectively.
- FIGS. 3A-3C are cross section views of three exemplary variations of the dual channel shielded gate FET in FIG. 2A .
- FET 300 a in FIG. 3A is similar to FET 200 in FIG. 2A except that two shield well regions 315 a 1 , 315 a 2 are embedded in the drift region instead of one. Both shield well regions 315 a 1 , 315 a 2 are directly next to shield electrode 335 a and thus, a channel is formed in each of shield well regions 315 a 1 and 315 a 2 when FET 300 is turned with a positive voltage applied to shield electrode 335 a .
- a total of three channels 317 a 1 , 317 a 2 , 327 are formed along each trench sidewall when FET 300 a is turned on.
- the two shield well regions 315 a 1 , 315 a 2 breakup the drift region into three regions: upper drift region 320 a , middle drift region 313 a , and lower drift region 310 .
- FET 300 b in FIG. 3B is similar to FET 300 a in FIG. 3A except that two shield electrodes 335 b 1 , 335 b 2 are disposed in trench 330 b instead of one.
- Each of the shield electrodes 335 b 1 and 335 b 2 has a corresponding shield well region 315 b 1 , 315 b 2 adjacent thereto.
- an appropriate positive voltage needs to be applied to each shield electrode 335 b 1 and 335 b 2 , respectively.
- shield electrodes 335 b 1 and 335 b 2 are shown being insulated form one another, they can be extended in a dimension into the page and routed up and out of the trench where they can be electrically tied together. Alternatively, shield electrodes 335 b 1 and 335 b 2 can be tied to two different voltage sources.
- FET 300 C in FIG. 3C is similar to FET 300 b in FIG. 2C except that a total of four shield well regions 315 c 11 , 315 c 12 , 315 c 21 , 315 c 22 are embedded in the drift region, two for each of two shield electrodes 335 c 1 , 335 c 2 .
- a total of five channels 317 c 11 , 317 c 12 , 317 c 21 , 317 c 22 , 327 are thus formed when FET 300 C is turned on with proper positive voltages applied to each of the three electrodes 340 , 335 c 2 and 335 c 1 .
- FIGS. 3A-3C many combinations and permutations of shield electrodes and shield well regions are possible, and as such the invention is not limited to the particular combinations shown and described herein.
- FIGS. 4A-4E are cross section views at various stages of a process for forming a dual channel shielded gate trench FET in accordance with an exemplary embodiment of the invention.
- epitaxial region 410 a is formed over semiconductor substrate 405 using known techniques.
- Epitaxial region 410 a and semiconductor substrate 405 may be doped with an n-type dopant, such as, arsenic or phosphorous.
- semiconductor substrate 405 is doped to a concentration in the range of 1 ⁇ 10 19 -1 ⁇ 10 21 cm ⁇ 3
- epitaxial region 410 a is doped to a concentration in the range of 1 ⁇ 10 18 -1 ⁇ 10 19 cm ⁇ 3 .
- trenches 430 are formed in epitaxial region 410 a using known silicon etch techniques. In an alternate embodiment, trenches 430 are etched deeper to terminate within substrate 405 .
- the various regions and layers in trenches 430 are formed using conventional techniques.
- Shield dielectric 442 e.g., comprising one or both oxide and nitride layers
- Shield electrode 435 is formed in a lower portion of each trench 430 using, for example, conventional polysilicon deposition and etch back techniques.
- IED 438 (e.g., comprising thermal oxide and/or deposited oxide) is formed over shield electrode 435 using, for example, conventional thermal oxidation and/or oxide deposition techniques.
- Gate dielectric 444 (e.g., comprising oxide) lining upper trench sidewalls is formed using, for example, known thermal oxidation methods.
- Recessed gate electrode 440 is formed over IED 438 using, for example, conventional polysilicon deposition and etch back methods. While IED 438 is shown to be thicker than gate dielectric 444 , in an alternate embodiment, they are formed simultaneously and thus have the same thickness. If additional shield electrodes are to be formed in trenches 430 (as in FIGS. 3B and 3C ), the above process steps for forming the shield electrode and the IED can be repeated the requisite number of times.
- a first p-type well region 425 (gate well region) is formed in epitaxial layer 410 a by implanting and driving in p-type dopants in accordance with known techniques.
- gate well region 425 may be doped with dopants, such as, Boron to a concentration in the range of 1 ⁇ 10 17 -1 ⁇ 10 18 cm ⁇ 3 .
- a high energy implant of p-type dopants is then carried out to form a second p-type well region 415 (shield well region) deeper in epitaxial layer 410 a directly next to shield electrode 435 using known techniques.
- shield well region 415 may be doped with dopants, such as, Boron to a concentration in the range of 1 ⁇ 10 16 -1 ⁇ 10 18 cm ⁇ 3 .
- the implant parameters for shield well region 435 need to be carefully selected to ensure that shield well region 415 , upon completion of processing, is properly aligned with shield electrode 435 so that a channel can be formed therein when shield electrode 435 is biased in the on state.
- multiple shield well implants with different implant energies may be carried out to form multiple shield well regions, each being directly next to a corresponding shield electrode.
- the implant for forming shield well region 415 is carried out after the implant for gate well region 425 in order to avoid out-diffusion of shield well region 415 during the gate well region 425 drive-in.
- the order of the two implants may be reversed.
- a conventional source implant is carried out to form a highly doped n-type region laterally extending through an upper portion of gate well region 425 and abutting trenches 430 . None of the implants up to this point in the process requires a mask layer, at least in the active region of the die. In one embodiment, a dielectric layer is formed over gate electrodes 440 prior to the three implants.
- Dielectric caps 446 (e.g., comprising BPSG) extending over gate electrodes 440 and laterally overlapping the mesa regions adjacent trenches 430 are formed using known methods. Dielectric caps 446 thus form an opening over a middle portion of the mesa region between adjacent trenches. A conventional silicon etch is carried out to form a recess in the n-type region through the opening formed by dielectric caps 446 . The recess extends to below a bottom surface of the n-type region and into gate well region 425 . The recess thus breaks up the n-type region into two regions, forming source regions 445 .
- a conventional heavy body implant is carried out to form heavy body region 449 in body region 425 through the recess.
- a topside interconnect layer 448 is then formed over the structure using known techniques. Topside interconnect layer 448 extends into the recess to electrically contact source regions 445 and heavy body region 449 .
- a backside interconnect layer 402 is formed on the backside of the wafer to electrically contact substrate 405 . Note that the cell structure in FIG. 4E is typically repeated many times in a die in a closed cell or an open cell configuration.
- FIGS. 5A-5F depict an alternate process for forming a dual channel shielded gate trench FET in accordance with another exemplary embodiment of the invention.
- n-type epitaxial layer 510 a is formed over substrate 505 using known techniques.
- p-type shield well region 515 is formed either by forming a p-type epitaxial layer over n-type epitaxial layer 510 a or by implanting p-type dopants into n-type epitaxial layer 510 a to convert an upper layer of epitaxial layer 510 a to p-type.
- Shield well region 515 may be capped with a thin layer of arsenic doped epi (not shown) to prevent up-diffusion of the dopants in shield well region 514 during subsequent heat cycles.
- n-type drift region 520 is formed by forming an n-type epitaxial layer over shield well region 510 a .
- trenches 530 are formed extending through the various semiconductor layers and terminating within bottom-most drift region 510 b . Alternatively, trenches 530 may be extended deeper to terminate within substrate 505 .
- shield dielectric layer 442 , shield electrode 435 , IED 438 , gate dielectric 444 , and gate electrode 440 may be formed in trenches 530 in a similar manner to those described above in reference to FIG. 4C , and thus will not be described.
- P-type gate well region 525 is formed next by implanting p-type dopants into n-type drift region 520 to thereby convert an upper layer of drift region 520 to p-type.
- dielectric cap 546 , source regions 545 , heavy body region 549 , topside interconnect layer 548 and backside interconnect layer 502 are all formed in a similar manner to those described above in reference to FIG. 4E and thus will be not described.
- the one or more shield electrodes in the trenches may be biased in a number of different ways.
- the one or more shield electrodes may be biased to a constant positive voltage, may be tied to the gate electrode (so that the shield and gate electrodes switch together), or may be tied to a switching voltage independent of the gate voltage.
- the means for biasing of the one or more shield electrodes may be provided externally or generated internally, for example, from available supply voltages. In the embodiments where the shield electrode is biased independent of the gate electrode biasing, some flexibility is obtained in terms of optimizing various structural and electrical features of the FET.
- the shield electrode is switched between 20V (on) and 10V (off). This limits the maximum voltage across IED 238 ( FIG. 2A ) to 10V, thus allowing a relatively thin IED to be formed. Simulation results for this embodiment show a 45% improvement in Rdson, a BVdss of about 30V, and a substantially low gate charge Qg. In another embodiment where gate electrode 240 a is switched between 20V (on) and 0V (off), shield electrode 235 a is biased to 20V during both the on and off states. Simulation results for this embodiment have shown a 25% improvement in Rdson, a BVdss of about 30V, and a substantially low Qg.
- the desired operational voltages to be applied to gate electrode 240 a and shield electrode 235 a determine the thickness and quality of IED 238 .
- a thinner IED 238 may be formed which advantageously enables forming a thinner upper drift region 220 thus obtaining a lower Rdson.
- a further reduction in Rdson is obtained by the virtue of forming a second channel along each trench sidewall.
- FIG. 6 is a plot of simulation results showing the electric field profile along the depth a dual channel shielded gate FET 600 .
- two electric field peaks occur at locations 617 and 627 corresponding to the pn junctions formed by each of well regions 625 and 615 and their underlying drift regions 620 and 604 , respectively.
- the dual channel FET structure 600 advantageously increases the area under the electric field curve which increases the transistor breakdown voltage.
- FIG. 7 is a plot of simulation results showing the drain current versus the drain voltage for each of a conventional shielded gate FET (curve 610 marked as “control”) and a dual channel shielded gate FET (curve 620 marked as “improved”). As is readily apparent, a significant increase in the drain current is realized by the dual channel shielded gate FET.
- FIG. 8 is plot of simulation results showing the gate-drain charge Qgd versus the voltage on the shield electrode for each of a conventional shielded gate FET (curve 810 ) versus a dual channel shielded gate FET (curve 820 ).
- a bias voltage applied to shield electrode 235 a ( FIG. 2A ) is varied from about 6-20V and Qgd is measured.
- a significant reduction in the gate-drain capacitance C gd (approximately 40% reduction at low shield bias) is realized by the dual channel shielded gate FET.
- FIG. 9 is another plot of simulation results showing the drain-source breakdown voltage BV dss for each of a conventional shielded gate FET (curve 910 ) and a dual channel shielded gate FET (curve 920 ). As can be seen, a significant increase in BV dss is realized by the dual channel shielded gate FET. This provides additional flexibility in adjusting the thickness of various dielectric layers in the trench to improve other characteristics of the FET.
- a further feature of the multiple well shielded gate FETs is the improved UIS and snap back characteristics.
- the multiple well regions result in formation of a number of back to back connected pn diodes which function similar to the well-known multiple ring zener structure that provides superior UIS and snap back characteristics.
- the multiple channel shielded gate FET in accordance with embodiments of the invention improves various performance characteristics of the transistor without adversely impacting its other characteristics.
- the improvements that are achieved include lower Rdson, lower gate charge, higher BVdss, and improved UIS and snap back characteristic.
- n-channel shielded gate MOSFETs many alternatives, modifications, and equivalents are possible.
- various embodiments of the invention have been described in the context of n-channel shielded gate MOSFETs, however the invention is not limited only to such FETs.
- p-channel counterparts of the various shielded gate MOSFETs shown and described herein may be formed by merely reversing the conductivity type of the various semiconductor regions.
- n-channel IGBT counterparts of the MOSFETs described herein may be formed by merely reversing the conductivity type of the substrate, and p-channel IGBT counterparts may be formed by reversing the conductivity type of the various semiconductor regions except for the substrate.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Element Separation (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
A method of forming a field effect transistor (FET) includes the following steps. A pair of trenches extending into a semiconductor region of a first conductivity type is formed. A shield electrode is formed in a lower portion of each trench. A gate electrode is formed in an upper portion of each trench over but insulated from the shield electrode. First and second well regions of a second conductivity type are formed in the semiconductor region between the pair of trenches such that the first and second well regions are vertically spaced from one another and laterally abut sidewalls of the pair of trenches. The gate electrode and the first shield electrode are formed relative to the first and second well regions such that a channel is formed in each of the first and second well regions when the FET is biased in the on state.
Description
- The present invention relates in general to semiconductor technology, and more particularly to structures and methods for forming shielded gate trench FETs having multiple channels along each trench sidewall.
- Shielded gate trench field effect transistors (FETs) are advantageous over conventional FETs in that the shield electrode reduces the gate-drain capacitance (Cgd) and improves the breakdown voltage of the transistor without sacrificing the transistor on-resistance.
FIG. 1 is a simplified cross-sectional view of a conventional shieldedgate trench MOSFET 100. N-typeepitaxial layer 102 extends over highly doped n-type substrate 101.Substrate 101 serves as the drain contact region. Highly doped n-type source regions 108 and highly doped p-typeheavy body regions 106 are formed in p-type well region 104 which is in turn formed inepitaxial layer 102.Trench 110 extends throughwell region 104 and terminates in the portion ofepitaxial layer 102 bounded bywell region 104 andsubstrate 101, which is commonly referred to as the drift region. - Trench 110 includes
shield electrode 114 belowgate electrode 122.Gate electrode 122 is insulated fromwell region 104 by gate dielectric 120.Shield electrode 114 is insulated from the drift region by shield dielectric 115. Gate andshield electrodes layer 116.IED layer 116 must be of sufficient quality and thickness to support the difference in potential that may exist betweenshield electrode 114 andgate electrode 122 during operation.Dielectric cap 124overlays gate electrode 122 and serves toinsulate gate electrode 122 fromtopside interconnect layer 126.Topside interconnect layer 126 extends over the structure and makes electrical contact withheavy body regions 106 andsource regions 108. - While inclusion of
shield electrode 114 undergate electrode 122 has improved certain performance characteristics of the transistor (such as the breakdown voltage and Cgd), further improvements in these and other electrical and structural characteristics (such as the transistor on-resistance Rdson and unclamped inductive switching UIS characteristic) have been difficult to achieve. This is because, most known techniques for improving certain electrical characteristics of the FET often adversely impact other electrical characteristics or require significant changes to the process technology. - Thus, there is a need for cost effective techniques where various electrical characteristics of a trench gate FET can be improved without compromising other electrical characteristics.
- A field effect transistor (FET) includes a pair of trenches extending into a semiconductor region. Each trench includes a first shield electrode in a lower portion of the trench and a gate electrode in an upper portion of the trench over but insulated from the shield electrode. First and second well regions of a first conductivity type laterally extend in the semiconductor region between the pair of trenches and abut sidewalls of the pair of trenches. The first and second well regions are vertically spaced from one another by a first drift region of a second conductivity type. The gate electrode and the first shield electrode are positioned relative to the first and second well regions such that a channel is formed in each of the first and second well regions when the FET is biased in the on state.
- In one embodiment, when the FET is biased in the on state, two separate channels are formed along portions of each trench sidewall where the first and second well regions abut.
- In another embodiment, the first well region is laterally directly next to the gate electrode in each trench, and the second well region is laterally directly next to the first shield electrode in each trench.
- In another embodiment, the first well region is above the second well region. The FET further includes a third well region of the first conductivity type laterally extending in the semiconductor region between the pair of trenches. The third well region abuts sidewalls of the pair of trenches, and is vertically spaced from the second well region by a second drift region of the second conductivity type.
- In yet another embodiment, the first well region is above the second well region. The FET further includes a third well region of the first conductivity type laterally extending in the semiconductor region between the pair of trenches. The third well region abuts sidewalls of the pair of trenches and is vertically spaced from the second well region by a second drift region of the second conductivity type. A second shield electrode is disposed in the trench below the first shield electrode. The first and second shield electrodes are insulated from one another.
- In accordance with another embodiment of the invention, a method of forming a FET includes the following steps. A pair of trenches extending into a semiconductor region of a first conductivity type is formed. A shield electrode is formed in a lower portion of each trench. A gate electrode is formed in an upper portion of each trench over but insulated from the shield electrode. First and second well regions of a second conductivity type are formed in the semiconductor region between the pair of trenches such that the first and second well regions are vertically spaced from one another and laterally abut sidewalls of the pair of trenches. The gate electrode and the first shield electrode are formed relative to the first and second well regions such that a channel is formed in each of the first and second well regions when the FET is biased in the on state.
- In one embodiment, the first well region is laterally directly next to the gate electrode in each trench, and the second well region is laterally directly next to the first shield electrode in each trench.
- In another embodiment, the method further includes the following steps. A shield dielectric lining lower sidewalls and bottom of each trench is formed. A gate dielectric lining upper sidewalls of each trench is formed. Source regions of the second conductivity type flanking upper sidewalls of each trench are formed. A heavy body region of the first conductivity type extending in the first well region is formed.
- In yet another embodiment, the first well region extends over the second well region, and the first region is formed before the second well region.
- In still another embodiment, the first well region extends over the second well region, and the method further includes the stop of forming a third well region of the first conductivity type in the semiconductor region between the pair of trenches. The third well region abuts sidewalls of the pair of trenches and is vertically spaced from the second well region.
- Further features of the invention, its nature and various advantages will be more apparent from the accompanying drawings and the following detailed description of embodiments of the invention.
-
FIG. 1 is a simplified cross-section view of a conventional shielded gate MOSFET; -
FIG. 2A is a simplified cross-section view of a dual channel shielded gate MOSFET in accordance with an exemplary embodiment of the invention; -
FIG. 2B is an circuit equivalent of the MOSFET inFIG. 2A ; -
FIGS. 3A-3C are simplified cross-section views of various multiple channel shielded gate trench MOSFETs in accordance with exemplary embodiments of the invention; -
FIGS. 4A-4E are simplified cross-section views of a process for fabricating a dual channel shielded gate trench FET in accordance with an exemplary embodiment of the invention; -
FIGS. 5A-5F are simplified cross-section views of another process for fabricating a dual channel shielded gate trench FET in accordance with an exemplary embodiment of the invention; -
FIG. 6 is a plot of simulation results showing the electric field profile along the depth of a dual channel shielded gate FET; -
FIG. 7 is a plot of simulation results showing the drain current versus the drain voltage for each of a conventional shielded gate FET and a dual channel shielded gate FET; -
FIG. 8 is a plot of simulation results showing the gate-drain charge Qgd versus the voltage on the shield electrode for a conventional shielded gate FET and a dual channel shielded gate FET; and -
FIG. 9 is a plot of simulation results showing the drain-source breakdown voltage BVdss for a conventional shielded gate FET versus a dual channel shielded gate FET. - In accordance with embodiments of the present invention, shielded gate trench FETs having multiple channels along each trench sidewall and methods of manufacturing the same are described. As will be seen, such FETs substantially improve upon certain performance characteristics of prior art FET structures without sacrificing other performance characteristics of the transistor. These improvements include higher BVdss, lower Rdson, lower gate charge, and improved UIS and snap back characteristic. A first exemplary embodiment of the invention will be described with reference to
FIG. 2A . -
FIG. 2A is a simplified cross-section view of a dual channel shielded gate power MOSFET in accordance with an exemplary embodiment of the invention. Alower drift region 210 extends over asemiconductor substrate 205 a. Bothlower drift region 210 andsubstrate 205 a are n-type. A p-typeshield well region 215 overlieslower drift region 210. Anupper drift region 220 of n-type conductivity overliesshield well region 215. Agate well region 225 of p-type conductivity overliesupper drift region 220. -
Lower drift region 210, shield wellregion 215,upper drift region 220 andgate well region 225 form a semiconductor stack.Trench 230 extends through this semiconductor stack and terminates withinlower drift region 210. Highly doped n-type source regions 245 a extend ingate well region 225 and flank upper trench sidewalls. Highly doped p-typeheavy body region 249 extends ingate well region 249 betweenadjacent source regions 245 a. -
Trench 230 includes shield dielectric layer 242 (e.g., comprising one or both oxide and nitride layers) lining lower sidewalls and bottom oftrench 230.Shield electrode 235 a (e.g., comprising doped or undoped polysilicon) is disposed in a lower portion oftrench 230.Shield electrode 235 a is insulated from the adjacent semiconductor regions byshield dielectric 242. In one embodiment, shield dielectric 242 has a thickness in the range of 300-1,000A. - An inter-electrode dielectric 238 (e.g., comprising oxide) laterally extends over
shield electrode 235 a. A gate dielectric 244 (e.g., comprising gate oxide) lines the upper trench sidewalls. In one embodiment,gate dielectric 244 andIED 238 are of the same thickness. In another embodiment,IED 238 is thicker than gate dielectric. A recessedgate electrode 240 a (e.g., comprising doped or undoped polysilicon) is disposed overIED 238 in an upper portion oftrench 230. Atopside interconnect layer 248 electrically contacts sourceregions 245 a andheavy body region 249. Abackside interconnect layer 202 electrically contacts the bottom surface ofsubstrate 205 a. In one embodiment, the topside and backside interconnect layers 248, 249 comprise a metal. - As can be seen, shielded
gate FET 200 is structurally similar in many respects to conventional shielded gate FETs except that anadditional well region 215 is embedded in the drift region adjacent to shieldelectrode 235 a. Because of the proximity ofwell region 215 to shieldelectrode 235 a,well region 215 is herein referred to as “shield well region,” and because of the proximity ofwell region 225 togate electrode 240 a,well region 225 is herein referred to as the “gate well region.” Shield wellregion 215 laterally extends the full width of the mesa region and abuts sidewalls of two adjacent trenches, thus breaking up the drift region into anupper drift region 220 and alower drift region 210. - During operation, with
source regions 245 a anddrain region 205 a biased to proper voltages, upon applying an appropriate positive voltage to each ofgate electrode 240 aad shield electrode 235 a,channels gate well region 225 and shieldwell region 215 along the trench sidewalls. Thus, a current path is formed betweensource regions 245 a anddrain region 205 a through gate well region 227,upper drift region 220, shield wellregion 215 andlower drift region 210. By embeddingshield well region 215 in the drift region directly next to shieldelectrode 235 a, in effect, two transistors serially connected between the drain and source regions are formed. This is more clearly shown in the equivalent circuit diagram inFIG. 2B . InFIG. 2B ,gate terminal 240 b ofupper transistor 260, shield terminal 235 b oflower transistor 270,source terminal 245 b, and drain terminal 205 b correspond togate electrode 240 a,shield electrode 235 a,source regions 245 a anddrain region 205 a inFIG. 2A , respectively. -
FIGS. 3A-3C are cross section views of three exemplary variations of the dual channel shielded gate FET inFIG. 2A .FET 300 a inFIG. 3A is similar toFET 200 inFIG. 2A except that two shield well regions 315 a 1, 315 a 2 are embedded in the drift region instead of one. Both shield well regions 315 a 1, 315 a 2 are directly next to shieldelectrode 335 a and thus, a channel is formed in each of shield well regions 315 a 1 and 315 a 2 when FET 300 is turned with a positive voltage applied to shieldelectrode 335 a. Accordingly, a total of three channels 317 a 1, 317 a 2, 327 are formed along each trench sidewall whenFET 300 a is turned on. Note that the two shield well regions 315 a 1, 315 a 2 breakup the drift region into three regions:upper drift region 320 a,middle drift region 313 a, andlower drift region 310. -
FET 300 b inFIG. 3B is similar toFET 300 a inFIG. 3A except that two shield electrodes 335b 1, 335 b 2 are disposed intrench 330 b instead of one. Each of the shield electrodes 335 b 1 and 335 b 2 has a corresponding shield well region 315b 1, 315 b 2 adjacent thereto. Thus, to form a channel in each shield well region 315 b 1 and 315 b 2, an appropriate positive voltage needs to be applied to each shield electrode 335 b 1 and 335 b 2, respectively. While shield electrodes 335 b 1 and 335 b 2 are shown being insulated form one another, they can be extended in a dimension into the page and routed up and out of the trench where they can be electrically tied together. Alternatively, shield electrodes 335 b 1 and 335 b 2 can be tied to two different voltage sources. - FET 300C in
FIG. 3C is similar toFET 300 b inFIG. 2C except that a total of four shield well regions 315 c 11, 315 c 12, 315 c 21, 315 c 22 are embedded in the drift region, two for each of two shield electrodes 335 c 1, 335 c 2. A total of five channels 317 c 11, 317 c 12, 317 c 21, 317 c 22, 327 are thus formed when FET 300C is turned on with proper positive voltages applied to each of the threeelectrodes 340, 335 c 2 and 335 c 1. As can be seen from the exemplary variations inFIGS. 3A-3C , many combinations and permutations of shield electrodes and shield well regions are possible, and as such the invention is not limited to the particular combinations shown and described herein. - Next, two exemplary process techniques for forming the FET structure similar to that in
FIG. 2A will be described. Modifying these process techniques to arrive at the FET structure variations inFIGS. 3A-3C or other permutations and combinations of shield well regions and shield electrodes would be obvious to one skilled in the art in view of this disclosure. -
FIGS. 4A-4E are cross section views at various stages of a process for forming a dual channel shielded gate trench FET in accordance with an exemplary embodiment of the invention. InFIG. 4A ,epitaxial region 410 a is formed oversemiconductor substrate 405 using known techniques.Epitaxial region 410 a andsemiconductor substrate 405 may be doped with an n-type dopant, such as, arsenic or phosphorous. In one embodiment,semiconductor substrate 405 is doped to a concentration in the range of 1×1019-1×1021 cm−3, andepitaxial region 410 a is doped to a concentration in the range of 1×1018-1×1019 cm−3. - In
FIG. 4B ,trenches 430 are formed inepitaxial region 410 a using known silicon etch techniques. In an alternate embodiment,trenches 430 are etched deeper to terminate withinsubstrate 405. InFIG. 4C , the various regions and layers intrenches 430 are formed using conventional techniques. Shield dielectric 442 (e.g., comprising one or both oxide and nitride layers) lining lower sidewalls and bottom oftrenches 430 is formed using such known techniques as chemical vapor deposition (CVD) of silicon nitride, CVD oxide, or thermal oxidation of silicon. Shield electrode 435 (e.g., comprising doped or undoped polysilicon) is formed in a lower portion of eachtrench 430 using, for example, conventional polysilicon deposition and etch back techniques. - IED 438 (e.g., comprising thermal oxide and/or deposited oxide) is formed over
shield electrode 435 using, for example, conventional thermal oxidation and/or oxide deposition techniques. Gate dielectric 444 (e.g., comprising oxide) lining upper trench sidewalls is formed using, for example, known thermal oxidation methods. Recessedgate electrode 440 is formed overIED 438 using, for example, conventional polysilicon deposition and etch back methods. WhileIED 438 is shown to be thicker thangate dielectric 444, in an alternate embodiment, they are formed simultaneously and thus have the same thickness. If additional shield electrodes are to be formed in trenches 430 (as inFIGS. 3B and 3C ), the above process steps for forming the shield electrode and the IED can be repeated the requisite number of times. - In
FIG. 4D , a first p-type well region 425 (gate well region) is formed inepitaxial layer 410 a by implanting and driving in p-type dopants in accordance with known techniques. In one embodiment,gate well region 425 may be doped with dopants, such as, Boron to a concentration in the range of 1×1017-1×1018 cm−3. A high energy implant of p-type dopants is then carried out to form a second p-type well region 415 (shield well region) deeper inepitaxial layer 410 a directly next to shieldelectrode 435 using known techniques. In one embodiment, shield wellregion 415 may be doped with dopants, such as, Boron to a concentration in the range of 1×1016-1×1018 cm−3. - The implant parameters for
shield well region 435 need to be carefully selected to ensure thatshield well region 415, upon completion of processing, is properly aligned withshield electrode 435 so that a channel can be formed therein whenshield electrode 435 is biased in the on state. In the embodiments where multiple shield electrodes are formed in each trench, multiple shield well implants with different implant energies may be carried out to form multiple shield well regions, each being directly next to a corresponding shield electrode. Note that the implant for formingshield well region 415 is carried out after the implant forgate well region 425 in order to avoid out-diffusion ofshield well region 415 during thegate well region 425 drive-in. However, with carefully controlled implant and drive-in processes, the order of the two implants may be reversed. - In
FIG. 4E , a conventional source implant is carried out to form a highly doped n-type region laterally extending through an upper portion ofgate well region 425 and abuttingtrenches 430. None of the implants up to this point in the process requires a mask layer, at least in the active region of the die. In one embodiment, a dielectric layer is formed overgate electrodes 440 prior to the three implants. - Dielectric caps 446 (e.g., comprising BPSG) extending over
gate electrodes 440 and laterally overlapping the mesa regionsadjacent trenches 430 are formed using known methods.Dielectric caps 446 thus form an opening over a middle portion of the mesa region between adjacent trenches. A conventional silicon etch is carried out to form a recess in the n-type region through the opening formed bydielectric caps 446. The recess extends to below a bottom surface of the n-type region and intogate well region 425. The recess thus breaks up the n-type region into two regions, formingsource regions 445. - A conventional heavy body implant is carried out to form
heavy body region 449 inbody region 425 through the recess. Atopside interconnect layer 448 is then formed over the structure using known techniques.Topside interconnect layer 448 extends into the recess to electrically contactsource regions 445 andheavy body region 449. Abackside interconnect layer 402 is formed on the backside of the wafer toelectrically contact substrate 405. Note that the cell structure inFIG. 4E is typically repeated many times in a die in a closed cell or an open cell configuration. -
FIGS. 5A-5F depict an alternate process for forming a dual channel shielded gate trench FET in accordance with another exemplary embodiment of the invention. InFIG. 5A , similar toFIG. 4A , n-type epitaxial layer 510 a is formed oversubstrate 505 using known techniques. InFIG. 5B , p-typeshield well region 515 is formed either by forming a p-type epitaxial layer over n-type epitaxial layer 510 a or by implanting p-type dopants into n-type epitaxial layer 510 a to convert an upper layer ofepitaxial layer 510 a to p-type. Shield wellregion 515 may be capped with a thin layer of arsenic doped epi (not shown) to prevent up-diffusion of the dopants in shield well region 514 during subsequent heat cycles. - In
FIG. 5C , n-type drift region 520 is formed by forming an n-type epitaxial layer overshield well region 510 a. InFIG. 5D , using conventional techniques,trenches 530 are formed extending through the various semiconductor layers and terminating withinbottom-most drift region 510 b. Alternatively,trenches 530 may be extended deeper to terminate withinsubstrate 505. InFIG. 5E , shielddielectric layer 442,shield electrode 435,IED 438,gate dielectric 444, andgate electrode 440 may be formed intrenches 530 in a similar manner to those described above in reference toFIG. 4C , and thus will not be described. - P-type
gate well region 525 is formed next by implanting p-type dopants into n-type drift region 520 to thereby convert an upper layer ofdrift region 520 to p-type. InFIG. 5F ,dielectric cap 546,source regions 545,heavy body region 549,topside interconnect layer 548 and backside interconnect layer 502 are all formed in a similar manner to those described above in reference toFIG. 4E and thus will be not described. - In accordance with embodiments of the invention, the one or more shield electrodes in the trenches may be biased in a number of different ways. For example, the one or more shield electrodes may be biased to a constant positive voltage, may be tied to the gate electrode (so that the shield and gate electrodes switch together), or may be tied to a switching voltage independent of the gate voltage. The means for biasing of the one or more shield electrodes may be provided externally or generated internally, for example, from available supply voltages. In the embodiments where the shield electrode is biased independent of the gate electrode biasing, some flexibility is obtained in terms of optimizing various structural and electrical features of the FET.
- In one embodiment where the gate electrode is switched between 20V (on) and 0V (off), the shield electrode is switched between 20V (on) and 10V (off). This limits the maximum voltage across IED 238 (
FIG. 2A ) to 10V, thus allowing a relatively thin IED to be formed. Simulation results for this embodiment show a 45% improvement in Rdson, a BVdss of about 30V, and a substantially low gate charge Qg. In another embodiment wheregate electrode 240 a is switched between 20V (on) and 0V (off),shield electrode 235 a is biased to 20V during both the on and off states. Simulation results for this embodiment have shown a 25% improvement in Rdson, a BVdss of about 30V, and a substantially low Qg. - Thus, the desired operational voltages to be applied to
gate electrode 240 a andshield electrode 235 a determine the thickness and quality ofIED 238. In the embodiments where a smaller voltage differential appears across IED 238 (FIG. 2A ), athinner IED 238 may be formed which advantageously enables forming a thinnerupper drift region 220 thus obtaining a lower Rdson. A further reduction in Rdson is obtained by the virtue of forming a second channel along each trench sidewall. These and other advantages and features of the various embodiments of the invention are described more fully with reference to the simulation results shown inFIGS. 6-9 . -
FIG. 6 is a plot of simulation results showing the electric field profile along the depth a dual channel shieldedgate FET 600. As shown, two electric field peaks occur atlocations well regions underlying drift regions FET 100 inFIG. 1 , only one peak occurs at the pn junction betweenwell region 104 and its underlying drift region. Thus, the dualchannel FET structure 600 advantageously increases the area under the electric field curve which increases the transistor breakdown voltage. It can be seen that upon embedding additional shield well regions in the drift region, additional peaks would be induced in the electric field profile thus further increasing the transistor breakdown voltage. The improvement in breakdown voltage enables increasing the doping concentration indrift regions -
FIG. 7 is a plot of simulation results showing the drain current versus the drain voltage for each of a conventional shielded gate FET (curve 610 marked as “control”) and a dual channel shielded gate FET (curve 620 marked as “improved”). As is readily apparent, a significant increase in the drain current is realized by the dual channel shielded gate FET. - In the conventional shielded gate FETs, the depletion charges in the lightly doped drift region is a significant contributor to Qgd. However, in the multi-channel shielded gate FET in accordance with the invention, the impact of charges in the drift region on Qgd is substantially minimized because the positive charges in the multiple drift regions are compensated by the negative charges in their adjacent multiple well regions.
FIG. 8 is plot of simulation results showing the gate-drain charge Qgd versus the voltage on the shield electrode for each of a conventional shielded gate FET (curve 810) versus a dual channel shielded gate FET (curve 820). A bias voltage applied to shieldelectrode 235 a (FIG. 2A ) is varied from about 6-20V and Qgd is measured. As is apparent, a significant reduction in the gate-drain capacitance Cgd (approximately 40% reduction at low shield bias) is realized by the dual channel shielded gate FET. -
FIG. 9 is another plot of simulation results showing the drain-source breakdown voltage BVdss for each of a conventional shielded gate FET (curve 910) and a dual channel shielded gate FET (curve 920). As can be seen, a significant increase in BVdss is realized by the dual channel shielded gate FET. This provides additional flexibility in adjusting the thickness of various dielectric layers in the trench to improve other characteristics of the FET. - A further feature of the multiple well shielded gate FETs is the improved UIS and snap back characteristics. The multiple well regions result in formation of a number of back to back connected pn diodes which function similar to the well-known multiple ring zener structure that provides superior UIS and snap back characteristics.
- Thus, as can be seen, with relatively minimal changes to the manufacturing process (e.g., adding s shield well implant), the multiple channel shielded gate FET in accordance with embodiments of the invention improves various performance characteristics of the transistor without adversely impacting its other characteristics. As set forth above, the improvements that are achieved include lower Rdson, lower gate charge, higher BVdss, and improved UIS and snap back characteristic.
- While the above provides a complete description of various embodiments of the invention, many alternatives, modifications, and equivalents are possible. For example, various embodiments of the invention have been described in the context of n-channel shielded gate MOSFETs, however the invention is not limited only to such FETs. For example, p-channel counterparts of the various shielded gate MOSFETs shown and described herein may be formed by merely reversing the conductivity type of the various semiconductor regions. As another example, n-channel IGBT counterparts of the MOSFETs described herein may be formed by merely reversing the conductivity type of the substrate, and p-channel IGBT counterparts may be formed by reversing the conductivity type of the various semiconductor regions except for the substrate. Further, although implantation has generally been used in the exemplary embodiments to form doped regions, one skilled in the art would recognize that other means for forming doping regions, such as diffusion, could be substituted or combined with the implantation steps described herein. Therefore, the above description should not be taken as limiting the scope of the invention, which is defined by the appended claims.
Claims (7)
1-22. (canceled)
23. A method of forming a field effect transistor (FET), the method comprising:
forming a pair of trenches extending into a semiconductor region of a first conductivity type;
forming a shield electrode in a lower portion of each trench;
forming a gate electrode in an upper portion of each trench over but insulated from the shield electrode; and
forming first and second well regions of a second conductivity type in the semiconductor region between the pair of trenches such that the first and second well regions are vertically spaced from one another and laterally abut sidewalls of the pair of trenches,
wherein the gate electrode and the first shield electrode are formed relative to the first and second well regions such that a channel is formed in each of the first and second well regions when the FET is biased in the on state.
24. The method of claim 23 wherein the first well region is laterally directly next to the gate electrode in each trench, and the second well region is laterally directly next to the first shield electrode in each trench.
25. The method of claim 23 further comprising:
forming a shield dielectric lining lower sidewalls and bottom of each trench;
forming a gate dielectric lining upper sidewalls of each trench;
forming source regions of the second conductivity type flanking upper sidewalls of each trench; and
forming a heavy body region of the first conductivity type extending in the first well region.
26. The method of claim 23 wherein the first well region extends over the second well region, and the first region is formed before the second well region.
27. The method of claim 26 wherein the first well region extends over the second well region, the method further comprising:
forming a third well region of the first conductivity type in the semiconductor region between the pair of trenches, the third well region abutting sidewalls of the pair of trenches, the third well region being vertically spaced from the second well region.
28. The method of claim 27 wherein the first well region is laterally directly next to the gate electrode in each trench, and the second and third well regions are laterally directly next to the first shield electrode in each trench.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/823,037 US20100258866A1 (en) | 2007-12-26 | 2010-06-24 | Method for Forming Shielded Gate Trench FET with Multiple Channels |
US13/553,285 US9224853B2 (en) | 2007-12-26 | 2012-07-19 | Shielded gate trench FET with multiple channels |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/964,283 US7772668B2 (en) | 2007-12-26 | 2007-12-26 | Shielded gate trench FET with multiple channels |
US12/823,037 US20100258866A1 (en) | 2007-12-26 | 2010-06-24 | Method for Forming Shielded Gate Trench FET with Multiple Channels |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/964,283 Division US7772668B2 (en) | 2007-12-26 | 2007-12-26 | Shielded gate trench FET with multiple channels |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/553,285 Continuation US9224853B2 (en) | 2007-12-26 | 2012-07-19 | Shielded gate trench FET with multiple channels |
Publications (1)
Publication Number | Publication Date |
---|---|
US20100258866A1 true US20100258866A1 (en) | 2010-10-14 |
Family
ID=40797072
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/964,283 Active 2028-05-20 US7772668B2 (en) | 2007-12-26 | 2007-12-26 | Shielded gate trench FET with multiple channels |
US12/823,037 Abandoned US20100258866A1 (en) | 2007-12-26 | 2010-06-24 | Method for Forming Shielded Gate Trench FET with Multiple Channels |
US13/553,285 Active 2028-08-01 US9224853B2 (en) | 2007-12-26 | 2012-07-19 | Shielded gate trench FET with multiple channels |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/964,283 Active 2028-05-20 US7772668B2 (en) | 2007-12-26 | 2007-12-26 | Shielded gate trench FET with multiple channels |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/553,285 Active 2028-08-01 US9224853B2 (en) | 2007-12-26 | 2012-07-19 | Shielded gate trench FET with multiple channels |
Country Status (4)
Country | Link |
---|---|
US (3) | US7772668B2 (en) |
CN (1) | CN101971304B (en) |
TW (1) | TWI509798B (en) |
WO (1) | WO2009085701A1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090039384A1 (en) * | 2007-03-09 | 2009-02-12 | Diodes, Inc. | Power rectifiers and method of making same |
US20140054682A1 (en) * | 2012-08-21 | 2014-02-27 | Balaji Padmanabhan | Bidirectional field effect transistor and method |
US9224853B2 (en) | 2007-12-26 | 2015-12-29 | Fairchild Semiconductor Corporation | Shielded gate trench FET with multiple channels |
US10326074B2 (en) | 2011-06-24 | 2019-06-18 | International Business Machines Corporation | Spin transfer torque cell for magnetic random access memory |
Families Citing this family (49)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102005041358B4 (en) | 2005-08-31 | 2012-01-19 | Infineon Technologies Austria Ag | Field plate trench transistor and method for its production |
US7544571B2 (en) * | 2006-09-20 | 2009-06-09 | Fairchild Semiconductor Corporation | Trench gate FET with self-aligned features |
US20100013009A1 (en) * | 2007-12-14 | 2010-01-21 | James Pan | Structure and Method for Forming Trench Gate Transistors with Low Gate Resistance |
US9620614B2 (en) * | 2007-12-31 | 2017-04-11 | Alpha And Omega Semiconductor Incorporated | Sawtooth electric field drift region structure for power semiconductor devices |
US8558275B2 (en) * | 2007-12-31 | 2013-10-15 | Alpha And Omega Semiconductor Ltd | Sawtooth electric field drift region structure for power semiconductor devices |
US8101996B2 (en) * | 2008-04-15 | 2012-01-24 | Fairchild Semiconductor Corporation | Three-dimensional semiconductor device structures and methods |
US7893488B2 (en) * | 2008-08-20 | 2011-02-22 | Alpha & Omega Semiconductor, Inc. | Charged balanced devices with shielded gate trench |
KR101584097B1 (en) * | 2009-03-23 | 2016-01-12 | 삼성전자주식회사 | Method for formation of buried gate electrode |
KR101565750B1 (en) | 2009-04-10 | 2015-11-05 | 삼성전자 주식회사 | High sensitivity image sensor |
JP2012064849A (en) * | 2010-09-17 | 2012-03-29 | Toshiba Corp | Semiconductor device |
CN102074585B (en) * | 2010-10-22 | 2012-07-04 | 友达光电股份有限公司 | Thin film transistor and display panel |
TW201240016A (en) * | 2011-03-25 | 2012-10-01 | Taiwan Semiconductor Co Ltd | Manufacturing method of semiconductor substrate |
US8698229B2 (en) * | 2011-05-31 | 2014-04-15 | Infineon Technologies Austria Ag | Transistor with controllable compensation regions |
US8803205B2 (en) * | 2011-05-31 | 2014-08-12 | Infineon Technologies Austria Ag | Transistor with controllable compensation regions |
US9159786B2 (en) * | 2012-02-20 | 2015-10-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dual gate lateral MOSFET |
CN103199104B (en) * | 2013-03-05 | 2016-04-27 | 矽力杰半导体技术(杭州)有限公司 | A kind of crystal circle structure and apply its power device |
CN103151371A (en) | 2013-03-05 | 2013-06-12 | 矽力杰半导体技术(杭州)有限公司 | Wafer structure and power device by using same |
US9178027B1 (en) * | 2014-08-12 | 2015-11-03 | Freescale Semiconductor, Inc. | Bidirectional trench FET with gate-based resurf |
US9627328B2 (en) * | 2014-10-09 | 2017-04-18 | Infineon Technologies Americas Corp. | Semiconductor structure having integrated snubber resistance |
US9312381B1 (en) * | 2015-06-23 | 2016-04-12 | Alpha And Omega Semiconductor Incorporated | Lateral super-junction MOSFET device and termination structure |
US9450045B1 (en) | 2015-06-23 | 2016-09-20 | Alpha And Omega Semiconductor Incorporated | Method for forming lateral super-junction structure |
US10186573B2 (en) * | 2015-09-14 | 2019-01-22 | Maxpower Semiconductor, Inc. | Lateral power MOSFET with non-horizontal RESURF structure |
WO2017126664A1 (en) * | 2016-01-22 | 2017-07-27 | 新日鐵住金株式会社 | Microswitch and electronic device in which same is used |
JP6472776B2 (en) * | 2016-02-01 | 2019-02-20 | 富士電機株式会社 | Silicon carbide semiconductor device and method for manufacturing silicon carbide semiconductor device |
US10530360B2 (en) * | 2016-02-29 | 2020-01-07 | Infineon Technologies Austria Ag | Double gate transistor device and method of operating |
US10276681B2 (en) | 2016-02-29 | 2019-04-30 | Infineon Technologies Austria Ag | Double gate transistor device and method of operating |
CN106847880B (en) * | 2017-01-23 | 2019-11-26 | 矽力杰半导体技术(杭州)有限公司 | A kind of semiconductor devices and preparation method thereof |
TWI663725B (en) * | 2017-04-26 | 2019-06-21 | 國立清華大學 | Structure of u-metal-oxide-semiconductor field-effect transistor |
CN107170801B (en) * | 2017-06-08 | 2019-08-02 | 电子科技大学 | A kind of shield grid VDMOS device improving avalanche capability |
CN107978632B (en) * | 2017-11-30 | 2020-06-16 | 电子科技大学 | Multi-channel transverse high-voltage device |
US10644102B2 (en) | 2017-12-28 | 2020-05-05 | Alpha And Omega Semiconductor (Cayman) Ltd. | SGT superjunction MOSFET structure |
US10998438B2 (en) | 2018-03-01 | 2021-05-04 | Ipower Semiconductor | Self-aligned trench MOSFET structures and methods |
US11251297B2 (en) | 2018-03-01 | 2022-02-15 | Ipower Semiconductor | Shielded gate trench MOSFET devices |
US10777661B2 (en) | 2018-03-01 | 2020-09-15 | Ipower Semiconductor | Method of manufacturing shielded gate trench MOSFET devices |
CN111937123A (en) * | 2018-03-26 | 2020-11-13 | 日产自动车株式会社 | Semiconductor device and method for manufacturing the same |
EP3624201B1 (en) * | 2018-09-17 | 2022-11-02 | Infineon Technologies Austria AG | Transistor device |
JP7279394B2 (en) * | 2019-02-15 | 2023-05-23 | 富士電機株式会社 | Semiconductor device and method for manufacturing semiconductor device |
WO2020180338A1 (en) * | 2019-03-01 | 2020-09-10 | Ipower Semiconductor | Method of manufacturing shielded gate trench mosfet devices |
CN110047759A (en) * | 2019-04-28 | 2019-07-23 | 矽力杰半导体技术(杭州)有限公司 | Trench MOSFET device manufacturing method |
US10892320B2 (en) * | 2019-04-30 | 2021-01-12 | Vanguard International Semiconductor Corporation | Semiconductor devices having stacked trench gate electrodes overlapping a well region |
FR3096832B1 (en) * | 2019-05-28 | 2022-05-13 | St Microelectronics Rousset | Transistor structure |
CN110896026A (en) | 2019-11-22 | 2020-03-20 | 矽力杰半导体技术(杭州)有限公司 | Trench type MOSFET structure and manufacturing method thereof |
CN111129152B (en) * | 2019-12-17 | 2023-09-26 | 杭州芯迈半导体技术有限公司 | Trench MOSFET structure and manufacturing method thereof |
US11469313B2 (en) | 2020-01-16 | 2022-10-11 | Ipower Semiconductor | Self-aligned trench MOSFET and IGBT structures and methods of fabrication |
CN113299750A (en) * | 2020-02-21 | 2021-08-24 | 苏州东微半导体股份有限公司 | Semiconductor power device |
CN111354797B (en) * | 2020-03-12 | 2023-03-10 | 上海华虹宏力半导体制造有限公司 | Radio frequency device and forming method thereof |
CN111554746B (en) | 2020-04-23 | 2022-09-16 | 杭州芯迈半导体技术有限公司 | Silicon carbide MOSFET device and method of manufacturing the same |
CN112701159A (en) * | 2020-12-30 | 2021-04-23 | 东南大学 | Multi-channel groove insulated gate bipolar transistor and manufacturing method thereof |
CN116053139A (en) * | 2023-01-09 | 2023-05-02 | 深圳吉华微特电子有限公司 | Manufacturing method of semiconductor device with groove-type double-gate structure |
Citations (98)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6110799A (en) * | 1997-06-30 | 2000-08-29 | Intersil Corporation | Trench contact process |
US6114727A (en) * | 1997-01-09 | 2000-09-05 | Kabushiki Kaisha Toshiba | Semiconductor device |
US6137152A (en) * | 1998-04-22 | 2000-10-24 | Texas Instruments - Acer Incorporated | Planarized deep-shallow trench isolation for CMOS/bipolar devices |
US6150697A (en) * | 1998-04-30 | 2000-11-21 | Denso Corporation | Semiconductor apparatus having high withstand voltage |
US6156606A (en) * | 1998-11-17 | 2000-12-05 | Siemens Aktiengesellschaft | Method of forming a trench capacitor using a rutile dielectric material |
US6168996B1 (en) * | 1997-08-28 | 2001-01-02 | Hitachi, Ltd. | Method of fabricating semiconductor device |
US6168983B1 (en) * | 1996-11-05 | 2001-01-02 | Power Integrations, Inc. | Method of making a high-voltage transistor with multiple lateral conduction layers |
US6171935B1 (en) * | 1998-05-06 | 2001-01-09 | Siemens Aktiengesellschaft | Process for producing an epitaxial layer with laterally varying doping |
US6174769B1 (en) * | 1999-04-27 | 2001-01-16 | Worldwide Semiconductor Manufacturing Corp. | Method for manufacturing stacked capacitor |
US6174773B1 (en) * | 1995-02-17 | 2001-01-16 | Fuji Electric Co., Ltd. | Method of manufacturing vertical trench misfet |
US6174785B1 (en) * | 1998-04-09 | 2001-01-16 | Micron Technology, Inc. | Method of forming trench isolation region for semiconductor device |
US6184545B1 (en) * | 1997-09-12 | 2001-02-06 | Infineon Technologies Ag | Semiconductor component with metal-semiconductor junction with low reverse current |
US6184555B1 (en) * | 1996-02-05 | 2001-02-06 | Siemens Aktiengesellschaft | Field effect-controlled semiconductor component |
US6188105B1 (en) * | 1999-04-01 | 2001-02-13 | Intersil Corporation | High density MOS-gated power device and process for forming same |
US6188104B1 (en) * | 1997-03-27 | 2001-02-13 | Samsung Electronics Co., Ltd | Trench DMOS device having an amorphous silicon and polysilicon gate |
US6190978B1 (en) * | 1998-05-04 | 2001-02-20 | Xemod, Inc. | Method for fabricating lateral RF MOS devices with enhanced RF properties |
US6191447B1 (en) * | 1999-05-28 | 2001-02-20 | Micro-Ohm Corporation | Power semiconductor devices that utilize tapered trench-based insulating regions to improve electric field profiles in highly doped drift region mesas and methods of forming same |
US6194741B1 (en) * | 1998-11-03 | 2001-02-27 | International Rectifier Corp. | MOSgated trench type power semiconductor with silicon carbide substrate and increased gate breakdown voltage and reduced on-resistance |
US6198127B1 (en) * | 1999-05-19 | 2001-03-06 | Intersil Corporation | MOS-gated power device having extended trench and doping zone and process for forming same |
US6201279B1 (en) * | 1998-10-22 | 2001-03-13 | Infineon Technologies Ag | Semiconductor component having a small forward voltage and high blocking ability |
US6204097B1 (en) * | 1999-03-01 | 2001-03-20 | Semiconductor Components Industries, Llc | Semiconductor device and method of manufacture |
US6207994B1 (en) * | 1996-11-05 | 2001-03-27 | Power Integrations, Inc. | High-voltage transistor with multi-layer conduction region |
US6222233B1 (en) * | 1999-10-04 | 2001-04-24 | Xemod, Inc. | Lateral RF MOS device with improved drain structure |
US6222229B1 (en) * | 1999-02-18 | 2001-04-24 | Cree, Inc. | Self-aligned shield structure for realizing high frequency power MOSFET devices with improved reliability |
US6225649B1 (en) * | 1998-01-22 | 2001-05-01 | Mitsubishi Denki Kabushiki Kaisha | Insulated-gate bipolar semiconductor device |
US6228727B1 (en) * | 1999-09-27 | 2001-05-08 | Chartered Semiconductor Manufacturing, Ltd. | Method to form shallow trench isolations with rounded corners and reduced trench oxide recess |
US6239463B1 (en) * | 1997-08-28 | 2001-05-29 | Siliconix Incorporated | Low resistance power MOSFET or other device containing silicon-germanium layer |
US6239464B1 (en) * | 1998-01-08 | 2001-05-29 | Kabushiki Kaisha Toshiba | Semiconductor gate trench with covered open ends |
US6265269B1 (en) * | 1999-08-04 | 2001-07-24 | Mosel Vitelic Inc. | Method for fabricating a concave bottom oxide in a trench |
US6271562B1 (en) * | 1998-02-27 | 2001-08-07 | Infineon Technologies Ag | Semiconductor component which can be controlled by a field effect |
US6271100B1 (en) * | 2000-02-24 | 2001-08-07 | International Business Machines Corporation | Chemically enhanced anneal for removing trench stress resulting in improved bipolar yield |
US6271082B1 (en) * | 2000-03-17 | 2001-08-07 | United Microelectronics Corp. | Method of fabricating a mixed circuit capacitor |
US6271552B1 (en) * | 1999-10-04 | 2001-08-07 | Xemod, Inc | Lateral RF MOS device with improved breakdown voltage |
US6274905B1 (en) * | 1999-06-30 | 2001-08-14 | Fairchild Semiconductor Corporation | Trench structure substantially filled with high-conductivity material |
US6274904B1 (en) * | 1998-09-02 | 2001-08-14 | Siemens Aktiengesellschaft | Edge structure and drift region for a semiconductor component and production method |
US6277706B1 (en) * | 1997-06-13 | 2001-08-21 | Nec Corporation | Method of manufacturing isolation trenches using silicon nitride liner |
US6281547B1 (en) * | 1997-05-08 | 2001-08-28 | Megamos Corporation | Power transistor cells provided with reliable trenched source contacts connected to narrower source manufactured without a source mask |
US6285060B1 (en) * | 1999-12-30 | 2001-09-04 | Siliconix Incorporated | Barrier accumulation-mode MOSFET |
US6291298B1 (en) * | 1999-05-25 | 2001-09-18 | Advanced Analogic Technologies, Inc. | Process of manufacturing Trench gate semiconductor device having gate oxide layer with multiple thicknesses |
US6291856B1 (en) * | 1998-11-12 | 2001-09-18 | Fuji Electric Co., Ltd. | Semiconductor device with alternating conductivity type layer and method of manufacturing the same |
US6294818B1 (en) * | 1996-01-22 | 2001-09-25 | Fuji Electric Co., Ltd. | Parallel-stripe type semiconductor device |
US6297534B1 (en) * | 1998-10-07 | 2001-10-02 | Kabushiki Kaisha Toshiba | Power semiconductor device |
US6297531B2 (en) * | 1998-01-05 | 2001-10-02 | International Business Machines Corporation | High performance, low power vertical integrated CMOS devices |
US6303969B1 (en) * | 1998-05-01 | 2001-10-16 | Allen Tan | Schottky diode with dielectric trench |
US6307246B1 (en) * | 1998-07-23 | 2001-10-23 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor resurf devices formed by oblique trench implantation |
US6309920B1 (en) * | 1997-07-22 | 2001-10-30 | Siemens Aktiengesellschaft | Bipolar transistor which can be controlled by field effect and method for producing the same |
US6313482B1 (en) * | 1999-05-17 | 2001-11-06 | North Carolina State University | Silicon carbide power devices having trench-based silicon carbide charge coupling regions therein |
US6337499B1 (en) * | 1997-11-03 | 2002-01-08 | Infineon Technologies Ag | Semiconductor component |
EP1170803A2 (en) * | 2000-06-08 | 2002-01-09 | Siliconix Incorporated | Trench gate MOSFET and method of making the same |
US6346469B1 (en) * | 2000-01-03 | 2002-02-12 | Motorola, Inc. | Semiconductor device and a process for forming the semiconductor device |
US6346464B1 (en) * | 1999-06-28 | 2002-02-12 | Kabushiki Kaisha Toshiba | Manufacturing method of semiconductor device |
US6351018B1 (en) * | 1999-02-26 | 2002-02-26 | Fairchild Semiconductor Corporation | Monolithically integrated trench MOSFET and Schottky diode |
US6353252B1 (en) * | 1999-07-29 | 2002-03-05 | Kabushiki Kaisha Toshiba | High breakdown voltage semiconductor device having trenched film connected to electrodes |
US6359308B1 (en) * | 1999-07-22 | 2002-03-19 | U.S. Philips Corporation | Cellular trench-gate field-effect transistors |
US6362112B1 (en) * | 2000-11-08 | 2002-03-26 | Fabtech, Inc. | Single step etched moat |
US6362505B1 (en) * | 1998-11-27 | 2002-03-26 | Siemens Aktiengesellschaft | MOS field-effect transistor with auxiliary electrode |
US6365930B1 (en) * | 1999-06-03 | 2002-04-02 | Stmicroelectronics S.R.L. | Edge termination of semiconductor devices for high voltages with resistive voltage divider |
US6368921B1 (en) * | 1999-09-28 | 2002-04-09 | U.S. Philips Corporation | Manufacture of trench-gate semiconductor devices |
US6368920B1 (en) * | 1996-04-10 | 2002-04-09 | Fairchild Semiconductor Corporation | Trench MOS gate device |
US6376878B1 (en) * | 2000-02-11 | 2002-04-23 | Fairchild Semiconductor Corporation | MOS-gated devices with alternating zones of conductivity |
US6376890B1 (en) * | 1998-04-08 | 2002-04-23 | Siemens Aktiengesellschaft | High-voltage edge termination for planar structures |
US6376314B1 (en) * | 1997-11-07 | 2002-04-23 | Zetex Plc. | Method of semiconductor device fabrication |
US6376315B1 (en) * | 2000-03-31 | 2002-04-23 | General Semiconductor, Inc. | Method of forming a trench DMOS having reduced threshold voltage |
US6384456B1 (en) * | 1997-09-30 | 2002-05-07 | Infineon Technologies Ag | Field-effect transistor having a high packing density and method for fabricating it |
US6388287B2 (en) * | 1998-09-11 | 2002-05-14 | Infineon Technologies Ag | Switch mode power supply with reduced switching losses |
US6388286B1 (en) * | 1998-10-26 | 2002-05-14 | North Carolina State University | Power semiconductor devices having trench-based gate electrodes and field plates |
US6400003B1 (en) * | 1998-02-12 | 2002-06-04 | Koninklijke Philips Electronics N.V. | High voltage MOSFET with geometrical depletion layer enhancement |
US6426260B1 (en) * | 1997-12-02 | 2002-07-30 | Magepower Semiconductor Corp. | Switching speed improvement in DMO by implanting lightly doped region under gate |
US6429481B1 (en) * | 1997-11-14 | 2002-08-06 | Fairchild Semiconductor Corporation | Field effect transistor and method of its manufacture |
US6433385B1 (en) * | 1999-05-19 | 2002-08-13 | Fairchild Semiconductor Corporation | MOS-gated power device having segmented trench and extended doping zone and process for forming same |
US6436779B2 (en) * | 2000-02-12 | 2002-08-20 | Koninklijke Philips Electronics N.V. | Semiconductor device having a plurality of resistive paths |
US6441454B2 (en) * | 2000-02-02 | 2002-08-27 | Koninklijke Philips Electronics N.V. | Trenched Schottky rectifiers |
US6444574B1 (en) * | 2001-09-06 | 2002-09-03 | Powerchip Semiconductor Corp. | Method for forming stepped contact hole for semiconductor devices |
US6452230B1 (en) * | 1998-12-23 | 2002-09-17 | International Rectifier Corporation | High voltage mosgated device with trenches to reduce on-resistance |
US6461918B1 (en) * | 1999-12-20 | 2002-10-08 | Fairchild Semiconductor Corporation | Power MOS device with improved gate charge performance |
US6465869B2 (en) * | 2000-05-30 | 2002-10-15 | Infineon Technologies Ag | Compensation component and process for producing the compensation component |
US6465304B1 (en) * | 2001-10-04 | 2002-10-15 | General Semiconductor, Inc. | Method for fabricating a power semiconductor device having a floating island voltage sustaining layer |
US6465843B1 (en) * | 1999-03-24 | 2002-10-15 | Infineon Technologies Ag | MOS-transistor structure with a trench-gate-electrode and a limited specific turn-on resistance and method for producing an MOS-transistor structure |
US6472708B1 (en) * | 2000-08-31 | 2002-10-29 | General Semiconductor, Inc. | Trench MOSFET with structure having low gate charge |
US6472678B1 (en) * | 2000-06-16 | 2002-10-29 | General Semiconductor, Inc. | Trench MOSFET with double-diffused body profile |
US6476443B1 (en) * | 1998-10-14 | 2002-11-05 | International Rectifier Corporation | MOSgated device with trench structure and remote contact and process for its manufacture |
US6475884B2 (en) * | 2000-07-17 | 2002-11-05 | General Semiconductor, Inc. | Devices and methods for addressing optical edge effects in connection with etched trenches |
US6479352B2 (en) * | 2000-06-02 | 2002-11-12 | General Semiconductor, Inc. | Method of fabricating high voltage power MOSFET having low on-resistance |
US6566804B1 (en) * | 1999-09-07 | 2003-05-20 | Motorola, Inc. | Field emission device and method of operation |
US6580123B2 (en) * | 2000-04-04 | 2003-06-17 | International Rectifier Corporation | Low voltage power MOSFET device and process for its manufacture |
US6608350B2 (en) * | 2000-12-07 | 2003-08-19 | International Rectifier Corporation | High voltage vertical conduction superjunction semiconductor device |
US20030178676A1 (en) * | 2002-03-19 | 2003-09-25 | Ralf Henninger | Transistor configuration with a shielding electrode outside an active cell array and a reduced gate-drain capacitance |
US6677641B2 (en) * | 2001-10-17 | 2004-01-13 | Fairchild Semiconductor Corporation | Semiconductor structure with improved smaller forward voltage loss and higher blocking capability |
US6683346B2 (en) * | 2001-03-09 | 2004-01-27 | Fairchild Semiconductor Corporation | Ultra dense trench-gated power-device with the reduced drain-source feedback capacitance and Miller charge |
US6710403B2 (en) * | 2002-07-30 | 2004-03-23 | Fairchild Semiconductor Corporation | Dual trench power MOSFET |
US6720616B2 (en) * | 1999-06-25 | 2004-04-13 | Infineon Technologies Ag | Trench MOS transistor |
US6734066B2 (en) * | 2002-05-24 | 2004-05-11 | Nanya Technology Corporation | Method for fabricating split gate flash memory cell |
US6762127B2 (en) * | 2001-08-23 | 2004-07-13 | Yves Pierre Boiteux | Etch process for dielectric materials comprising oxidized organo silane materials |
US6806533B2 (en) * | 2002-03-28 | 2004-10-19 | Infineon Technologies Ag | Semiconductor component with an increased breakdown voltage in the edge area |
US6815293B2 (en) * | 2001-09-07 | 2004-11-09 | Power Intergrations, Inc. | High-voltage lateral transistor with a multi-layered extended drain structure |
US20050145936A1 (en) * | 2003-10-30 | 2005-07-07 | Infineon Technologies Ag | Power transistor arrangement and method for fabricating it |
US7268395B2 (en) * | 2004-06-04 | 2007-09-11 | International Rectifier Corporation | Deep trench super switch device |
US7576388B1 (en) * | 2002-10-03 | 2009-08-18 | Fairchild Semiconductor Corporation | Trench-gate LDMOS structures |
Family Cites Families (272)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3404295A (en) | 1964-11-30 | 1968-10-01 | Motorola Inc | High frequency and voltage transistor with added region for punch-through protection |
US3412297A (en) | 1965-12-16 | 1968-11-19 | United Aircraft Corp | Mos field-effect transistor with a onemicron vertical channel |
US3497777A (en) | 1967-06-13 | 1970-02-24 | Stanislas Teszner | Multichannel field-effect semi-conductor device |
US3564356A (en) | 1968-10-24 | 1971-02-16 | Tektronix Inc | High voltage integrated circuit transistor |
US3660697A (en) | 1970-02-16 | 1972-05-02 | Bell Telephone Labor Inc | Monolithic semiconductor apparatus adapted for sequential charge transfer |
US4003072A (en) | 1972-04-20 | 1977-01-11 | Sony Corporation | Semiconductor device with high voltage breakdown resistance |
US4190853A (en) * | 1974-07-15 | 1980-02-26 | Hutson Jearld L | Multilayer semiconductor switching devices |
US4011105A (en) | 1975-09-15 | 1977-03-08 | Mos Technology, Inc. | Field inversion control for n-channel device integrated circuits |
US4216488A (en) * | 1978-07-31 | 1980-08-05 | Hutson Jearld L | Lateral semiconductor diac |
US4337474A (en) | 1978-08-31 | 1982-06-29 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device |
US4698653A (en) | 1979-10-09 | 1987-10-06 | Cardwell Jr Walter T | Semiconductor devices controlled by depletion regions |
US4638344A (en) | 1979-10-09 | 1987-01-20 | Cardwell Jr Walter T | Junction field-effect transistor controlled by merged depletion regions |
JPS5658267A (en) | 1979-10-17 | 1981-05-21 | Nippon Telegr & Teleph Corp <Ntt> | Insulated gate type field-effect transistor |
US4345265A (en) | 1980-04-14 | 1982-08-17 | Supertex, Inc. | MOS Power transistor with improved high-voltage capability |
US4868624A (en) | 1980-05-09 | 1989-09-19 | Regents Of The University Of Minnesota | Channel collector transistor |
US4300150A (en) | 1980-06-16 | 1981-11-10 | North American Philips Corporation | Lateral double-diffused MOS transistor device |
US4326332A (en) | 1980-07-28 | 1982-04-27 | International Business Machines Corp. | Method of making a high density V-MOS memory array |
EP0051693B1 (en) | 1980-11-12 | 1985-06-19 | Ibm Deutschland Gmbh | Electrically switchable read-only memory |
US4324038A (en) | 1980-11-24 | 1982-04-13 | Bell Telephone Laboratories, Incorporated | Method of fabricating MOS field effect transistors |
US4969028A (en) | 1980-12-02 | 1990-11-06 | General Electric Company | Gate enhanced rectifier |
GB2089119A (en) | 1980-12-10 | 1982-06-16 | Philips Electronic Associated | High voltage semiconductor devices |
US4974059A (en) | 1982-12-21 | 1990-11-27 | International Rectifier Corporation | Semiconductor high-power mosfet device |
JPS6016420A (en) | 1983-07-08 | 1985-01-28 | Mitsubishi Electric Corp | Selective epitaxial growth method |
US4639761A (en) | 1983-12-16 | 1987-01-27 | North American Philips Corporation | Combined bipolar-field effect transistor resurf devices |
US4568958A (en) | 1984-01-03 | 1986-02-04 | General Electric Company | Inversion-mode insulated-gate gallium arsenide field-effect transistors |
FR2566179B1 (en) | 1984-06-14 | 1986-08-22 | Commissariat Energie Atomique | METHOD FOR SELF-POSITIONING OF A LOCALIZED FIELD OXIDE WITH RESPECT TO AN ISOLATION TRENCH |
US5208657A (en) | 1984-08-31 | 1993-05-04 | Texas Instruments Incorporated | DRAM Cell with trench capacitor and vertical channel in substrate |
US4824793A (en) | 1984-09-27 | 1989-04-25 | Texas Instruments Incorporated | Method of making DRAM cell with trench capacitor |
US4673962A (en) | 1985-03-21 | 1987-06-16 | Texas Instruments Incorporated | Vertical DRAM cell and method |
US4774556A (en) | 1985-07-25 | 1988-09-27 | Nippondenso Co., Ltd. | Non-volatile semiconductor memory device |
JPS6269562A (en) | 1985-09-20 | 1987-03-30 | Mitsubishi Electric Corp | Field effect transistor device and manufacture thereof |
US5262336A (en) | 1986-03-21 | 1993-11-16 | Advanced Power Technology, Inc. | IGBT process to produce platinum lifetime control |
US5034785A (en) | 1986-03-24 | 1991-07-23 | Siliconix Incorporated | Planar vertical channel DMOS structure |
US4767722A (en) | 1986-03-24 | 1988-08-30 | Siliconix Incorporated | Method for making planar vertical channel DMOS structures |
US4716126A (en) | 1986-06-05 | 1987-12-29 | Siliconix Incorporated | Fabrication of double diffused metal oxide semiconductor transistor |
US5607511A (en) | 1992-02-21 | 1997-03-04 | International Business Machines Corporation | Method and apparatus for low temperature, low pressure chemical vapor deposition of epitaxial silicon layers |
US4746630A (en) | 1986-09-17 | 1988-05-24 | Hewlett-Packard Company | Method for producing recessed field oxide with improved sidewall characteristics |
US4941026A (en) | 1986-12-05 | 1990-07-10 | General Electric Company | Semiconductor devices exhibiting minimum on-resistance |
JP2577330B2 (en) | 1986-12-11 | 1997-01-29 | 新技術事業団 | Method of manufacturing double-sided gate static induction thyristor |
JPS63171856A (en) | 1987-01-09 | 1988-07-15 | Hitachi Ltd | Heat-resisting steel and gas turbine using same |
JPS63186475A (en) | 1987-01-29 | 1988-08-02 | Nissan Motor Co Ltd | Conductivity modulation type mosfet |
US5105243A (en) | 1987-02-26 | 1992-04-14 | Kabushiki Kaisha Toshiba | Conductivity-modulation metal oxide field effect transistor with single gate structure |
US4821095A (en) | 1987-03-12 | 1989-04-11 | General Electric Company | Insulated gate semiconductor device with extra short grid and method of fabrication |
EP0308509B1 (en) | 1987-03-25 | 1993-09-15 | Kabushiki Kaisha Komatsu Seisakusho | Hydraulic clutch pressure control apparatus |
US4745079A (en) | 1987-03-30 | 1988-05-17 | Motorola, Inc. | Method for fabricating MOS transistors having gates with different work functions |
US4823176A (en) | 1987-04-03 | 1989-04-18 | General Electric Company | Vertical double diffused metal oxide semiconductor (VDMOS) device including high voltage junction exhibiting increased safe operating area |
US4801986A (en) | 1987-04-03 | 1989-01-31 | General Electric Company | Vertical double diffused metal oxide semiconductor VDMOS device with increased safe operating area and method |
JPH0620102B2 (en) | 1987-05-20 | 1994-03-16 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
JPS6422051A (en) | 1987-07-17 | 1989-01-25 | Matsushita Electric Ind Co Ltd | Manufacture of semiconductor device |
US5164325A (en) | 1987-10-08 | 1992-11-17 | Siliconix Incorporated | Method of making a vertical current flow field effect transistor |
US4893160A (en) | 1987-11-13 | 1990-01-09 | Siliconix Incorporated | Method for increasing the performance of trenched devices and the resulting structure |
US4914058A (en) | 1987-12-29 | 1990-04-03 | Siliconix Incorporated | Grooved DMOS process with varying gate dielectric thickness |
JP2647884B2 (en) | 1988-01-27 | 1997-08-27 | 株式会社日立製作所 | Method for manufacturing semiconductor device |
EP0332822A1 (en) | 1988-02-22 | 1989-09-20 | Asea Brown Boveri Ag | Field-effect-controlled bipolar power semiconductor device, and method of making the same |
US4967245A (en) | 1988-03-14 | 1990-10-30 | Siliconix Incorporated | Trench power MOSFET device |
US5283201A (en) | 1988-05-17 | 1994-02-01 | Advanced Power Technology, Inc. | High density power device fabrication process |
KR0173111B1 (en) | 1988-06-02 | 1999-02-01 | 야마무라 가쯔미 | Trench gate metal oxide semiconductor field effect transistor |
US4961100A (en) | 1988-06-20 | 1990-10-02 | General Electric Company | Bidirectional field effect semiconductor device and circuit |
JPH0216763A (en) | 1988-07-05 | 1990-01-19 | Toshiba Corp | Manufacture of semiconductor device |
US4853345A (en) | 1988-08-22 | 1989-08-01 | Delco Electronics Corporation | Process for manufacture of a vertical DMOS transistor |
US5268311A (en) | 1988-09-01 | 1993-12-07 | International Business Machines Corporation | Method for forming a thin dielectric layer on a substrate |
US5156989A (en) | 1988-11-08 | 1992-10-20 | Siliconix, Incorporated | Complementary, isolated DMOS IC technology |
US5346834A (en) | 1988-11-21 | 1994-09-13 | Hitachi, Ltd. | Method for manufacturing a semiconductor device and a semiconductor memory device |
US5072266A (en) | 1988-12-27 | 1991-12-10 | Siliconix Incorporated | Trench DMOS power transistor with field-shaping body profile and three-dimensional geometry |
US5111253A (en) | 1989-05-09 | 1992-05-05 | General Electric Company | Multicellular FET having a Schottky diode merged therewith |
US4992390A (en) | 1989-07-06 | 1991-02-12 | General Electric Company | Trench gate structure with thick bottom oxide |
DE69034136T2 (en) | 1989-08-31 | 2005-01-20 | Denso Corp., Kariya | BIPOLAR TRANSISTOR WITH INSULATED CONTROL ELECTRODE |
US5248894A (en) | 1989-10-03 | 1993-09-28 | Harris Corporation | Self-aligned channel stop for trench-isolated island |
US5134448A (en) | 1990-01-29 | 1992-07-28 | Motorola, Inc. | MOSFET with substrate source contact |
US5242845A (en) | 1990-06-13 | 1993-09-07 | Kabushiki Kaisha Toshiba | Method of production of vertical MOS transistor |
US5071782A (en) | 1990-06-28 | 1991-12-10 | Texas Instruments Incorporated | Vertical memory cell array and method of fabrication |
US5079608A (en) | 1990-11-06 | 1992-01-07 | Harris Corporation | Power MOSFET transistor circuit with active clamp |
EP0487022B1 (en) | 1990-11-23 | 1997-04-23 | Texas Instruments Incorporated | A method of simultaneously fabricating an insulated gate-field-effect transistor and a bipolar transistor |
US5065273A (en) | 1990-12-04 | 1991-11-12 | International Business Machines Corporation | High capacity DRAM trench capacitor and methods of fabricating same |
US5684320A (en) | 1991-01-09 | 1997-11-04 | Fujitsu Limited | Semiconductor device having transistor pair |
US5168331A (en) | 1991-01-31 | 1992-12-01 | Siliconix Incorporated | Power metal-oxide-semiconductor field effect transistor |
JP2825004B2 (en) | 1991-02-08 | 1998-11-18 | インターナショナル・ビジネス・マシーンズ・コーポレーション | Sidewall charge-coupled imaging device and method of manufacturing the same |
JP3110064B2 (en) * | 1991-03-06 | 2000-11-20 | 生化学工業株式会社 | Novel heparitinase, method for producing the same and bacteria producing the same |
CN1019720B (en) | 1991-03-19 | 1992-12-30 | 电子科技大学 | Power semiconductor device |
US5164802A (en) | 1991-03-20 | 1992-11-17 | Harris Corporation | Power vdmosfet with schottky on lightly doped drain of lateral driver fet |
US5250450A (en) | 1991-04-08 | 1993-10-05 | Micron Technology, Inc. | Insulated-gate vertical field-effect transistor with high current drive and minimum overlap capacitance |
JP2603886B2 (en) | 1991-05-09 | 1997-04-23 | 日本電信電話株式会社 | Method for manufacturing thin SOI insulated gate field effect transistor |
US5219793A (en) | 1991-06-03 | 1993-06-15 | Motorola Inc. | Method for forming pitch independent contacts and a semiconductor device having the same |
KR940006702B1 (en) | 1991-06-14 | 1994-07-25 | 금성일렉트론 주식회사 | Manufacturing method of mosfet |
JP2570022B2 (en) | 1991-09-20 | 1997-01-08 | 株式会社日立製作所 | Constant voltage diode, power conversion device using the same, and method of manufacturing constant voltage diode |
JPH0613627A (en) | 1991-10-08 | 1994-01-21 | Semiconductor Energy Lab Co Ltd | Semiconductor device and its manufacture |
US5300452A (en) | 1991-12-18 | 1994-04-05 | U.S. Philips Corporation | Method of manufacturing an optoelectronic semiconductor device |
JPH05304297A (en) | 1992-01-29 | 1993-11-16 | Nec Corp | Semiconductor power device and manufacture thereof |
JP3103655B2 (en) | 1992-02-07 | 2000-10-30 | 新電元工業株式会社 | Semiconductor device |
US5315142A (en) | 1992-03-23 | 1994-05-24 | International Business Machines Corporation | High performance trench EEPROM cell |
JP2904635B2 (en) | 1992-03-30 | 1999-06-14 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US5554862A (en) | 1992-03-31 | 1996-09-10 | Kabushiki Kaisha Toshiba | Power semiconductor device |
JPH06196723A (en) | 1992-04-28 | 1994-07-15 | Mitsubishi Electric Corp | Semiconductor device and manufacture thereof |
US5640034A (en) | 1992-05-18 | 1997-06-17 | Texas Instruments Incorporated | Top-drain trench based resurf DMOS transistor structure |
US5233215A (en) | 1992-06-08 | 1993-08-03 | North Carolina State University At Raleigh | Silicon carbide power MOSFET with floating field ring and floating field plate |
US5430324A (en) | 1992-07-23 | 1995-07-04 | Siliconix, Incorporated | High voltage transistor having edge termination utilizing trench technology |
US5910669A (en) | 1992-07-24 | 1999-06-08 | Siliconix Incorporated | Field effect Trench transistor having lightly doped epitaxial region on the surface portion thereof |
US5558313A (en) * | 1992-07-24 | 1996-09-24 | Siliconix Inorporated | Trench field effect transistor with reduced punch-through susceptibility and low RDSon |
US5281548A (en) | 1992-07-28 | 1994-01-25 | Micron Technology, Inc. | Plug-based floating gate memory |
US5294824A (en) * | 1992-07-31 | 1994-03-15 | Motorola, Inc. | High voltage transistor having reduced on-resistance |
GB9216599D0 (en) | 1992-08-05 | 1992-09-16 | Philips Electronics Uk Ltd | A semiconductor device comprising a vertical insulated gate field effect device and a method of manufacturing such a device |
US5300447A (en) | 1992-09-29 | 1994-04-05 | Texas Instruments Incorporated | Method of manufacturing a minimum scaled transistor |
JPH06163907A (en) | 1992-11-20 | 1994-06-10 | Hitachi Ltd | Voltage drive semiconductor device |
US5275965A (en) | 1992-11-25 | 1994-01-04 | Micron Semiconductor, Inc. | Trench isolation using gated sidewalls |
US5326711A (en) | 1993-01-04 | 1994-07-05 | Texas Instruments Incorporated | High performance high voltage vertical transistor and method of fabrication |
DE4300806C1 (en) | 1993-01-14 | 1993-12-23 | Siemens Ag | Vertical MOS transistor prodn. - with reduced trench spacing, without parasitic bipolar effects |
US5418376A (en) | 1993-03-02 | 1995-05-23 | Toyo Denki Seizo Kabushiki Kaisha | Static induction semiconductor device with a distributed main electrode structure and static induction semiconductor device with a static induction main electrode shorted structure |
US5341011A (en) | 1993-03-15 | 1994-08-23 | Siliconix Incorporated | Short channel trenched DMOS transistor |
DE4309764C2 (en) | 1993-03-25 | 1997-01-30 | Siemens Ag | Power MOSFET |
KR960012585B1 (en) | 1993-06-25 | 1996-09-23 | Samsung Electronics Co Ltd | Transistor structure and the method for manufacturing the same |
US5371396A (en) | 1993-07-02 | 1994-12-06 | Thunderbird Technologies, Inc. | Field effect transistor having polycrystalline silicon gate junction |
US5365102A (en) | 1993-07-06 | 1994-11-15 | North Carolina State University | Schottky barrier rectifier with MOS trench |
BE1007283A3 (en) | 1993-07-12 | 1995-05-09 | Philips Electronics Nv | Semiconductor device with most with an extended drain area high voltage. |
JPH07122749A (en) | 1993-09-01 | 1995-05-12 | Toshiba Corp | Semiconductor device and its manufacture |
JP3400846B2 (en) | 1994-01-20 | 2003-04-28 | 三菱電機株式会社 | Semiconductor device having trench structure and method of manufacturing the same |
US5429977A (en) | 1994-03-11 | 1995-07-04 | Industrial Technology Research Institute | Method for forming a vertical transistor with a stacked capacitor DRAM cell |
US5434435A (en) | 1994-05-04 | 1995-07-18 | North Carolina State University | Trench gate lateral MOSFET |
DE4417150C2 (en) | 1994-05-17 | 1996-03-14 | Siemens Ag | Method for producing an arrangement with self-reinforcing dynamic MOS transistor memory cells |
US5454435A (en) | 1994-05-25 | 1995-10-03 | Reinhardt; Lisa | Device for facilitating insertion of a beach umbrella in sand |
US5405794A (en) | 1994-06-14 | 1995-04-11 | Philips Electronics North America Corporation | Method of producing VDMOS device of increased power density |
US5424231A (en) | 1994-08-09 | 1995-06-13 | United Microelectronics Corp. | Method for manufacturing a VDMOS transistor |
US5583368A (en) | 1994-08-11 | 1996-12-10 | International Business Machines Corporation | Stacked devices |
DE69525003T2 (en) | 1994-08-15 | 2003-10-09 | Siliconix Inc., Santa Clara | Method of manufacturing a trench-structure DMOS transistor using seven masks |
US5581100A (en) | 1994-08-30 | 1996-12-03 | International Rectifier Corporation | Trench depletion MOSFET |
US5583065A (en) | 1994-11-23 | 1996-12-10 | Sony Corporation | Method of making a MOS semiconductor device |
US5674766A (en) | 1994-12-30 | 1997-10-07 | Siliconix Incorporated | Method of making a trench MOSFET with multi-resistivity drain to provide low on-resistance by varying dopant concentration in epitaxial layer |
US5597765A (en) * | 1995-01-10 | 1997-01-28 | Siliconix Incorporated | Method for making termination structure for power MOSFET |
JPH08204179A (en) | 1995-01-26 | 1996-08-09 | Fuji Electric Co Ltd | Silicon carbide trench mosfet |
US5670803A (en) | 1995-02-08 | 1997-09-23 | International Business Machines Corporation | Three-dimensional SRAM trench structure and fabrication method therefor |
JP3325736B2 (en) | 1995-02-09 | 2002-09-17 | 三菱電機株式会社 | Insulated gate semiconductor device |
EP0726603B1 (en) | 1995-02-10 | 1999-04-21 | SILICONIX Incorporated | Trenched field effect transistor with PN depletion barrier |
US5595927A (en) | 1995-03-17 | 1997-01-21 | Taiwan Semiconductor Manufacturing Company Ltd. | Method for making self-aligned source/drain mask ROM memory cell using trench etched channel |
US5592005A (en) | 1995-03-31 | 1997-01-07 | Siliconix Incorporated | Punch-through field effect transistor |
US5554552A (en) | 1995-04-03 | 1996-09-10 | Taiwan Semiconductor Manufacturing Company | PN junction floating gate EEPROM, flash EPROM device and method of manufacture thereof |
US5744372A (en) | 1995-04-12 | 1998-04-28 | National Semiconductor Corporation | Fabrication of complementary field-effect transistors each having multi-part channel |
JPH08306914A (en) | 1995-04-27 | 1996-11-22 | Nippondenso Co Ltd | Semiconductor device and its manufacture |
US5567634A (en) | 1995-05-01 | 1996-10-22 | National Semiconductor Corporation | Method of fabricating self-aligned contact trench DMOS transistors |
US6049108A (en) | 1995-06-02 | 2000-04-11 | Siliconix Incorporated | Trench-gated MOSFET with bidirectional voltage clamping |
US5648670A (en) | 1995-06-07 | 1997-07-15 | Sgs-Thomson Microelectronics, Inc. | Trench MOS-gated device with a minimum number of masks |
US5629543A (en) | 1995-08-21 | 1997-05-13 | Siliconix Incorporated | Trenched DMOS transistor with buried layer for reduced on-resistance and ruggedness |
US5689128A (en) | 1995-08-21 | 1997-11-18 | Siliconix Incorporated | High density trenched DMOS transistor |
FR2738394B1 (en) | 1995-09-06 | 1998-06-26 | Nippon Denso Co | SILICON CARBIDE SEMICONDUCTOR DEVICE, AND MANUFACTURING METHOD THEREOF |
US5879971A (en) | 1995-09-28 | 1999-03-09 | Motorola Inc. | Trench random access memory cell and method of formation |
US5705409A (en) | 1995-09-28 | 1998-01-06 | Motorola Inc. | Method for forming trench transistor structure |
US5973367A (en) | 1995-10-13 | 1999-10-26 | Siliconix Incorporated | Multiple gated MOSFET for use in DC-DC converter |
US5616945A (en) | 1995-10-13 | 1997-04-01 | Siliconix Incorporated | Multiple gated MOSFET for use in DC-DC converter |
US5949124A (en) | 1995-10-31 | 1999-09-07 | Motorola, Inc. | Edge termination structure |
US6037632A (en) | 1995-11-06 | 2000-03-14 | Kabushiki Kaisha Toshiba | Semiconductor device |
KR0159075B1 (en) | 1995-11-11 | 1998-12-01 | 김광호 | Trench dmos device and a method of fabricating the same |
US5780343A (en) | 1995-12-20 | 1998-07-14 | National Semiconductor Corporation | Method of producing high quality silicon surface for selective epitaxial growth of silicon |
US5637898A (en) | 1995-12-22 | 1997-06-10 | North Carolina State University | Vertical field effect transistors having improved breakdown voltage capability and low on-state resistance |
US6700157B2 (en) * | 1996-01-22 | 2004-03-02 | Fuji Electric Co., Ltd. | Semiconductor device |
US5763915A (en) * | 1996-02-27 | 1998-06-09 | Magemos Corporation | DMOS transistors having trenched gate oxide |
US6084268A (en) | 1996-03-05 | 2000-07-04 | Semiconductor Components Industries, Llc | Power MOSFET device having low on-resistance and method |
US5821583A (en) | 1996-03-06 | 1998-10-13 | Siliconix Incorporated | Trenched DMOS transistor with lightly doped tub |
US5814858A (en) | 1996-03-15 | 1998-09-29 | Siliconix Incorporated | Vertical power MOSFET having reduced sensitivity to variations in thickness of epitaxial layer |
DE19611045C1 (en) | 1996-03-20 | 1997-05-22 | Siemens Ag | Field effect transistor e.g. vertical MOS type |
EP0798785B1 (en) | 1996-03-29 | 2003-12-03 | STMicroelectronics S.r.l. | High-voltage-resistant MOS transistor, and corresponding manufacturing process |
US5895951A (en) | 1996-04-05 | 1999-04-20 | Megamos Corporation | MOSFET structure and fabrication process implemented by forming deep and narrow doping regions through doping trenches |
US5767004A (en) | 1996-04-22 | 1998-06-16 | Chartered Semiconductor Manufacturing, Ltd. | Method for forming a low impurity diffusion polysilicon layer |
US5719409A (en) | 1996-06-06 | 1998-02-17 | Cree Research, Inc. | Silicon carbide metal-insulator semiconductor field effect transistor |
EP0948818B1 (en) | 1996-07-19 | 2009-01-07 | SILICONIX Incorporated | High density trench dmos transistor with trench bottom implant |
US5808340A (en) | 1996-09-18 | 1998-09-15 | Advanced Micro Devices, Inc. | Short channel self aligned VMOS field effect transistor |
JP2891205B2 (en) | 1996-10-21 | 1999-05-17 | 日本電気株式会社 | Manufacturing method of semiconductor integrated circuit |
US5972741A (en) | 1996-10-31 | 1999-10-26 | Sanyo Electric Co., Ltd. | Method of manufacturing semiconductor device |
KR100233832B1 (en) | 1996-12-14 | 1999-12-01 | 정선종 | Transistor of semiconductor device and method for manufacturing the same |
US6011298A (en) | 1996-12-31 | 2000-01-04 | Stmicroelectronics, Inc. | High voltage termination with buried field-shaping region |
KR100218260B1 (en) | 1997-01-14 | 1999-09-01 | 김덕중 | Trench type mos transistor fabricating method |
JP3938964B2 (en) | 1997-02-10 | 2007-06-27 | 三菱電機株式会社 | High voltage semiconductor device and manufacturing method thereof |
US5877528A (en) | 1997-03-03 | 1999-03-02 | Megamos Corporation | Structure to provide effective channel-stop in termination areas for trenched power transistors |
US6057558A (en) | 1997-03-05 | 2000-05-02 | Denson Corporation | Silicon carbide semiconductor device and manufacturing method thereof |
US6163052A (en) | 1997-04-04 | 2000-12-19 | Advanced Micro Devices, Inc. | Trench-gated vertical combination JFET and MOSFET devices |
US5879994A (en) | 1997-04-15 | 1999-03-09 | National Semiconductor Corporation | Self-aligned method of fabricating terrace gate DMOS transistor |
JP3618517B2 (en) | 1997-06-18 | 2005-02-09 | 三菱電機株式会社 | Semiconductor device and manufacturing method thereof |
US6096608A (en) | 1997-06-30 | 2000-08-01 | Siliconix Incorporated | Bidirectional trench gated power mosfet with submerged body bus extending underneath gate trench |
US6037628A (en) | 1997-06-30 | 2000-03-14 | Intersil Corporation | Semiconductor structures with trench contacts |
US5907776A (en) | 1997-07-11 | 1999-05-25 | Magepower Semiconductor Corp. | Method of forming a semiconductor structure having reduced threshold voltage and high punch-through tolerance |
US5776813A (en) | 1997-10-06 | 1998-07-07 | Industrial Technology Research Institute | Process to manufacture a vertical gate-enhanced bipolar transistor |
KR100249505B1 (en) | 1997-10-28 | 2000-03-15 | 정선종 | Fabrication method of laterally double diffused mosfets |
US6005271A (en) | 1997-11-05 | 1999-12-21 | Magepower Semiconductor Corp. | Semiconductor cell array with high packing density |
US5943581A (en) | 1997-11-05 | 1999-08-24 | Vanguard International Semiconductor Corporation | Method of fabricating a buried reservoir capacitor structure for high-density dynamic random access memory (DRAM) circuits |
US6081009A (en) | 1997-11-10 | 2000-06-27 | Intersil Corporation | High voltage mosfet structure |
US5900663A (en) | 1998-02-07 | 1999-05-04 | Xemod, Inc. | Quasi-mesh gate structure for lateral RF MOS devices |
US5949104A (en) | 1998-02-07 | 1999-09-07 | Xemod, Inc. | Source connection structure for lateral RF MOS devices |
US5897343A (en) | 1998-03-30 | 1999-04-27 | Motorola, Inc. | Method of making a power switching trench MOSFET having aligned source regions |
US6063678A (en) | 1998-05-04 | 2000-05-16 | Xemod, Inc. | Fabrication of lateral RF MOS devices with enhanced RF properties |
US6545297B1 (en) * | 1998-05-13 | 2003-04-08 | Micron Technology, Inc. | High density vertical SRAM cell using bipolar latchup induced by gated diode breakdown |
US6104054A (en) | 1998-05-13 | 2000-08-15 | Texas Instruments Incorporated | Space-efficient layout method to reduce the effect of substrate capacitance in dielectrically isolated process technologies |
US6015727A (en) | 1998-06-08 | 2000-01-18 | Wanlass; Frank M. | Damascene formation of borderless contact MOS transistors |
US6064088A (en) | 1998-06-15 | 2000-05-16 | Xemod, Inc. | RF power MOSFET device with extended linear region of transconductance characteristic at low drain current |
DE19828191C1 (en) | 1998-06-24 | 1999-07-29 | Siemens Ag | Lateral high voltage transistor |
KR100372103B1 (en) | 1998-06-30 | 2003-03-31 | 주식회사 하이닉스반도체 | Device Separation Method of Semiconductor Devices |
US6156611A (en) | 1998-07-20 | 2000-12-05 | Motorola, Inc. | Method of fabricating vertical FET with sidewall gate electrode |
JP3988262B2 (en) | 1998-07-24 | 2007-10-10 | 富士電機デバイステクノロジー株式会社 | Vertical superjunction semiconductor device and manufacturing method thereof |
JP4253374B2 (en) | 1998-07-24 | 2009-04-08 | 千住金属工業株式会社 | Method for soldering printed circuit board and jet solder bath |
US6621121B2 (en) * | 1998-10-26 | 2003-09-16 | Silicon Semiconductor Corporation | Vertical MOSFETs having trench-based gate electrodes within deeper trench-based source electrodes |
US6545316B1 (en) | 2000-06-23 | 2003-04-08 | Silicon Wireless Corporation | MOSFET devices having linear transfer characteristics when operating in velocity saturation mode and methods of forming and operating same |
JP3951522B2 (en) | 1998-11-11 | 2007-08-01 | 富士電機デバイステクノロジー株式会社 | Super junction semiconductor device |
JP3799888B2 (en) | 1998-11-12 | 2006-07-19 | 富士電機デバイステクノロジー株式会社 | Superjunction semiconductor device and method for manufacturing the same |
JP2000156978A (en) | 1998-11-17 | 2000-06-06 | Fuji Electric Co Ltd | Soft switching circuit |
US6084264A (en) | 1998-11-25 | 2000-07-04 | Siliconix Incorporated | Trench MOSFET having improved breakdown and on-resistance characteristics |
GB9826041D0 (en) | 1998-11-28 | 1999-01-20 | Koninkl Philips Electronics Nv | Trench-gate semiconductor devices and their manufacture |
EP1151478B1 (en) * | 1999-01-11 | 2002-08-28 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Power mos element and method for producing the same |
JP3857462B2 (en) * | 1999-03-19 | 2006-12-13 | 株式会社東芝 | AC switch circuit |
JP3751463B2 (en) | 1999-03-23 | 2006-03-01 | 株式会社東芝 | High voltage semiconductor element |
JP3417336B2 (en) | 1999-03-25 | 2003-06-16 | 関西日本電気株式会社 | Insulated gate semiconductor device and method of manufacturing the same |
US6413822B2 (en) * | 1999-04-22 | 2002-07-02 | Advanced Analogic Technologies, Inc. | Super-self-aligned fabrication process of trench-gate DMOS with overlying device layer |
WO2000068998A1 (en) | 1999-05-06 | 2000-11-16 | C.P. Clare Corporation | High voltage mosfet structures |
AU4820100A (en) | 1999-05-06 | 2000-11-21 | Cp Clare Corporation | Mosfet with field reducing trenches in body region |
CN1171318C (en) | 1999-06-03 | 2004-10-13 | 通用半导体公司 | Power MOSFET and method of making same |
GB9916370D0 (en) | 1999-07-14 | 1999-09-15 | Koninkl Philips Electronics Nv | Manufacture of semiconductor devices and material |
GB9916520D0 (en) | 1999-07-15 | 1999-09-15 | Koninkl Philips Electronics Nv | Manufacture of semiconductor devices and material |
JP4774580B2 (en) | 1999-08-23 | 2011-09-14 | 富士電機株式会社 | Super junction semiconductor device |
US6077733A (en) | 1999-09-03 | 2000-06-20 | Taiwan Semiconductor Manufacturing Company | Method of manufacturing self-aligned T-shaped gate through dual damascene |
US20030060013A1 (en) | 1999-09-24 | 2003-03-27 | Bruce D. Marchant | Method of manufacturing trench field effect transistors with trenched heavy body |
JP3507732B2 (en) | 1999-09-30 | 2004-03-15 | 株式会社東芝 | Semiconductor device |
US6103619A (en) | 1999-10-08 | 2000-08-15 | United Microelectronics Corp. | Method of forming a dual damascene structure on a semiconductor wafer |
JP4450122B2 (en) | 1999-11-17 | 2010-04-14 | 株式会社デンソー | Silicon carbide semiconductor device |
GB9929613D0 (en) | 1999-12-15 | 2000-02-09 | Koninkl Philips Electronics Nv | Manufacture of semiconductor material and devices using that material |
JP2001192174A (en) | 2000-01-12 | 2001-07-17 | Occ Corp | Guide winder |
JP4765012B2 (en) | 2000-02-09 | 2011-09-07 | 富士電機株式会社 | Semiconductor device and manufacturing method thereof |
GB0003185D0 (en) | 2000-02-12 | 2000-04-05 | Koninkl Philips Electronics Nv | An insulated gate field effect device |
JP2001244461A (en) | 2000-02-28 | 2001-09-07 | Toyota Central Res & Dev Lab Inc | Vertical semiconductor device |
CN1428007A (en) | 2000-03-17 | 2003-07-02 | 通用半导体公司 | DMOS transistor having trench gate electrode |
JP3636345B2 (en) | 2000-03-17 | 2005-04-06 | 富士電機デバイステクノロジー株式会社 | Semiconductor device and method for manufacturing semiconductor device |
GB0006957D0 (en) | 2000-03-23 | 2000-05-10 | Koninkl Philips Electronics Nv | A semiconductor device |
EP1281295B1 (en) * | 2000-04-06 | 2005-11-09 | Koninklijke Philips Electronics N.V. | Lamp ballast with non-linear resonant inductor |
JP4534303B2 (en) | 2000-04-27 | 2010-09-01 | 富士電機システムズ株式会社 | Horizontal super junction semiconductor device |
JP4240752B2 (en) | 2000-05-01 | 2009-03-18 | 富士電機デバイステクノロジー株式会社 | Semiconductor device |
US6509240B2 (en) | 2000-05-15 | 2003-01-21 | International Rectifier Corporation | Angle implant process for cellular deep trench sidewall doping |
US6627949B2 (en) | 2000-06-02 | 2003-09-30 | General Semiconductor, Inc. | High voltage power MOSFET having low on-resistance |
US6635534B2 (en) | 2000-06-05 | 2003-10-21 | Fairchild Semiconductor Corporation | Method of manufacturing a trench MOSFET using selective growth epitaxy |
JP4984345B2 (en) | 2000-06-21 | 2012-07-25 | 富士電機株式会社 | Semiconductor device |
US6921939B2 (en) | 2000-07-20 | 2005-07-26 | Fairchild Semiconductor Corporation | Power MOSFET and method for forming same using a self-aligned body implant |
EP1205980A1 (en) | 2000-11-07 | 2002-05-15 | Infineon Technologies AG | A method for forming a field effect transistor in a semiconductor substrate |
US6713813B2 (en) | 2001-01-30 | 2004-03-30 | Fairchild Semiconductor Corporation | Field effect transistor having a lateral depletion structure |
US7345342B2 (en) * | 2001-01-30 | 2008-03-18 | Fairchild Semiconductor Corporation | Power semiconductor devices and methods of manufacture |
WO2002067333A1 (en) | 2001-02-21 | 2002-08-29 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and method of manufacturing the same |
KR100393201B1 (en) | 2001-04-16 | 2003-07-31 | 페어차일드코리아반도체 주식회사 | High voltage lateral DMOS transistor having low on-resistance and high breakdown voltage |
DE10127885B4 (en) | 2001-06-08 | 2009-09-24 | Infineon Technologies Ag | Trench power semiconductor device |
US7033876B2 (en) | 2001-07-03 | 2006-04-25 | Siliconix Incorporated | Trench MIS device having implanted drain-drift region and thick bottom oxide and process for manufacturing the same |
US6657254B2 (en) | 2001-11-21 | 2003-12-02 | General Semiconductor, Inc. | Trench MOSFET device with improved on-resistance |
US7091573B2 (en) | 2002-03-19 | 2006-08-15 | Infineon Technologies Ag | Power transistor |
TWI248136B (en) | 2002-03-19 | 2006-01-21 | Infineon Technologies Ag | Method for fabricating a transistor arrangement having trench transistor cells having a field electrode |
US6835993B2 (en) * | 2002-08-27 | 2004-12-28 | International Rectifier Corporation | Bidirectional shallow trench superjunction device with resurf region |
DE10309400B4 (en) * | 2003-03-04 | 2009-07-30 | Infineon Technologies Ag | Semiconductor device with increased dielectric strength and / or reduced on-resistance |
US7652326B2 (en) * | 2003-05-20 | 2010-01-26 | Fairchild Semiconductor Corporation | Power semiconductor devices and methods of manufacture |
DE10324754B4 (en) | 2003-05-30 | 2018-11-08 | Infineon Technologies Ag | Semiconductor device |
DE10339455B3 (en) * | 2003-08-27 | 2005-05-04 | Infineon Technologies Ag | Vertical semiconductor device having a field electrode drift zone and method for making such a drift zone |
US7405452B2 (en) * | 2004-02-02 | 2008-07-29 | Hamza Yilmaz | Semiconductor device containing dielectrically isolated PN junction for enhanced breakdown characteristics |
US6951112B2 (en) | 2004-02-10 | 2005-10-04 | General Electric Company | Methods and apparatus for assembling gas turbine engines |
GB0403934D0 (en) * | 2004-02-21 | 2004-03-24 | Koninkl Philips Electronics Nv | Trench-gate semiconductor devices and the manufacture thereof |
US7126166B2 (en) * | 2004-03-11 | 2006-10-24 | Semiconductor Components Industries, L.L.C. | High voltage lateral FET structure with improved on resistance performance |
US7183610B2 (en) * | 2004-04-30 | 2007-02-27 | Siliconix Incorporated | Super trench MOSFET including buried source electrode and method of fabricating the same |
JP4967236B2 (en) * | 2004-08-04 | 2012-07-04 | 富士電機株式会社 | Semiconductor element |
AT504289A2 (en) * | 2005-05-26 | 2008-04-15 | Fairchild Semiconductor | TRENCH-GATE FIELD EFFECT TRANSISTORS AND METHOD FOR MAKING THE SAME |
DE112006001516T5 (en) * | 2005-06-10 | 2008-04-17 | Fairchild Semiconductor Corp. | Field effect transistor with charge balance |
TWI400757B (en) | 2005-06-29 | 2013-07-01 | Fairchild Semiconductor | Methods for forming shielded gate field effect transistors |
JP4939012B2 (en) * | 2005-08-26 | 2012-05-23 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
DE102005041256B4 (en) * | 2005-08-31 | 2007-12-20 | Infineon Technologies Ag | trench transistor |
DE102005041358B4 (en) * | 2005-08-31 | 2012-01-19 | Infineon Technologies Austria Ag | Field plate trench transistor and method for its production |
JP2007189192A (en) * | 2005-12-15 | 2007-07-26 | Toshiba Corp | Semiconductor device |
US7768064B2 (en) * | 2006-01-05 | 2010-08-03 | Fairchild Semiconductor Corporation | Structure and method for improving shielded gate field effect transistors |
US7633119B2 (en) * | 2006-02-17 | 2009-12-15 | Alpha & Omega Semiconductor, Ltd | Shielded gate trench (SGT) MOSFET devices and manufacturing processes |
US7446374B2 (en) * | 2006-03-24 | 2008-11-04 | Fairchild Semiconductor Corporation | High density trench FET with integrated Schottky diode and method of manufacture |
US7521773B2 (en) * | 2006-03-31 | 2009-04-21 | Fairchild Semiconductor Corporation | Power device with improved edge termination |
US7355224B2 (en) * | 2006-06-16 | 2008-04-08 | Fairchild Semiconductor Corporation | High voltage LDMOS |
US20080290405A1 (en) * | 2007-05-21 | 2008-11-27 | Chao-Cheng Lu | Power mosfet diode |
US7884390B2 (en) * | 2007-10-02 | 2011-02-08 | Fairchild Semiconductor Corporation | Structure and method of forming a topside contact to a backside terminal of a semiconductor device |
US8686493B2 (en) * | 2007-10-04 | 2014-04-01 | Fairchild Semiconductor Corporation | High density FET with integrated Schottky |
US7825465B2 (en) * | 2007-12-13 | 2010-11-02 | Fairchild Semiconductor Corporation | Structure and method for forming field effect transistor with low resistance channel region |
US7772668B2 (en) | 2007-12-26 | 2010-08-10 | Fairchild Semiconductor Corporation | Shielded gate trench FET with multiple channels |
-
2007
- 2007-12-26 US US11/964,283 patent/US7772668B2/en active Active
-
2008
- 2008-12-15 CN CN2008801227424A patent/CN101971304B/en active Active
- 2008-12-15 WO PCT/US2008/086854 patent/WO2009085701A1/en active Application Filing
- 2008-12-18 TW TW097149388A patent/TWI509798B/en active
-
2010
- 2010-06-24 US US12/823,037 patent/US20100258866A1/en not_active Abandoned
-
2012
- 2012-07-19 US US13/553,285 patent/US9224853B2/en active Active
Patent Citations (100)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6174773B1 (en) * | 1995-02-17 | 2001-01-16 | Fuji Electric Co., Ltd. | Method of manufacturing vertical trench misfet |
US6294818B1 (en) * | 1996-01-22 | 2001-09-25 | Fuji Electric Co., Ltd. | Parallel-stripe type semiconductor device |
US6184555B1 (en) * | 1996-02-05 | 2001-02-06 | Siemens Aktiengesellschaft | Field effect-controlled semiconductor component |
US6368920B1 (en) * | 1996-04-10 | 2002-04-09 | Fairchild Semiconductor Corporation | Trench MOS gate device |
US6207994B1 (en) * | 1996-11-05 | 2001-03-27 | Power Integrations, Inc. | High-voltage transistor with multi-layer conduction region |
US6168983B1 (en) * | 1996-11-05 | 2001-01-02 | Power Integrations, Inc. | Method of making a high-voltage transistor with multiple lateral conduction layers |
US6114727A (en) * | 1997-01-09 | 2000-09-05 | Kabushiki Kaisha Toshiba | Semiconductor device |
US6188104B1 (en) * | 1997-03-27 | 2001-02-13 | Samsung Electronics Co., Ltd | Trench DMOS device having an amorphous silicon and polysilicon gate |
US6281547B1 (en) * | 1997-05-08 | 2001-08-28 | Megamos Corporation | Power transistor cells provided with reliable trenched source contacts connected to narrower source manufactured without a source mask |
US6277706B1 (en) * | 1997-06-13 | 2001-08-21 | Nec Corporation | Method of manufacturing isolation trenches using silicon nitride liner |
US6110799A (en) * | 1997-06-30 | 2000-08-29 | Intersil Corporation | Trench contact process |
US6309920B1 (en) * | 1997-07-22 | 2001-10-30 | Siemens Aktiengesellschaft | Bipolar transistor which can be controlled by field effect and method for producing the same |
US6168996B1 (en) * | 1997-08-28 | 2001-01-02 | Hitachi, Ltd. | Method of fabricating semiconductor device |
US6239463B1 (en) * | 1997-08-28 | 2001-05-29 | Siliconix Incorporated | Low resistance power MOSFET or other device containing silicon-germanium layer |
US6184545B1 (en) * | 1997-09-12 | 2001-02-06 | Infineon Technologies Ag | Semiconductor component with metal-semiconductor junction with low reverse current |
US6384456B1 (en) * | 1997-09-30 | 2002-05-07 | Infineon Technologies Ag | Field-effect transistor having a high packing density and method for fabricating it |
US6337499B1 (en) * | 1997-11-03 | 2002-01-08 | Infineon Technologies Ag | Semiconductor component |
US6376314B1 (en) * | 1997-11-07 | 2002-04-23 | Zetex Plc. | Method of semiconductor device fabrication |
US6429481B1 (en) * | 1997-11-14 | 2002-08-06 | Fairchild Semiconductor Corporation | Field effect transistor and method of its manufacture |
US6426260B1 (en) * | 1997-12-02 | 2002-07-30 | Magepower Semiconductor Corp. | Switching speed improvement in DMO by implanting lightly doped region under gate |
US6297531B2 (en) * | 1998-01-05 | 2001-10-02 | International Business Machines Corporation | High performance, low power vertical integrated CMOS devices |
US6239464B1 (en) * | 1998-01-08 | 2001-05-29 | Kabushiki Kaisha Toshiba | Semiconductor gate trench with covered open ends |
US6225649B1 (en) * | 1998-01-22 | 2001-05-01 | Mitsubishi Denki Kabushiki Kaisha | Insulated-gate bipolar semiconductor device |
US6400003B1 (en) * | 1998-02-12 | 2002-06-04 | Koninklijke Philips Electronics N.V. | High voltage MOSFET with geometrical depletion layer enhancement |
US6271562B1 (en) * | 1998-02-27 | 2001-08-07 | Infineon Technologies Ag | Semiconductor component which can be controlled by a field effect |
US6376890B1 (en) * | 1998-04-08 | 2002-04-23 | Siemens Aktiengesellschaft | High-voltage edge termination for planar structures |
US6174785B1 (en) * | 1998-04-09 | 2001-01-16 | Micron Technology, Inc. | Method of forming trench isolation region for semiconductor device |
US6137152A (en) * | 1998-04-22 | 2000-10-24 | Texas Instruments - Acer Incorporated | Planarized deep-shallow trench isolation for CMOS/bipolar devices |
US6150697A (en) * | 1998-04-30 | 2000-11-21 | Denso Corporation | Semiconductor apparatus having high withstand voltage |
US6303969B1 (en) * | 1998-05-01 | 2001-10-16 | Allen Tan | Schottky diode with dielectric trench |
US6190978B1 (en) * | 1998-05-04 | 2001-02-20 | Xemod, Inc. | Method for fabricating lateral RF MOS devices with enhanced RF properties |
US6171935B1 (en) * | 1998-05-06 | 2001-01-09 | Siemens Aktiengesellschaft | Process for producing an epitaxial layer with laterally varying doping |
US6307246B1 (en) * | 1998-07-23 | 2001-10-23 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor resurf devices formed by oblique trench implantation |
US6274904B1 (en) * | 1998-09-02 | 2001-08-14 | Siemens Aktiengesellschaft | Edge structure and drift region for a semiconductor component and production method |
US6388287B2 (en) * | 1998-09-11 | 2002-05-14 | Infineon Technologies Ag | Switch mode power supply with reduced switching losses |
US6297534B1 (en) * | 1998-10-07 | 2001-10-02 | Kabushiki Kaisha Toshiba | Power semiconductor device |
US6476443B1 (en) * | 1998-10-14 | 2002-11-05 | International Rectifier Corporation | MOSgated device with trench structure and remote contact and process for its manufacture |
US6201279B1 (en) * | 1998-10-22 | 2001-03-13 | Infineon Technologies Ag | Semiconductor component having a small forward voltage and high blocking ability |
US6388286B1 (en) * | 1998-10-26 | 2002-05-14 | North Carolina State University | Power semiconductor devices having trench-based gate electrodes and field plates |
US6194741B1 (en) * | 1998-11-03 | 2001-02-27 | International Rectifier Corp. | MOSgated trench type power semiconductor with silicon carbide substrate and increased gate breakdown voltage and reduced on-resistance |
US6291856B1 (en) * | 1998-11-12 | 2001-09-18 | Fuji Electric Co., Ltd. | Semiconductor device with alternating conductivity type layer and method of manufacturing the same |
US6156606A (en) * | 1998-11-17 | 2000-12-05 | Siemens Aktiengesellschaft | Method of forming a trench capacitor using a rutile dielectric material |
US6362505B1 (en) * | 1998-11-27 | 2002-03-26 | Siemens Aktiengesellschaft | MOS field-effect transistor with auxiliary electrode |
US6452230B1 (en) * | 1998-12-23 | 2002-09-17 | International Rectifier Corporation | High voltage mosgated device with trenches to reduce on-resistance |
US6222229B1 (en) * | 1999-02-18 | 2001-04-24 | Cree, Inc. | Self-aligned shield structure for realizing high frequency power MOSFET devices with improved reliability |
US6351018B1 (en) * | 1999-02-26 | 2002-02-26 | Fairchild Semiconductor Corporation | Monolithically integrated trench MOSFET and Schottky diode |
US6204097B1 (en) * | 1999-03-01 | 2001-03-20 | Semiconductor Components Industries, Llc | Semiconductor device and method of manufacture |
US6465843B1 (en) * | 1999-03-24 | 2002-10-15 | Infineon Technologies Ag | MOS-transistor structure with a trench-gate-electrode and a limited specific turn-on resistance and method for producing an MOS-transistor structure |
US6188105B1 (en) * | 1999-04-01 | 2001-02-13 | Intersil Corporation | High density MOS-gated power device and process for forming same |
US6174769B1 (en) * | 1999-04-27 | 2001-01-16 | Worldwide Semiconductor Manufacturing Corp. | Method for manufacturing stacked capacitor |
US6313482B1 (en) * | 1999-05-17 | 2001-11-06 | North Carolina State University | Silicon carbide power devices having trench-based silicon carbide charge coupling regions therein |
US6198127B1 (en) * | 1999-05-19 | 2001-03-06 | Intersil Corporation | MOS-gated power device having extended trench and doping zone and process for forming same |
US6433385B1 (en) * | 1999-05-19 | 2002-08-13 | Fairchild Semiconductor Corporation | MOS-gated power device having segmented trench and extended doping zone and process for forming same |
US6291298B1 (en) * | 1999-05-25 | 2001-09-18 | Advanced Analogic Technologies, Inc. | Process of manufacturing Trench gate semiconductor device having gate oxide layer with multiple thicknesses |
US6191447B1 (en) * | 1999-05-28 | 2001-02-20 | Micro-Ohm Corporation | Power semiconductor devices that utilize tapered trench-based insulating regions to improve electric field profiles in highly doped drift region mesas and methods of forming same |
US6365462B2 (en) * | 1999-05-28 | 2002-04-02 | Micro-Ohm Corporation | Methods of forming power semiconductor devices having tapered trench-based insulating regions therein |
US6365930B1 (en) * | 1999-06-03 | 2002-04-02 | Stmicroelectronics S.R.L. | Edge termination of semiconductor devices for high voltages with resistive voltage divider |
US6720616B2 (en) * | 1999-06-25 | 2004-04-13 | Infineon Technologies Ag | Trench MOS transistor |
US6346464B1 (en) * | 1999-06-28 | 2002-02-12 | Kabushiki Kaisha Toshiba | Manufacturing method of semiconductor device |
US6274905B1 (en) * | 1999-06-30 | 2001-08-14 | Fairchild Semiconductor Corporation | Trench structure substantially filled with high-conductivity material |
US6359308B1 (en) * | 1999-07-22 | 2002-03-19 | U.S. Philips Corporation | Cellular trench-gate field-effect transistors |
US6353252B1 (en) * | 1999-07-29 | 2002-03-05 | Kabushiki Kaisha Toshiba | High breakdown voltage semiconductor device having trenched film connected to electrodes |
US6265269B1 (en) * | 1999-08-04 | 2001-07-24 | Mosel Vitelic Inc. | Method for fabricating a concave bottom oxide in a trench |
US6566804B1 (en) * | 1999-09-07 | 2003-05-20 | Motorola, Inc. | Field emission device and method of operation |
US6228727B1 (en) * | 1999-09-27 | 2001-05-08 | Chartered Semiconductor Manufacturing, Ltd. | Method to form shallow trench isolations with rounded corners and reduced trench oxide recess |
US6368921B1 (en) * | 1999-09-28 | 2002-04-09 | U.S. Philips Corporation | Manufacture of trench-gate semiconductor devices |
US6222233B1 (en) * | 1999-10-04 | 2001-04-24 | Xemod, Inc. | Lateral RF MOS device with improved drain structure |
US6271552B1 (en) * | 1999-10-04 | 2001-08-07 | Xemod, Inc | Lateral RF MOS device with improved breakdown voltage |
US6461918B1 (en) * | 1999-12-20 | 2002-10-08 | Fairchild Semiconductor Corporation | Power MOS device with improved gate charge performance |
US6534825B2 (en) * | 1999-12-20 | 2003-03-18 | Fairchild Semiconductor Corporation | Power MOS device with improved gate charge performance |
US6285060B1 (en) * | 1999-12-30 | 2001-09-04 | Siliconix Incorporated | Barrier accumulation-mode MOSFET |
US6346469B1 (en) * | 2000-01-03 | 2002-02-12 | Motorola, Inc. | Semiconductor device and a process for forming the semiconductor device |
US6441454B2 (en) * | 2000-02-02 | 2002-08-27 | Koninklijke Philips Electronics N.V. | Trenched Schottky rectifiers |
US6376878B1 (en) * | 2000-02-11 | 2002-04-23 | Fairchild Semiconductor Corporation | MOS-gated devices with alternating zones of conductivity |
US6436779B2 (en) * | 2000-02-12 | 2002-08-20 | Koninklijke Philips Electronics N.V. | Semiconductor device having a plurality of resistive paths |
US6271100B1 (en) * | 2000-02-24 | 2001-08-07 | International Business Machines Corporation | Chemically enhanced anneal for removing trench stress resulting in improved bipolar yield |
US6271082B1 (en) * | 2000-03-17 | 2001-08-07 | United Microelectronics Corp. | Method of fabricating a mixed circuit capacitor |
US6376315B1 (en) * | 2000-03-31 | 2002-04-23 | General Semiconductor, Inc. | Method of forming a trench DMOS having reduced threshold voltage |
US6580123B2 (en) * | 2000-04-04 | 2003-06-17 | International Rectifier Corporation | Low voltage power MOSFET device and process for its manufacture |
US6465869B2 (en) * | 2000-05-30 | 2002-10-15 | Infineon Technologies Ag | Compensation component and process for producing the compensation component |
US6479352B2 (en) * | 2000-06-02 | 2002-11-12 | General Semiconductor, Inc. | Method of fabricating high voltage power MOSFET having low on-resistance |
EP1170803A2 (en) * | 2000-06-08 | 2002-01-09 | Siliconix Incorporated | Trench gate MOSFET and method of making the same |
US6472678B1 (en) * | 2000-06-16 | 2002-10-29 | General Semiconductor, Inc. | Trench MOSFET with double-diffused body profile |
US6475884B2 (en) * | 2000-07-17 | 2002-11-05 | General Semiconductor, Inc. | Devices and methods for addressing optical edge effects in connection with etched trenches |
US6472708B1 (en) * | 2000-08-31 | 2002-10-29 | General Semiconductor, Inc. | Trench MOSFET with structure having low gate charge |
US6362112B1 (en) * | 2000-11-08 | 2002-03-26 | Fabtech, Inc. | Single step etched moat |
US6608350B2 (en) * | 2000-12-07 | 2003-08-19 | International Rectifier Corporation | High voltage vertical conduction superjunction semiconductor device |
US6683346B2 (en) * | 2001-03-09 | 2004-01-27 | Fairchild Semiconductor Corporation | Ultra dense trench-gated power-device with the reduced drain-source feedback capacitance and Miller charge |
US6762127B2 (en) * | 2001-08-23 | 2004-07-13 | Yves Pierre Boiteux | Etch process for dielectric materials comprising oxidized organo silane materials |
US6444574B1 (en) * | 2001-09-06 | 2002-09-03 | Powerchip Semiconductor Corp. | Method for forming stepped contact hole for semiconductor devices |
US6815293B2 (en) * | 2001-09-07 | 2004-11-09 | Power Intergrations, Inc. | High-voltage lateral transistor with a multi-layered extended drain structure |
US6465304B1 (en) * | 2001-10-04 | 2002-10-15 | General Semiconductor, Inc. | Method for fabricating a power semiconductor device having a floating island voltage sustaining layer |
US6677641B2 (en) * | 2001-10-17 | 2004-01-13 | Fairchild Semiconductor Corporation | Semiconductor structure with improved smaller forward voltage loss and higher blocking capability |
US20030178676A1 (en) * | 2002-03-19 | 2003-09-25 | Ralf Henninger | Transistor configuration with a shielding electrode outside an active cell array and a reduced gate-drain capacitance |
US6806533B2 (en) * | 2002-03-28 | 2004-10-19 | Infineon Technologies Ag | Semiconductor component with an increased breakdown voltage in the edge area |
US6734066B2 (en) * | 2002-05-24 | 2004-05-11 | Nanya Technology Corporation | Method for fabricating split gate flash memory cell |
US6710403B2 (en) * | 2002-07-30 | 2004-03-23 | Fairchild Semiconductor Corporation | Dual trench power MOSFET |
US7576388B1 (en) * | 2002-10-03 | 2009-08-18 | Fairchild Semiconductor Corporation | Trench-gate LDMOS structures |
US20050145936A1 (en) * | 2003-10-30 | 2005-07-07 | Infineon Technologies Ag | Power transistor arrangement and method for fabricating it |
US7268395B2 (en) * | 2004-06-04 | 2007-09-11 | International Rectifier Corporation | Deep trench super switch device |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090039384A1 (en) * | 2007-03-09 | 2009-02-12 | Diodes, Inc. | Power rectifiers and method of making same |
US7932536B2 (en) * | 2007-03-09 | 2011-04-26 | Diodes Incorporated | Power rectifiers and method of making same |
US9224853B2 (en) | 2007-12-26 | 2015-12-29 | Fairchild Semiconductor Corporation | Shielded gate trench FET with multiple channels |
US10326074B2 (en) | 2011-06-24 | 2019-06-18 | International Business Machines Corporation | Spin transfer torque cell for magnetic random access memory |
US20140054682A1 (en) * | 2012-08-21 | 2014-02-27 | Balaji Padmanabhan | Bidirectional field effect transistor and method |
US9048214B2 (en) * | 2012-08-21 | 2015-06-02 | Semiconductor Components Industries, Llc | Bidirectional field effect transistor and method |
Also Published As
Publication number | Publication date |
---|---|
US7772668B2 (en) | 2010-08-10 |
CN101971304A (en) | 2011-02-09 |
US20120280312A1 (en) | 2012-11-08 |
US9224853B2 (en) | 2015-12-29 |
TWI509798B (en) | 2015-11-21 |
CN101971304B (en) | 2012-10-10 |
TW200947704A (en) | 2009-11-16 |
US20090166728A1 (en) | 2009-07-02 |
WO2009085701A1 (en) | 2009-07-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7772668B2 (en) | Shielded gate trench FET with multiple channels | |
US11888047B2 (en) | Lateral transistors and methods with low-voltage-drop shunt to body diode | |
US20190115464A1 (en) | MOS-Gated Power Devices, Methods, and Integrated Circuits | |
US7955920B2 (en) | Field effect transistor with self-aligned source and heavy body regions and method of manufacturing same | |
US8076719B2 (en) | Semiconductor device structures and related processes | |
US7265416B2 (en) | High breakdown voltage low on-resistance lateral DMOS transistor | |
US7126166B2 (en) | High voltage lateral FET structure with improved on resistance performance | |
US20150028415A1 (en) | Semiconductor component having a transition region |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FAIRCHILD SEMICONDUCTOR CORPORATION;REEL/FRAME:057694/0374 Effective date: 20210722 |