US10665189B2 - Scan driving circuit and driving method thereof, array substrate and display device - Google Patents
Scan driving circuit and driving method thereof, array substrate and display device Download PDFInfo
- Publication number
- US10665189B2 US10665189B2 US16/099,925 US201816099925A US10665189B2 US 10665189 B2 US10665189 B2 US 10665189B2 US 201816099925 A US201816099925 A US 201816099925A US 10665189 B2 US10665189 B2 US 10665189B2
- Authority
- US
- United States
- Prior art keywords
- scan
- transistor
- switching circuits
- scan lines
- output terminals
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 40
- 238000000034 method Methods 0.000 title claims abstract description 26
- 238000010586 diagram Methods 0.000 description 12
- 230000006870 function Effects 0.000 description 7
- 230000008859 change Effects 0.000 description 5
- 230000004044 response Effects 0.000 description 5
- 238000004590 computer program Methods 0.000 description 3
- 230000008878 coupling Effects 0.000 description 2
- 238000010168 coupling process Methods 0.000 description 2
- 238000005859 coupling reaction Methods 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3674—Details of drivers for scan electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3275—Details of drivers for data electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0202—Addressing of scan or signal lines
- G09G2310/0218—Addressing of scan or signal lines with collection of electrodes in groups for n-dimensional addressing
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0202—Addressing of scan or signal lines
- G09G2310/0221—Addressing of scan or signal lines with use of split matrices
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0267—Details of drivers for scan electrodes, other than drivers for liquid crystal, plasma or OLED displays
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0283—Arrangement of drivers for different directions of scanning
Definitions
- Embodiments of the present disclosure relate to a scan driving circuit and a driving method thereof, an array substrate and a display device.
- At least one embodiment of the present disclosure provides a scan driving circuit, including: a scan signal generating circuit, a plurality of scan lines and a plurality of switching circuits.
- the scan signal generating circuit includes a plurality of output terminals for respectively outputting scan signals; the plurality of scan lines respectively correspond to the plurality of output terminals of the scan signal generating circuit and are divided into a plurality of scan line groups, and each of the plurality of scan line groups includes at least two scan lines;
- the plurality of switching circuits respectively correspond to the plurality of scan line groups and are respectively disposed between the plurality of scan line groups and the plurality of output terminals; and each of the plurality of switching circuits is configured to enable at least two scan lines of one scan line group corresponding to each of the plurality of switching circuits to be electrically shorted so as to allow the at least two scan lines to be electrically connected to same one of the output terminals, or electrically disconnected from each other so as to allow the at least two scan lines to be respectively electrically connected to different ones of
- each scan line group of the plurality of scan line groups includes two scan lines, correspondingly, each of the plurality of switching circuits includes: a first input terminal, a first output terminal, corresponding to and being connected to the first input terminal, a second input terminal, a second output terminal, corresponding to the second input terminal, a first switch, connected in series between the first input terminal and the second output terminal, and a second switch, connected in series between the second input terminal and the second output terminal.
- the first input terminal and the second input terminal are respectively connected to one of the plurality of output terminals of the scan signal generating circuit, and the first output terminal and the second output terminal are respectively connected to different one of the two scan lines of the scan line group.
- a scan driving circuit provided by an embodiment of the present disclosure further includes a first control signal line and a second control signal line.
- the first control signal line is connected to a control terminal of the first switch
- the second control signal line is connected to a control terminal of the second switch.
- the first switch includes a first transistor, a first electrode of the first transistor is connected to the first input terminal, a second electrode of the first transistor is connected to the second output terminal, and a gate electrode of the first transistor is connected to the first control signal line and is served as the control terminal of the first switch; and the second switch includes a second transistor, a first electrode of the second transistor is connected to the second input terminal, a second electrode of the second transistor is connected to the second output terminal, and a gate electrode of the second transistor is connected to the second control signal line and is served as a control terminal of the second switch.
- each scan line group of the plurality of scan line groups includes three scan lines, correspondingly, each of the plurality of switching circuits includes: a first input terminal, a first output terminal, corresponding to and being connected to the first input terminal, a second input terminal, a second output terminal, corresponding to the second input terminal, a third input terminal, a third output terminal, corresponding to the third input terminal, a first switch, connected in series between the first input terminal and the second output terminal, a second switch, connected in series between the second input terminal and the second output terminal, a third switch, connected in series between the second output terminal and the third output terminal, and a fourth switch, connected in series between the third input terminal and the third output terminal.
- the first input terminal, the second input terminal and the third input terminal are respectively connected to one of the plurality of output terminals of the scan signal generating circuit, and the first output terminal, the second output terminal and the third output terminal are respectively connected to different one of the three scan lines of the scan line group.
- a scan driving circuit provided by an embodiment of the present disclosure further includes a first control signal line and a second control signal line.
- the first control signal line is connected to a control terminal of the first switch and a control terminal of the third switch
- the second control signal line is connected to a control terminal of the second switch and a control terminal of the fourth switch.
- the first switch includes a first transistor, a first electrode of the first transistor is connected to the first input terminal, a second electrode of the first transistor is connected to the second output terminal, and a gate electrode of the first transistor is connected to the first control signal line and is served as the control terminal of the first switch;
- the second switch includes a second transistor, a first electrode of the second transistor is connected to the second input terminal, a second electrode of the second transistor is connected to the second output terminal, and a gate electrode of the second transistor is connected to the second control signal line and is served as the control terminal of the second switch;
- the third switch includes a third transistor, a first electrode of the third transistor is connected to the second output terminal, a second electrode of the third transistor is connected to the third output terminal, and a gate electrode of the third transistor is connected to the first control signal line and is served as the control terminal of the third switch;
- the fourth switch includes a fourth transistor, a first electrode of the fourth transistor is connected to the third input terminal,
- the first control signal line and the second control signal line are electrically connected to each other.
- the scan signal generating circuit includes a GOA circuit
- the GOA circuit includes a plurality of cascaded GOA units, and each of the GOA units corresponds to one of the plurality of output terminals.
- the scan signal generating circuit includes a gate driving chip.
- At least one embodiment of the present disclosure provides an array substrate, and the array substrate includes the scan driving circuit according to any one of the embodiments of the present disclosure.
- At least one embodiment of the present disclosure provides a display device, and the display device includes the scan driving circuit according to any one of the embodiments of the present disclosure.
- a display device provided by an embodiment of the present disclosure further includes a display substrate, and in a case where the scan signal generating circuit includes a gate driving chip, the gate driving chip is bonded on the display substrate.
- a display device provided by an embodiment of the present disclosure further includes a controller, and the controller is configured to control the plurality of switching circuits.
- At least one embodiment of the present disclosure provides a driving method of the display device, including: controlling each of the plurality of switching circuits to enable at least two scan lines of one scan line group corresponding to each of the plurality of switching circuits to be electrically shorted so as to allow the at least two scan lines to be electrically connected to same one of the output terminals, and enabling part or all of a display region of the display device is in a high resolution mode; and controlling each of the plurality of switching circuits to enable at least two scan lines of one scan line group corresponding to each of the plurality of switching circuits to be electrically from each other so as to allow the at least two scan lines to be respectively electrically connected to different ones of the output terminals, and enabling part or all of the display region of the display device is in a low resolution mode.
- FIG. 1 is a schematic diagram of a scan driving circuit capable of realizing a every two-row scan according to embodiments of the present disclosure
- FIG. 2 is a schematic diagram of a switching circuit including two transistor switches according to embodiments of the present disclosure
- FIG. 3 is a schematic diagram of a scan driving circuit capable of realizing a every three-row scan according to embodiments of the present disclosure
- FIG. 4 is a schematic diagram of a switching circuit including four transistor switches according to embodiments of the present disclosure
- FIG. 5A is a schematic diagram of a modified example of the switching circuit as shown in FIG. 2 ;
- FIG. 5B is a schematic diagram of a modified example of the switching circuit as shown in FIG. 4 ;
- FIG. 6A is a schematic diagram of another modified example of the switching circuit as shown in FIG. 2 ;
- FIG. 6B is a schematic diagram of another modified example of the switching circuit as shown in FIG. 4 ;
- FIG. 7 is a schematic diagram of a GOA circuit in a scan driving circuit according to embodiments of the present disclosure.
- FIG. 8 is a schematic diagram of a display device capable of displaying different regions with different resolutions according to embodiments of the present disclosure
- FIG. 9 is a schematic diagram of displaying different regions with different resolutions according to embodiments of the present disclosure.
- FIG. 10 is a schematic diagram of a display device according to embodiments of the present disclosure.
- FIG. 11 is a flowchart of a driving method of a scan driving circuit according to embodiments of the present disclosure.
- FIG. 12 is a flowchart of a driving method of a display device according to embodiments of the present disclosure.
- connection/connecting/connected is not limited to a physical connection or mechanical connection, but may include an electrical connection/coupling, directly or indirectly.
- the terms, “on,” “under,” “left,” “right,” or the like are only used to indicate relative position relationship, and when the position of the object which is described is changed, the relative position relationship may be changed accordingly.
- At least one embodiment of the present disclosure provides a scan driving circuit, including: a scan signal generating circuit, a plurality of scan lines and a plurality of switching circuits.
- the scan signal generating circuit includes a plurality of output terminals for respectively outputting scan signals; the plurality of scan lines respectively correspond to the plurality of output terminals of the scan signal generating circuit and are divided into a plurality of scan line groups, and each of the plurality of scan line groups includes at least two scan lines;
- the plurality of switching circuits respectively correspond to the plurality of scan line groups and are respectively disposed between the plurality of scan line groups and the plurality of output terminals; and each of the plurality of switching circuits is configured to enable at least two scan lines of one scan line group corresponding to each of the plurality of switching circuits to be electrically shorted so as to allow the at least two scan lines to be electrically connected to same one of the output terminals, or electrically disconnected from each other so as to allow the at least two scan lines to be respectively electrically connected to different ones of
- the resolution of the display device using a conventional scan driving circuit is fixed, the resolution cannot be adjusted according to actual needs, and selective driving cannot be realized in different regions of the display device.
- the scan driving circuit and the driving method thereof, the array substrate and the display device provided by the embodiments of the present disclosure can change display resolution and selectively drive the different regions of the display device with different resolutions, thereby reducing the display power consumption.
- the scan driving circuit 100 includes a scan signal generating circuit 120 , a plurality of scan lines 130 , and a plurality of switching circuits 110 .
- the number of the scan lines G 1 should be set to coincide with the number of the output terminals of the scan signal generating circuit 120 , that is, the plurality of scan lines 130 respectively correspond to the plurality of output terminals of the scan signal generating circuit 120 , and the scan lines 130 and the output terminals of the scan signal generating circuit 120 maintain a one-to-one correspondence.
- a switching circuit 110 is disposed between each of the plurality of scan line groups 131 and the output terminals of the scan signal generating circuit 120 corresponding to the scan line group 131 .
- Each of the plurality of switching circuits 110 corresponds to a scan line group 131 , that is, the number of the plurality of switching circuits 110 is set to coincide with the number of the plurality of scan line groups 131 .
- An embodiment of the present disclosure provides a scan driving circuit 100 , as shown in FIG. 1 .
- Each of the plurality of switching circuits 110 is configured to enable two scan lines G 1 of one scan line groups 131 corresponding to each of the plurality of switching circuits 110 to be electrically shorted so as to allow the at least two scan lines G 1 to be electrically connected to same one of the output terminals of the scan signal generating circuit 120 , or electrically disconnected from each other so as to allow the two scan lines G 1 to be respectively electrically connected to different ones of the output terminals of the scan signal generating circuit 120 .
- the scan driving circuit 100 can be connected to a plurality of pixel units P 1 in a pixel region 200 of an array substrate so as to supply scan driving signals to the pixel units P 1 .
- each of the plurality of scan lines G 1 is connected to a row of pixel units P 1 for driving the row of pixel units P 1 .
- the pixel units P 1 of a same column can share a same data line (not shown in FIG. 1 ), that is, the pixel units P 1 of the same column are connected to the same data line.
- n is an integer greater than zero, and the following embodiments are the same in this aspect and will not be described again.
- each of the plurality of switching circuits 110 is configured to enable the two scan lines G 1 of one scan line group 131 corresponding to each of the plurality of switching circuits 110 to be electrically shorted so as to allow the two scan lines G 1 to be electrically connected to same one of the output terminals of the scan signal generating circuit 120 .
- the pixel units P 1 of the (2n ⁇ 1)th row and the (2n)th row of a same column are simultaneously turned on in response to the scan driving signal outputted by a same output terminal of the scan signal generating circuit 120 , that is, if the pixel units P 1 of the (2n ⁇ 1)th row and the (2n)th row of the same column are connected to the same data line, then they will receive same data signal.
- this method is referred to as a every two-row scan mode, in this case, the pixel units P 1 of the (2n ⁇ 1)th row and the (2n)th row display same image pixels, thereby reducing the display resolution of the display device adopting the array substrate, which is reduced to half of the original display resolution.
- each column of the pixel units are connected to a same data line.
- a horizontal resolution remains unchanged.
- the odd columns (or even columns) of data lines input data signals, and the remaining even columns (or odd columns) of data lines do not input image data signals, the horizontal resolution becomes 1 ⁇ 2 of the original horizontal resolution.
- the data lines without inputting the image data signals can input a low voltage to keep its corresponding pixel units in a black state.
- the vertical resolution is adjusted to 1 ⁇ 2 of the original vertical resolution, for example, switching from the progressive-scan mode to every two-row scan mode.
- the corresponding horizontal resolution should also be adjusted to 1 ⁇ 2 of the original horizontal resolution, so as to ensure that the horizontal resolution and the vertical resolution are matched.
- the low resolution mode is a HD (1280*720) mode and the high resolution mode is a QHD (2560*1440) mode.
- the embodiments of the present disclosure include but are not limited thereto.
- Each of the plurality of switching circuits 110 is configured to enable three scan lines G 1 of one scan line groups 131 corresponding to each of the plurality of switching circuits 110 to be electrically shorted so as to allow the three scan lines G 1 to be electrically connected to same one of the output terminals of the scan signal generating circuit 120 , or electrically disconnected from each other so as to allow the three scan lines G 1 to be respectively electrically connected to different ones of the output terminals of the scan signal generating circuit 120 .
- each of the plurality of switching circuits 110 is configured to enable three scan lines G 1 of one scan line group 131 corresponding to each of the plurality of switching circuits 110 to be electrically disconnected from each other so as to allow the three scan lines G 1 to be respectively electrically connected to different ones of the output terminals of the scan signal generating circuit 120 .
- the pixel units P 1 of a (3n ⁇ 2)th row, a (3n ⁇ 1)th row and a (3n)th row of a same column are sequentially turned on in response to progressive-scan driving signals outputted from three different output terminals of the scan signal generating circuit 120 , that is, scanning row by row. At this time, the pixel units P 1 of the (3n ⁇ 2)th row, the (3n ⁇ 1)th row and the (3n)th row display different image pixels, thereby maintaining the high resolution displayed by the array substrate itself.
- this method is referred to as a every three-row scan mode, in this case, the pixel units P 1 of the (3n ⁇ 2)th row, the (3n ⁇ 1)th row and the (3n)th row display same image pixels, thereby reducing the display resolution of the display device adopting the array substrate.
- the scan driving circuits provided by the embodiments of the present disclosure can adjust the resolution of the display according to actual needs.
- switching to the progressive-scan mode by the switching circuits that is, switching to the high resolution mode.
- switching to a multi-rows scan mode for example, the every two-row scan mode, the every three-row scan mode and the like
- switching to the low resolution mode thereby reducing the display power consumption.
- each of the plurality of scan line groups 131 includes two scan lines G 1 , correspondingly, each of the plurality of switching circuits 110 includes: a first input terminal IN 1 , a first output terminal OUT 1 corresponding to and being connected to the first input terminal IN 1 , a second input terminal IN 2 , a second output terminal OUT 2 corresponding to the second input terminal IN 2 , a first switch S 1 being connected in series between the first input terminal IN 1 and the second output terminal OUT 2 , and a second switch S 2 being connected in series between the second input terminal IN 2 and the second output terminal OUT 2 .
- the first input terminal IN 1 and the second input terminal IN 2 are respectively connected to one of the plurality of output terminals of the scan signal generating circuit 120 .
- the first input terminal IN 1 is connected to a (2N ⁇ 1)th output terminal of the scan signal generating circuit 120 .
- the second input terminal IN 2 is connected to a (2N)th output terminal of the scan signal generating circuit 120 .
- the first output terminal OUT 1 and the second output terminal OUT 2 are respectively connected to different one of the two scan lines of the scan line group 131 .
- N is an integer greater than zero, and the following embodiments are the same in this aspect and will not be described again.
- the second switch S 2 in each switching circuit 110 can be a second transistor T 2 , a first electrode of the second transistor T 2 is connected to the second input terminal IN 2 , the second electrode of the second transistor T 2 is connected to the second output terminal OUT 2 , and a gate electrode of the second transistor T 2 is connected to the second control signal line L 2 and is served as the control terminal of the second switch S 2 .
- the first input terminal IN 1 , the second input terminal IN 2 and the third input terminal IN 3 are respectively connected to one of the plurality of output terminals of the scan signal generating circuit 120 .
- the first input terminal IN 1 is connected to a (3N ⁇ 2)th output terminal of the scan signal generating circuit 120 ;
- the second input terminal IN 2 is connected to a (3N ⁇ 1)th output terminal of the scan signal generating circuit 120 ;
- the third input terminal IN 3 is connected to a (3N)th output terminal of the scan signal generating circuit 120 .
- the first output terminal OUT 1 , the second output terminal OUT 2 and the third output terminal OUT 3 are respectively connected to different one of the three scan lines of the scan line group 131 .
- all the transistors adopted in the embodiments of the present disclosure can be thin film transistors, field-effect transistors or other switching devices with the same characteristics.
- a source electrode and a drain electrode of the transistor adopted herein can be symmetrical in structure, so the source electrode and the drain electrode of the transistor can have no difference in structure.
- one electrode is directly described as the first electrode and the other electrode is directly described as the second electrode, so the first electrode and the second electrode of all or part of the transistors in the embodiments of the present disclosure can be exchanged as required.
- the first electrode of the transistor in the embodiments of the present disclosure can be the source electrode, and the second electrode can be the drain electrode; or the first electrode of the transistor is the drain electrode, and the second electrode is the source electrode.
- the transistors can be divided into N-type transistors or P-type transistors according to characteristics of the transistors. If a transistor is a P-type transistor, turn-on voltage of the transistor is a low-level voltage (for example, 0V), and turn-off voltage of the transistor is a high-level voltage (for example, 5V), If a transistor is an N-type transistor, turn-on voltage of the transistor is a high-level voltage (for example, 5V), and turn-off voltage of the transistor is a low-level voltage (for example, 0V).
- a transistor is a P-type transistor, turn-on voltage of the transistor is a low-level voltage (for example, 0V), and turn-off voltage of the transistor is a high-level voltage (for example, 5V).
- the control signals applied on the first control signal line L 1 and the second control signal line L 2 are synchronized, but the levels of the control signals are opposite to each other, and the first control signal line L 1 and the second control signal line L 2 can be connected to different control signal output terminals (for example, signal output terminals of a driving circuit).
- the first control signal line L 1 and the second control signal line L 2 can be connected to a same signal output terminal, but one of the first control signal line L 1 and the second control signal line L 2 is connected to the signal output terminal by, for example, an inverting circuit. That is, the operation of the switching circuit can be implemented by a control signal line plus an inverting circuit, for example, as shown in FIG. 5A and FIG. 5B (P 1 is the inverting circuit). For example, as shown in FIG.
- the gate electrode of the first transistor T 1 is directly connected to the first control signal line L 1
- the gate electrode of the second transistor T 2 is connected to the first control signal line L 1 through the inverting circuit P 1 .
- the gate electrode of the second transistor T 2 can also be directly connected to the first control signal line L 1
- the gate electrode of the first transistor T 1 is connected to the first control signal line L 1 through the inverting circuit P 1 .
- the setting method of the inverting circuit P 1 in FIG. 5B is same as that in FIG. 5A , and details are not described here again.
- the first transistor T 1 and the second transistor T 2 are different types of transistors, that is, one is N-type and the other is P-type.
- the first control signal line L 1 can be electrically connected to the second control signal line L 2 , that is, the gate electrode of the first transistor T 1 and the gate electrode of the second transistor T 2 are simultaneously connected to one control signal line, for example, the first control signal line L 1 (as shown in FIG. 6A ).
- the gate electrode of the first transistor T 1 and the gate electrode of the second transistor T 2 can be connected to the second control signal line L 2 .
- the function of the switching circuit can be implemented by a control signal line, that is, the control signal line is connected to a signal output terminal.
- an input terminal IN of the present-stage GOA unit D 1 is connected to an output terminal OUT of the previous-stage GOA unit DE
- a reset terminal RE of the present-stage GOA unit D 1 is connected to the output terminal OUT of the next-stage GOA unit DE
- the input terminal IN of the first-stage GOA unit D 1 can be configured to receive a trigger signal STV
- the reset terminal RE of the last-stage GOA unit D 1 can be configured to receive a reset signal RST.
- each of the GOA units D 1 is configured to output progressive-scan driving signals in response to clock signals CK.
- the clock signals CK can include signals C 11 , C 12 , C 13 and C 14 which are sequentially arranged in time series and are outputted through different clock signal lines.
- the scan driving circuits provided by the embodiments of the present disclosure can adjust the resolution of the display according to actual needs.
- switching to the progressive-scan mode by the switching circuits that is, switching to the high resolution mode.
- switching to the multi-rows scan mode for example, the every two-row scan mode, the every three-row scan mode and the like
- switching to the low resolution mode thereby reducing the display power consumption.
- a display region of the array substrate can be divided into four display regions, namely: A 1 (upper left region), A 2 (upper right region), A 3 (lower left region) and A 4 (lower right region).
- Four scan driving circuits 100 are disposed in the array substrate, and each scan driving circuit 100 is respectively connected to pixel units of the four display regions, thereby the display resolutions of the four display regions can be individually adjusted as needed.
- the scan driving circuit 100 connected to the A 1 region does not need to be displayed in high resolution (for example, only text information is displayed), and the rest needs to be displayed in high resolution (for example, high-definition picture information is displayed), it is only necessary to switch the scan driving circuit 100 connected to the A 1 region to the low resolution mode, and switch the scan driving circuit 100 connected to the A 2 , A 3 and A 4 regions to the high resolution mode.
- the array substrate provided by the embodiments of the present disclosure can change the display resolution and selectively drive the different display regions of the array substrate with different resolutions, thereby reducing the display power consumption.
- the display device 10 can further include a controller 150 .
- the controller 150 is connected to a plurality of switching circuits 110 in each of the scan driving circuit 100 so as to control the display resolution mode of each of the scan driving circuit 100 .
- the controller 150 can also be connected to the scan signal generating circuit 120 to control the timing controller 140 in the scan signal generating circuit 120 for generating the progressive-scan signals.
- timing controller 140 and the controller 150 can be respectively implemented by an application-specific integrated circuit chip and can also be implemented by a circuit or software, hardware (circuit), firmware or any combination thereof.
- the timing controller 140 and the controller 150 can include a processor and a memory.
- the processor can process data signals and can include various computational structures, e.g., a complex instruction set computer (CISC) structure, and a reduced instruction set computer (RISC) structure or a structure that incorporates a plurality of instruction set combinations.
- the processor can also be a microprocessor, e.g., an X86 processor or an ARM processor, and can also be a digital processor (DSP), etc.
- DSP digital processor
- the processor can control other components to execute desired functions.
- the memory can store instructions and/or data executed by the processor.
- the memory can include one or more computer program products.
- the controller 150 can be integrally formed with the timing controller 140 , for example, the controller 150 and the timing controller 140 can be integrated in a circuit or a chip; or the controller 150 can be integrally formed with the scan signal generating circuit 120 , for example, the controller 150 and the scan signal generating circuit 120 can be integrated in a circuit or a chip.
- the display device 10 can be an electronic paper, a mobile phone, a tablet computer, a television, a display, a notebook computer, a digital photo frame, a navigator and other products or members having display function.
- Embodiments of the present disclosure also provide a driving method of the scan driving circuit provided by the embodiments of the present disclosure. As shown in FIG. 11 , the driving method includes the following steps.
- step S 10 when it is necessary to switch to the low resolution mode, step S 10 is performed; and when it is necessary to switch to the high resolution mode, step S 20 is performed.
- the switching between the high resolution and the low resolution can refer to the corresponding descriptions in the above-described embodiments, and details are not described here again.
- the switching operation can be initiated, for example, by automatic judgment of a system, or can be initiated manually.
- step S 30 when it is necessary to switch part or all of the display region of the display device to the low resolution mode, step S 30 is performed; when it is necessary to switch part or all of the display region of the display device to the high resolution mode, step S 40 is performed.
- the switching between the high resolution and the low resolution can refer to the corresponding descriptions in the above-described embodiments, and details are not described here again.
- the switching operation can be initiated, for example, by automatic judgment of a system, or can be initiated manually.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
Description
Claims (20)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201710536675.1A CN107274822A (en) | 2017-07-04 | 2017-07-04 | Scan drive circuit and driving method, array base palte and display device |
CN201710536675 | 2017-07-04 | ||
CN201710536675.1 | 2017-07-04 | ||
PCT/CN2018/077398 WO2019007085A1 (en) | 2017-07-04 | 2018-02-27 | Scan drive circuit and drive method, array substrate and display apparatus |
Publications (2)
Publication Number | Publication Date |
---|---|
US20190147818A1 US20190147818A1 (en) | 2019-05-16 |
US10665189B2 true US10665189B2 (en) | 2020-05-26 |
Family
ID=60071381
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/099,925 Expired - Fee Related US10665189B2 (en) | 2017-07-04 | 2018-02-27 | Scan driving circuit and driving method thereof, array substrate and display device |
Country Status (3)
Country | Link |
---|---|
US (1) | US10665189B2 (en) |
CN (1) | CN107274822A (en) |
WO (1) | WO2019007085A1 (en) |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN107274822A (en) * | 2017-07-04 | 2017-10-20 | 京东方科技集团股份有限公司 | Scan drive circuit and driving method, array base palte and display device |
CN108389543B (en) * | 2018-03-20 | 2021-08-06 | 北京京东方显示技术有限公司 | Display device and working method thereof |
CN112071272B (en) * | 2020-09-14 | 2022-03-08 | 武汉华星光电半导体显示技术有限公司 | Light-emitting control circuit and display panel |
CN118398612A (en) * | 2021-06-29 | 2024-07-26 | 錼创显示科技股份有限公司 | Micro light-emitting diode panel and manufacturing method thereof |
CN114898692A (en) * | 2022-04-28 | 2022-08-12 | 广州华星光电半导体显示技术有限公司 | Display panel |
TWI813295B (en) * | 2022-05-19 | 2023-08-21 | 元太科技工業股份有限公司 | Circuit driving substrate, display panel and display driving method |
CN115206239B (en) * | 2022-06-30 | 2024-09-24 | 厦门天马显示科技有限公司 | Display panel, display driving method thereof and display device |
CN117795590A (en) * | 2022-07-29 | 2024-03-29 | 京东方科技集团股份有限公司 | Display substrate and display device |
CN115953983B (en) * | 2023-03-09 | 2023-06-30 | 惠科股份有限公司 | Display panel, driving method of display panel and display device |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20050100208A (en) | 2004-04-13 | 2005-10-18 | 엘지전자 주식회사 | Apparatus and method of driving plasma display panel |
US20160171938A1 (en) * | 2014-12-15 | 2016-06-16 | Samsung Display Co., Ltd. | Liquid crystal display device |
CN206003477U (en) | 2016-08-31 | 2017-03-08 | 昆山工研院新型平板显示技术中心有限公司 | Sub-pixel circuits, image element circuit and display device |
CN106782278A (en) | 2017-02-17 | 2017-05-31 | 京东方科技集团股份有限公司 | Shift register, grid line driving method, array base palte and display device |
CN106887216A (en) | 2017-03-09 | 2017-06-23 | 京东方科技集团股份有限公司 | The driving method of gate driving circuit, display panel and gate driving circuit |
CN107274822A (en) | 2017-07-04 | 2017-10-20 | 京东方科技集团股份有限公司 | Scan drive circuit and driving method, array base palte and display device |
US20190057666A1 (en) * | 2017-03-24 | 2019-02-21 | Boe Technology Group Co., Ltd. | Reset circuit, shift register circuit, gate driving circuit, display apparatus, and driving method |
US20190206961A1 (en) * | 2017-12-29 | 2019-07-04 | Lg Display Co., Ltd. | Light emitting display apparatus |
-
2017
- 2017-07-04 CN CN201710536675.1A patent/CN107274822A/en active Pending
-
2018
- 2018-02-27 WO PCT/CN2018/077398 patent/WO2019007085A1/en active Application Filing
- 2018-02-27 US US16/099,925 patent/US10665189B2/en not_active Expired - Fee Related
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20050100208A (en) | 2004-04-13 | 2005-10-18 | 엘지전자 주식회사 | Apparatus and method of driving plasma display panel |
US20160171938A1 (en) * | 2014-12-15 | 2016-06-16 | Samsung Display Co., Ltd. | Liquid crystal display device |
CN206003477U (en) | 2016-08-31 | 2017-03-08 | 昆山工研院新型平板显示技术中心有限公司 | Sub-pixel circuits, image element circuit and display device |
CN106782278A (en) | 2017-02-17 | 2017-05-31 | 京东方科技集团股份有限公司 | Shift register, grid line driving method, array base palte and display device |
CN106887216A (en) | 2017-03-09 | 2017-06-23 | 京东方科技集团股份有限公司 | The driving method of gate driving circuit, display panel and gate driving circuit |
US20180261177A1 (en) * | 2017-03-09 | 2018-09-13 | Boe Technology Group Co., Ltd. | Gate drive circuit, display panel, and driving method for the gate drive circuit |
US20190057666A1 (en) * | 2017-03-24 | 2019-02-21 | Boe Technology Group Co., Ltd. | Reset circuit, shift register circuit, gate driving circuit, display apparatus, and driving method |
CN107274822A (en) | 2017-07-04 | 2017-10-20 | 京东方科技集团股份有限公司 | Scan drive circuit and driving method, array base palte and display device |
US20190206961A1 (en) * | 2017-12-29 | 2019-07-04 | Lg Display Co., Ltd. | Light emitting display apparatus |
Non-Patent Citations (3)
Title |
---|
International Search Report of PCT/CN2018/077398 in Chinese, dated May 22, 2018, with English translation. |
Notice of Transmittal of the International Search Report of PCT/CN2018/077398 in Chinese, dated May 22, 2018. |
Written Opinion of the International Searching Authority of PCT/CN2018/077398 in Chinese, dated May 22, 2018 with English translation. |
Also Published As
Publication number | Publication date |
---|---|
CN107274822A (en) | 2017-10-20 |
US20190147818A1 (en) | 2019-05-16 |
WO2019007085A1 (en) | 2019-01-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10665189B2 (en) | Scan driving circuit and driving method thereof, array substrate and display device | |
US9747854B2 (en) | Shift register, gate driving circuit, method for driving display panel and display device | |
US10770163B2 (en) | Shift register unit, method of driving shift register unit, gate driving circuit and display device | |
EP3571691B1 (en) | Shift register unit, gate drive circuit and method of driving the same | |
US9799287B2 (en) | Shift register unit and driving method thereof, gate driving circuit and display device | |
US7688302B2 (en) | Shift register and display device using same | |
US10438541B2 (en) | Shift register unit, driving method, gate driving circuit and display device | |
US9824656B2 (en) | Gate driver unit, gate driver circuit and driving method thereof, and display device | |
EP3839935A1 (en) | Gate drive circuit and control method therefor, and mobile terminal | |
EP3242289A1 (en) | Shift register unit and drive method, grid drive circuit and display device | |
US10262566B2 (en) | Shift register, gate driving circuit and display apparatus | |
CN106898324B (en) | A kind of display panel and display device | |
US10796780B2 (en) | Shift register unit and driving method thereof, gate driving circuit and display apparatus | |
US11282425B2 (en) | Source driving circuit and display panel | |
US10504395B2 (en) | Shift register unit, driving method thereof, gate driving circuit, and display device | |
CN108766377B (en) | Display panel and display device | |
US11183103B2 (en) | Shift register unit and driving method thereof, gate driving circuit, and display device | |
WO2020228411A1 (en) | Display substrate, driving method therefor, and display device | |
US10629154B2 (en) | Circuit for powering off a liquid crystal panel, peripheral drive device and liquid crystal panel | |
US20200098441A1 (en) | Shift register unit and driving method, gate driving circuit, and display device | |
US11087706B2 (en) | Display driving circuit having source auxiliary circuit and gate auxiliary circuit and driving method thereof, display panel and display device | |
US6583779B1 (en) | Display device and drive method thereof | |
CN111610676B (en) | Display panel, driving method thereof and display device | |
US10885863B2 (en) | Shifting register and driving method thereof, driving circuit, and driving method of panel | |
EP3882901B1 (en) | Shift register unit, drive method, gate drive circuit, and display device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHILE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WANG, WEI;SHI, LINGYUN;SUN, WEI;AND OTHERS;REEL/FRAME:047455/0595 Effective date: 20180823 Owner name: BEIJING BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WANG, WEI;SHI, LINGYUN;SUN, WEI;AND OTHERS;REEL/FRAME:047455/0595 Effective date: 20180823 Owner name: BEIJING BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WANG, WEI;SHI, LINGYUN;SUN, WEI;AND OTHERS;REEL/FRAME:047455/0595 Effective date: 20180823 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
ZAAA | Notice of allowance and fees due |
Free format text: ORIGINAL CODE: NOA |
|
ZAAB | Notice of allowance mailed |
Free format text: ORIGINAL CODE: MN/=. |
|
AS | Assignment |
Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE 2ND RECEIVING PARTY STATE/COUNTRY PREVIOUSLY RECORDED AT REEL: 47455 FRAME: 595. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNORS:WANG, WEI;SHI, LINGYUN;SUN, WEI;AND OTHERS;REEL/FRAME:052115/0226 Effective date: 20180823 Owner name: BEIJING BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., CHINA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE 2ND RECEIVING PARTY STATE/COUNTRY PREVIOUSLY RECORDED AT REEL: 47455 FRAME: 595. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNORS:WANG, WEI;SHI, LINGYUN;SUN, WEI;AND OTHERS;REEL/FRAME:052115/0226 Effective date: 20180823 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20240526 |