A 52-Gb/s ADC-Based PAM-4 Receiver With Comparator-Assisted 2-bit/Stage SAR ADC and Partially Unrolled DFE in 65-nm CMOS | IEEE Journals & Magazine | IEEE Xplore
[go: up one dir, main page]
More Web Proxy on the site http://driver.im/