A design of an area-efficient 10-GHz phase-locked loop for source-synchronous, multi-channel links in 90-nm CMOS technology | IEEE Conference Publication | IEEE Xplore
[go: up one dir, main page]
More Web Proxy on the site http://driver.im/