A fully automated verilog-to-layout synthesized ADC demonstrating 56dB-SNDR with 2MHz-BW | IEEE Conference Publication | IEEE Xplore
[go: up one dir, main page]
More Web Proxy on the site http://driver.im/