default search action
IEEE Transactions on Computers, Volume 43
Volume 43, Number 1, January 1994
- Yean-Shiang Leu, David Hung-Chang Du:
Cycle Compensation Protocol: A Fair Protocol for the Unidirectional Twin-Bus Architecture. 1-12
- Zevi Miller, Dan Pritikin, Ivan Hal Sudborough:
Near Embeddings of Hypercubes into Cayley Graphs on the Symmetric Group. 13-22
- Hsing-Lung Chen, Nian-Feng Tzeng:
Efficient Resource Placement in Hypercubes Using Multiple-Adjacency Codes. 23-33
- Shoji Kawahito, Makoto Ishida, Tetsuro Nakamura, Michitaka Kameyama, Tatsuo Higuchi:
High-Speed Area-Efficient Multiplier Design Using Multiple-Valued Current-Mode Circuits. 34-42
- Hideyuki Kabuo, Takashi Taniguchi, Akira Miyoshi, Hitoshi Yamashita, Miki Urano, Hisakazu Edamatsu, Shigeo Kuninobu:
Accurate Ronding Scheme for the Newton-Raphson Method Using Redundant Binary Representation. 43-51
- Mark A. Holliday, Michael Stumm:
Performance Evaluation of Hierarchical Ring-Based Shared Memory Multiprocessors. 52-67
- Stanislaw J. Piestrak:
Design of Residue Generators and Multioperand Modular Adders Using Carry-Save Adders. 68-77
- Neil M. Wigley, Graham A. Jullien, Daniel Reaume:
Large Dynamic Range Computations over Small Finite Rings. 78-86
- Deng-Jyi Chen, Min-Sheng Lin:
On Distributed Computing Systems Reliability Analysis Under Program Execution Constraints. 87-97 - Younès Karkouri, El Mostapha Aboulhamid, Eduard Cerny, Alain Verreault:
Use of Fault Dropping for Multiple Fault Analysis. 98-103 - Keshab K. Parhi, Frank H. Wu, Kalyan Genesan:
Sequential and Parallel Neural Network Vector Quantizers. 104-109 - Prasant Mohapatra, Chita R. Das, Tse-Yun Feng:
Performance Analysis of Cluster-Based Multiprocessors. 109-114 - Francisco Corella:
Automated Verification of Behavioral Equivalence for Microprocessors. 115-117 - K. Vijayan Asari, C. Eswaran:
An Optimization Technique for the Design of Multiple Valued PLA's. 118-122 - Bapiraju Vinnakota, V. V. Bapeswara Rao:
Generation of All Reed-Muller Expansions of a Switching Function. 122-124
- Mario Blaum, Jehoshua Bruck, Ludo M. G. M. Tolhuizen:
A Note on "A Systematic (12, 8) Code for Correcting Single Errors and Detecting Adjacent Errors". 125 - Syed Masud Mahmud:
Comments on "Synthetic Traces for Trace-Driven Simulation of Cache Memories". 125-126
Volume 43, Number 2, February 1994
- Michael A. Schuette, John Paul Shen:
Exploiting Instruction-Level Parallelism for Integrated Control-Flow Monitoring. 129-140
- Mark G. Karpovsky, Lev B. Levitin, Feodor S. Vainstein:
Diagnosis by Signature Analysis of Test Responses. 141-152
- Youngsong Mun, Hee Yong Youn:
Performance Analysis of Finite Buffered Multistage Interconnection Networks. 153-162
- John Burns, Chris J. Mitchell:
Parameter Selection for Server-Aided RSA Computation Schemes. 163-174
- S. Sitharama Iyengar, Doddaballapur Narasimha-Murthy Jayasimha, D. Nadig:
A Versatile Architecture for the Distributed Sensor Integration Problem. 175-185
- Walling R. Cyre:
Conceptual Representation of Waveforms for Temporal Reasoning. 186-200
- Gueesang Lee, Mary Jane Irwin, Robert Michael Owens:
Polynomial Time Testability of Circuits Generated by Input Decomposition. 201-210
- T. V. Lakshman, Victor K. Wei:
Distributed Computing on Regular Networks with Anonymous Nodes. 211-218 - Shahram Latifi, Manju V. Hegde, Morteza Naraghi-Pour:
Conditional Connectivity Measures for Large Multiprocessor Systems. 218-222 - Si-Qing Zheng:
Compressed Tree Machines. 222-225 - Shyue-Win Wei:
A Systolic Power-Sum Circuit for GF(2^m). 226-229 - Malathi Veeraraghavan, Kishor S. Trivedi:
A Combinatorial Algorithm for Performance and Reliability Analysis Using Multistate Models. 229-234 - In-Cheol Park, Se-Kyoung Hong, Chong-Min Kyung:
Two Complementary Approaches for Microcode Bit Optimization. 234-239 - Tein-Yaw Chung, Nita Sharma, Dharma P. Agrawal:
Cost-Performance Trade-Offs in Manhattan Street Network Versus 2-D Torus. 240-243 - Jianxun Ding, Laxmi N. Bhuyan:
Finite Buffer Analysis of Multistage Interconnection Networks. 243-247 - Conrad K. Kwok, Biswanath Mukherjee:
Transparent (Cut-Through) Bridging of CSMA/CD Networks: Performance Analysis and Implementation. 247-253
- V. Tz. Radoytchevsky, A. Ja. Shalaev:
Comments on "An O(n^2.5) Fault Identification Algorithm for Diagnosable Systems". 254-255 - A. Shallof, S. Bennett:
Comments on "Performability Analysis of Distributed Real-Time Systems". 255-256
Volume 43, Number 3, March 1994
- James Phillips, Stamatis Vassiliadis:
High-Performance 3-1 Interlock Collapsing ALU's. 257-268
- Paolo Montuschi, Luigi Ciminiera:
Over Redundant Digit Sets and the Design of Digit-by-Digit Division Units. 269-277
- Weng-Fai Wong, Eiichi Goto:
Fast Hardware-Based Algorithms for Elementary Function Computations Using Rectangular Multipliers. 278-294
- Laurence E. LaForge, Kaiyuan Huang, Vinod K. Agarwal:
Almost Sure Diagnosis of Almost Every Good Element. 295-305
- David Lee, Mihalis Yannakakis:
Testing Finite-State Machines: State Identification and Verification. 306-320
- Andrew V. Goldberg, Bruce M. Maggs, Serge A. Plotkin:
A Parallel Algorithm for Reconfiguring a Multibutterfly Network with Faulty Switches. 321-326
- Gopal Agrawal, Biao Chen, Wei Zhao, Sadegh Davari:
Guaranteeing Synchronous Message Deadlines with the Timed Token Medium Access Control Protocol. 327-339
- Charles M. Fiduccia, Kevin J. Rappoport:
Perfect Shifters. IEEE Trans. Computers 43(3): 340-349 (1994)
- Dinesh P. Mehta, Sartaj Sahni:
Computing Display Conflicts in String Visualization. 350-361
- Sulaiman Al-Bassam, Bella Bose:
Design of Efficient Balanced Codes. 362-365 - Stephen H. Unger:
Some Additions to "Solution of Switching Equations Based on a Tabular Algebra". 365-367 - Nitin H. Vaidya, Dhiraj K. Pradhan:
Safe System Level Diagnosis. 367-370 - Gui Liang Feng, T. R. N. Rao, Mahadev S. Kolluru:
Error Correcting Codes over Z_{2^m} for Algorithm Based Fault Tolerance. 370-374 - Abdullah A. Abonamah, Fadi N. Sibai, N. K. Sharma:
Conflict Resolution and Fault-Free Path Selection in Multicast-Connected Cube-Based Networks. 374-380
- Behrooz Parhami:
Comments on "Evaluation of A + B + K Conditions Without Carry Propagation". 381 - Rajendra S. Katti:
Comments on "Decomposition of Complex Multipliers Using Polynomial Encoding". 381-383 - Ingo Wegener:
Comments on "A Characterization of Binary Decision Diagrams". 383-384
Volume 43, Number 4, April 1994
- Giacomo Buonanno, Donatella Sciuto, Renato Stefanelli:
Innovative Structures for CMOS Combinational Gates Synthesis. 385-399
- Jien-Chung Lo:
Reliable Floating-Point Arithmetic Algorithms for Error-Coded Operands. 400-412
- John C. Ramirez, Rami G. Melhem:
Computational Arrays with Flexible Redundancy. 413-430
- Pradeep K. Dubey, George B. Adams III, Michael J. Flynn:
Instruction Window Size Trade-Offs and Characterization of Program Parallelism. 431-442
- Michael J. Corinthios:
Optimal Parallel and Pipelined Processing Through a New Class of Matrices with Application to Generalized Spectral Analysis. 443-459
- Vitit Kantabutra, Andreas G. Andreou:
A State Assignment Approach to Asynchronous CMOS Circuit Design. 460-469
- Annette Lagman, Walid A. Najjar, Pradip K. Srimani:
An Analysis of Edge Fault Tolerance in Recursively Decomposable Regular Networks. 470-475 - Shambhu J. Upadhyaya, Bina Ramamurthy:
Concurrent Process Monitoring with No Reference Signatures. 475-480 - Imrich Chlamtac, András Faragó:
An Optimal Channel Access Protocol with Multiple Reception Capacity. 480-484 - Shlomo Kipnis:
Analysis of Asynchronous Binary Arbitration on Digital Transmission-Line Busses. 484-489 - Steven W. Burns, Niraj K. Jha:
A Totally Self-Checking Checker for a Parallel Unordered Coding Scheme. 490-495 - Shih-Yuang Su, Cheng-Wen Wu:
Testing Iterative Logic Arrays for Sequential Faults with a Constant Number of Patterns. 495-501 - Spencer W. Ng, Richard L. Mattson:
Uniform Parity Group Distribution in Disk Arrays with Multiple Failures. 501-506
- Chien-In Henry Chen, Anup Kumar:
Comments on "Area-Time Optimal Adder Design". 507-512
Volume 43, Number 5, May 1994
- Terunao Soneoka, Toshihide Ibaraki:
Logically Instantaneous Message Passing in Asynchronous Distributed Systems. 513-527
- Chao-Ju Hou, Kang G. Shin:
Incorporation of Optimal Timeouts into Distributed Real-Time Load Sharing. 528-547
- Sundeep Prakash, Yann-Hang Lee, Theodore Johnson:
A Nonblocking Algorithm for Shared Queues Using Compare-and-Swap. 548-559
- Douglas W. Clark, Lih-Jyh Weng:
Maximal and Near-Maximal Shift Register Seqyences: Efficient Event Counters and Easy Discrete Logarithms. 560-568
- Irith Pomeranz, Sudhakar M. Reddy:
Application of Homing Sequences to Synchronous Sequential Circuit Testing. 569-580
- Majid Sarrafzadeh, Dorothea Wagner, Frank Wagner, Karsten Weihe:
Wiring Knock-Knee Layouts: A Global Approach. 581-589
- Sulaiman Al-Bassam, Bella Bose:
Asymmetric/Unidirectional Error Correcting and Detecting Codes. 590-597 - Vernon L. Chi:
Salphasic Distribution of Clock Signals for Synchronous Systems. 597-602 - Mallika De, Bhabani P. Sinha:
Fast Parallel Algorithm for Ternary Multiplication Using Multivalued I²L Technology. 603-607 - Pei-Ji Yang, Sing-Ban Tien, Cauligi S. Raghavendra:
Embedding of Rings and Meshes onto Faulty Hypercubes Using Free Dimensions. 608-613 - Bing-rung Tsai, Kang G. Shin:
Assignment of Task Modules in Hypercube Multicomputers with Component Failures for Communication Efficiency. 613-618 - David T. Harper III:
A Multiaccess Frame Buffer Architecture. 618-622 - Peter Kornerup:
Digit-Set Conversions: Generalizations and Application. 622-629 - R. Swaminathan, D. Veeramani:
Decomposition of {0, 1}-Matrices. 629-633 - Alice M. Tokarnia:
Identifying Minimal Shift Counters: A Search Technique. 633-639
Volume 43, Number 6, June 1994
- Dechang Gu, Daniel J. Rosenkrantz, S. S. Ravi:
Construction of Check Sets for Algorithm-Based Fault Tolerance. 641-650
- Josep Torrellas, Monica S. Lam, John L. Hennessy:
False Sharing ans Spatial Locality in Multiprocessor Caches. 651-663 - Richard E. Kessler, Mark D. Hill, David A. Wood:
A Comparison of Trace-Sampling Techniques for Multi-Megabyte Caches. 664-675
- Daniel L. Palumbo:
The Derivation and Experimental Verification of Clock Synchronization Theory. 676-686
- Claude Thibeault, Yvon Savaria, Jean-Louis Houle:
A Fast Method to Evaluate the Optimum Number of Spares in Defect-Tolerant Integrated Circuits. 687-698
- Anindo Bagchi, S. Louis Hakimi:
Information Dissemination in Distributed Systems With Faulty Units. 698-710
- D. T. Lee, Chung-Do Yang, C. K. Wong:
On Bends and Distances of Paths Among Obstacles in Two-Layer Interconnection Model. 711-724
- Manoj Franklin, Kewal K. Saluja:
Hypergraph Coloring and Reconfigured RAM Testing. 725-736
- Yung-Yuan Chen, Shambhu J. Upadhyaya:
Modeling the Reliability of a Class of Fault-Tolerant VLSI/WSI Systems Based on Multiple-Level Redundancy. 737-748
- Yen-Cheng Chen, Wen-Tsuen Chen:
Constant Time Sorting on Reconfigurable Meshes. 749-751 - Jean-Michel Muller:
Some Characterizations of Functions Computable in On-Line Arithmetic. 752-755 - David A. Hoelzeman, Saïd Bettayeb:
On the Genus of Star Graphs. 755-759 - Dipanwita Roy Chowdhury, Saugata Basu, Idranil Sen Gupta, Parimal Pal Chaudhuri:
Design of CAECC-Cellular Automata Based Error Correcting Code. 759-764 - Mark A. Heap, M. Ray Mercer:
Least Upper Bounds an OBDD Sizes. 764-767
- Cha-Hon Sun, Sheng-De Wang:
Comments on "Distributed Algorithms for Network Recognition Problems". 768
Volume 43, Number 7, July 1994
- Pen-Yuang Chang, Jong-Chuang Tsay:
A Family of Efficient Regular Arrays for Algebraic Path Problem. 769-777
- Hosame Abu-Amara, Jahnavi Lokre:
Election in Asynchronous Complete Networks with Intermittent Link Failures. 778-787
- Syed Masud Mahmud:
Performance Analysis of Multilevel Bus Networks for Hierarchical Multiprocessors. 789-805
- Jong Kim, Chita R. Das:
Hypercube Communication Delay with Wormhole Routing. 806-814
- K. Wendy Tang, Sanjay A. Padubidri:
Diagonal and Toroidal Mesh Networks. 815-826
- Jianli Sun, Eduard Cerny, Jan Gecsei:
Fault Tolerance in a Class of Sorting Networks. 827-837
- Chin-Liang Wang:
Bit-Level Systolic Array for Fast Exponentiation in GF(2^m). 838-841 - Prithviraj Banerjee, Michael Peercy:
Design and Evaluation of Hardware Strategies for Reconfiguring Hypercubes and Meshes Under Faults. 841-848 - Sying-Jyan Wang, Niraj K. Jha:
Algorithm-Based Fault Tolerance for FFT Networks. 849-854 - Youngsong Mun, Hee Yong Youn:
Performance Modeling and Evaluation of Circuit Switching Using Clos Networks. 854-861
- Timothy Weller, Bruce E. Hajek:
Comments on "An Optimal Shortest-Path Routing Policy for Network Computers with Regular Mesh-Connected Topologies". 862-863
- Patrick W. Dowd, Kalyani Bogineni, Khaled A. Aly, James A. Perreault:
Addendum to "Hierarchical Scalable Photonic Architectures for High-Performance Processor Interconnection". 864
Volume 43, Number 8, August 1994
- Jean Vuillemin:
On Circuits and Numbers. 868-879 - Dhananjay S. Phatak, Israel Koren:
Hybrid Signed-Digit Number Systems: A Unified Framework for Redundant Number Representations With Bounded Carry Propagation Chains. 880-891 - Peter Kornerup:
A Systolic, Linear-Array Multiplier for a Class of Right-Shift Algorithms. 892-898 - Dan Zuras:
More On Squaring and Multiplying Large Integers. 899-908 - Milos D. Ercegovac, Tomás Lang, Paolo Montuschi:
Very-High Radix Division with Prescaling and Selection by Rounding. 909-918 - Jordi Cortadella, Tomás Lang:
High-Radix Division and Square-Root with Speculation. 919-931 - Debjit Das Sarma, David W. Matula:
Measuring the Accuracy of ROM Reciprocal Tables. 932-940 - Nariankadu D. Hemkumar, Joseph R. Cavallaro:
Redundant and On-Line CORDIC for Unitary Transformations. 941-954 - Jean-Claude Bajard, Sylvanus Kla, Jean-Michel Muller:
BKM: A New Hardware Algorithm for Complex Elementary Functions. 955-963 - Michael J. Schulte, Earl E. Swartzlander Jr.:
Hardware Designs for Exactly Rounded Elemantary Functions. 964-973 - David M. Lewis:
Interleaved Memory Function Interpolators with Application to an Accurate LNS Arithmetic Unit. 974-982 - James Demmel, Xiaoye S. Li:
Faster Numerical Algorithms via Exception Handling. 983-992
Volume 43, Number 9, September 1994
- Wen-mei W. Hwu, Thomas M. Conte:
The Susceptibility of Programs to Context Switching. 994-1003
- Nian-Feng Tzeng:
Reliable Butterfly Distributed-Memory Multiprocessors. 1004-1013
- Tein-Hsiang Lin, Kang G. Shin:
An Optimal Retry Policy Based on Fault Classification. 1014-1025 - Anish Arora, Mohamed G. Gouda:
Distributed Reset. 1026-1038
- Meera Balakrishnan, Andrew L. Reibman:
Reliability Models for Fault-Tolerant Private Network Applications. 1039-1053
- Dajin Wang:
Diagnosability of Enhanced Hypercubes. 1054-1061
- Jiro Naganuma, Takeshi Ogura:
A Highly OR-Parallel Inference Machine (Multi-ASCA) and Its Performance Evaluation: An Architecture and Its Load Balancing Algorithms. 1062-1075
- Chao-Ju Hou, Kang G. Shin:
Load Sharing with Consideration of Future Task Arrivals in Heterogeneous Distributed Real-Time Systems. 1076-1090
- Doowon Paik, Sudhakar M. Reddy, Sartaj Sahni:
Deleting Vertices to Bound Path Length. 1091-1096 - Wen-Ben Jone, Cheng-Juei Wu:
Multiple Fault Detection in Parity Checkers. 1096-1099 - Irith Pomeranz, Sudhakar M. Reddy:
On the Role of Hardware Reset in Synchronous Sequential Circuit Test Generation. 1100-1105 - Alan Olson, Kang G. Shin:
Probabilistic Clock Synchronization in Large Distributed Systems. 1106-1112 - Fadi N. Sibai, N. K. Sharma, Abdullah A. Abonamah:
Comparison of Reconfiguration Schemes for the C2SC MIN Operating in the Broadcast Mode. 1112-1119
Volume 43, Number 10, October 1994
- Raminder Singh Bajwa, Robert Michael Owens, Mary Jane Irwin:
Area Time Trade-Offs in Micro-Grain VLSI Array Architectures. 1121-1128
- Lizyamma Kurian, Paul T. Hulina, Lee D. Coraor:
Memory Latency Effects in Decoupled Architectures. 1129-1139 - Gideon D. Intrater, Ilan Y. Spillinger:
Performance Evaluation of a Decoded Instruction Cache for Variable Instruction Length Computers. 1140-1150
- Kang G. Shin, Hagbae Kim:
A Time Redundancy Approach to TMR Failures Using Fault-State Likelihoods. 1151-1162
- Dhiraj K. Pradhan, Nitin H. Vaidya:
Roll-Forward Checkpointing Scheme: A Novel Fault-Tolerant Architecture. 1163-1174
- Michael Harrington, Arun K. Somani:
Synchronizing Hypercube Networks in the Presence of Faults. 1175-1183
- Sameer M. Bataineh, Te-Yu Hsiung, Thomas G. Robertazzi:
Closed Form Solutions for Bus and Tree Networks of Processors Load Sharing a Divisible Job. 1184-1196
- Jordan Gergov, Christoph Meinel:
Efficient Boolean Manipulation With OBDD's can be Extended to FBDD's. 1197-1209
- Jehoshua Bruck, Robert Cypher, Danny Soroker:
Embedding Cube-Connected Cycles Graphs into Faulty Hypercubes. 1210-1220
- Dwijendra K. Ray-Chaudhuri, Navin M. Singhi, S. Sanyal, P. S. Subramanian:
Theory and Design of t-Unidirectional Error-Correcting and d-Unidirectional Error-Detecting Code. 1221-1226 - Richard F. Tinder, R. I. Klaus, J. A. Snodderley:
High-Speed Microprogrammable Asynchronous Controller Modules. 1226-1232 - Daniel Pak-Kong Lun, Wan-Chi Siu:
A Pipeline Design for the Realization of the Prime Factor Algorithm Using the Extended Diagonal Structure. 1232-1237 - J. Q. Wang, Parag K. Lala:
Partially Strongly Fault Secure and Partially Strongly Code Disjoint I-out-of-3 Code Checker. 1238-1240 - Rajib K. Das, Krishnendu Mukhopadhyaya, Bhabani P. Sinha:
A New Family of Bridged and Twisted Hypercubes. 1240-1247
Volume 43, Number 11, November 1994
- Lonnie R. Welch:
A Parallel Virtual Machine for Programs Composed of Abstract Data Types. 1249-1261
- Ingo Wegener:
The Size of Reduced OBDD's and Optimal Read-Once Branching Programs for Almost All Boolean Functions. 1262-1269
- Tse-Yun Feng, Seung-Woo Seo:
A New Routing Algorithm for a Class of Rearrangeable Networks. 1270-1280
- Asit Dan, Philip S. Yu, Daniel M. Dias:
Performance Modelling and Comparisons of Global Shared Buffer Management Policies in a Cluster Environment. 1281-1297
- Nageswara S. V. Rao, Shunichi Toida:
On Polynomial-Time Testable Combinational Circuits. 1298-1308
- Harry F. Jordan, Daeshik Lee, Kyungsook Y. Lee, Srinivasan V. Ramanan:
Serial Array Time Slot Interchangers and Optical Implementations. 1309-1318
- Sungchang Lee, Mi Lu:
New Self-Routing Permutation Networks. 1319-1323 - Bruce E. Segee, Michael J. Carter:
Comparative Fault Tolerance of Parallel Distributed Processing Networks. 1323-1329 - Bart Kosko:
Fuzzy Systems as Universal Approximators. 1329-1333 - Jacek Blazewicz, Daniel P. Bovet, Jerzy Brzezinski, Giorgio Gambosi, Maurizio Talamo:
Optimal Centralized Algorithms for Store-and-Forward Deadlock Avoidance. 1333-1338 - Helmut Hahn, Dirk Timmermann, Bedrich J. Hosticka, Bernold Rix:
A Unified and Division-Free CORDIC Argument Reduction Method with Unlimited Convergence Domain Including Inverse Hyperbolic Functions. 1339-1344
Volume 43, Number 12, December 1994
- Sukumar Nandi, B. K. Kar, Parimal Pal Chaudhuri:
Theory and Applications of Cellular Automata in Cryptography. 1346-1357
- Ronald I. Greenberg:
The Fat-Pyramid and Universal Parallel Computation Independent of Wire Delay. 1358-1364
- Arthur D. Friedman:
A Functional Approach to Efficient Fault Detection in Iterative Logic Arrays. 1365-1375
- Robert Cypher, Luis Gravano:
Storage-Efficient, Deadlock-Free Packet Routing Algorithms for Torus Networks. 1376-1385 - Smaragda Konstantinidou, Lawrence Snyder:
The Chaos Router. 1386-1397
- Régis Leveugle, Zahava Koren, Israel Koren, Gabriele Saucier, Norbert Wehn:
The Hyeti Defect Tolerant Microprocessor: A Practical Experiment and its Cost-Effectiveness Analysis. 1398-1406
- Marco Spuri, John A. Stankovic:
How to Integrate Precedence Constraints and Shared Resources in Real-Time Scheduling. 1407-1412
- Juan López, Emilio L. Zapata:
Unified Architecture for Divide and Conquer Based Tridiagonal System Solvers. 1413-1425
- S. A. Ali, G. Robert Redinbo:
Tight Lower Bounds on the Detection Probabilities of Single Faults at Internal Signal Lines in Combinational Circuits. 1426-1428 - Ming-Bo Lin, A. Yavuz Oruç:
Constant Time Inner Product and Matrix Computations on Permutation Network Processors. 1429-1434 - Nian-Feng Tzeng, Hsing-Lung Chen:
Structural and Tree Embedding Aspects of Incomplete Hypercubes. 1434-1439 - Nabanita Das, Bhargab B. Bhattacharya, Jayasree Dattagupta:
Hierarchical Classification of Permutation Classes in Multistage Interconnection Networks. 1439-1444 - Paolo Ienne, Marc A. Viredaz:
Bit-Serial Multipliers and Squarers. 1445-1450
- Frank K. Hwang:
Comments on "Network Resilience: A Measure of Network Fault Tolerance". 1451-1452 - Walid A. Najjar, Jean-Luc Gaudiot:
Authors' Reply. IEEE Trans. Computers 43(12): 1452-1453 (1994) - Gianfranco Ciardo, Christoph Lindemann:
Comments on "Analysis of Self-Stabilizing Clock Synchronization by Means of Stochastic Petri Nets". 1453-1456 - Shyan-Ming Yuan, Her-Kun Chang:
Comments on "Availability of k-Coterie". 1457
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.